



Welcome to **E-XFL.COM** 

**Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** 

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

## **Applications of Embedded - CPLDs**

| Details                         |                                                             |
|---------------------------------|-------------------------------------------------------------|
| Product Status                  | Obsolete                                                    |
| Programmable Type               | In System Programmable                                      |
| Delay Time tpd(1) Max           | 7.5 ns                                                      |
| Voltage Supply - Internal       | 4.75V ~ 5.25V                                               |
| Number of Logic Elements/Blocks | 8                                                           |
| Number of Macrocells            | 128                                                         |
| Number of Gates                 | 2500                                                        |
| Number of I/O                   | 100                                                         |
| Operating Temperature           | 0°C ~ 70°C (TA)                                             |
| Mounting Type                   | Surface Mount                                               |
| Package / Case                  | 160-BQFP                                                    |
| Supplier Device Package         | 160-PQFP (28x28)                                            |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7128sqc160-7n |
|                                 |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

The MAX 7000 architecture supports 100% TTL emulation and high-density integration of SSI, MSI, and LSI logic functions. The MAX 7000 architecture easily integrates multiple devices ranging from PALs, GALs, and 22V10s to MACH and pLSI devices. MAX 7000 devices are available in a wide range of packages, including PLCC, PGA, PQFP, RQFP, and TQFP packages. See Table 5.

| Table 5. M. | AX 7000            | ) Maxim            | um Use             | r I/O Pii          | ıs N               | ote (1)             |                     |                     |                    |                    |                     |                     |
|-------------|--------------------|--------------------|--------------------|--------------------|--------------------|---------------------|---------------------|---------------------|--------------------|--------------------|---------------------|---------------------|
| Device      | 44-<br>Pin<br>PLCC | 44-<br>Pin<br>PQFP | 44-<br>Pin<br>TQFP | 68-<br>Pin<br>PLCC | 84-<br>Pin<br>PLCC | 100-<br>Pin<br>PQFP | 100-<br>Pin<br>TQFP | 160-<br>Pin<br>PQFP | 160-<br>Pin<br>PGA | 192-<br>Pin<br>PGA | 208-<br>Pin<br>PQFP | 208-<br>Pin<br>RQFP |
| EPM7032     | 36                 | 36                 | 36                 |                    |                    |                     |                     |                     |                    |                    |                     |                     |
| EPM7032S    | 36                 |                    | 36                 |                    |                    |                     |                     |                     |                    |                    |                     |                     |
| EPM7064     | 36                 |                    | 36                 | 52                 | 68                 | 68                  |                     |                     |                    |                    |                     |                     |
| EPM7064S    | 36                 |                    | 36                 |                    | 68                 |                     | 68                  |                     |                    |                    |                     |                     |
| EPM7096     |                    |                    |                    | 52                 | 64                 | 76                  |                     |                     |                    |                    |                     |                     |
| EPM7128E    |                    |                    |                    |                    | 68                 | 84                  |                     | 100                 |                    |                    |                     |                     |
| EPM7128S    |                    |                    |                    |                    | 68                 | 84                  | 84 (2)              | 100                 |                    |                    |                     |                     |
| EPM7160E    |                    |                    |                    |                    | 64                 | 84                  |                     | 104                 |                    |                    |                     |                     |
| EPM7160S    |                    |                    |                    |                    | 64                 |                     | 84 (2)              | 104                 |                    |                    |                     |                     |
| EPM7192E    |                    |                    |                    |                    |                    |                     |                     | 124                 | 124                |                    |                     |                     |
| EPM7192S    |                    |                    |                    |                    |                    |                     |                     | 124                 |                    |                    |                     |                     |
| EPM7256E    |                    |                    |                    |                    |                    |                     |                     | 132 (2)             |                    | 164                |                     | 164                 |
| EPM7256S    |                    |                    |                    |                    |                    |                     |                     |                     |                    |                    | 164 (2)             | 164                 |

#### Notes:

- When the JTAG interface in MAX 7000S devices is used for either boundary-scan testing or for ISP, four I/O pins become JTAG pins.
- (2) Perform a complete thermal analysis before committing a design to this device package. For more information, see the Operating Requirements for Altera Devices Data Sheet.

MAX 7000 devices use CMOS EEPROM cells to implement logic functions. The user-configurable MAX 7000 architecture accommodates a variety of independent combinatorial and sequential logic functions. The devices can be reprogrammed for quick and efficient iterations during design development and debug cycles, and can be programmed and erased up to 100 times.

The compiler can allocate up to three sets of up to five parallel expanders automatically to the macrocells that require additional product terms. Each set of five parallel expanders incurs a small, incremental timing delay ( $t_{PEXP}$ ). For example, if a macrocell requires 14 product terms, the Compiler uses the five dedicated product terms within the macrocell and allocates two sets of parallel expanders; the first set includes five product terms and the second set includes four product terms, increasing the total delay by  $2 \times t_{PEXP}$ .

Two groups of 8 macrocells within each LAB (e.g., macrocells 1 through 8 and 9 through 16) form two chains to lend or borrow parallel expanders. A macrocell borrows parallel expanders from lower-numbered macrocells. For example, macrocell 8 can borrow parallel expanders from macrocell 7, from macrocells 7 and 6, or from macrocells 7, 6, and 5. Within each group of 8, the lowest-numbered macrocell can only lend parallel expanders and the highest-numbered macrocell can only borrow them. Figure 6 shows how parallel expanders can be borrowed from a neighboring macrocell.

Figure 6. Parallel Expanders

Unused product terms in a macrocell can be allocated to a neighboring macrocell.





For more information on using the Jam language, refer to AN 122: Using Jam STAPL for ISP & ICR via an Embedded Processor.

The ISP circuitry in MAX 7000S devices is compatible with IEEE Std. 1532 specification. The IEEE Std. 1532 is a standard developed to allow concurrent ISP between multiple PLD vendors.

# **Programming Sequence**

During in-system programming, instructions, addresses, and data are shifted into the MAX 7000S device through the TDI input pin. Data is shifted out through the TDO output pin and compared against the expected data.

Programming a pattern into the device requires the following six ISP stages. A stand-alone verification of a programmed pattern involves only stages 1, 2, 5, and 6.

- Enter ISP. The enter ISP stage ensures that the I/O pins transition smoothly from user mode to ISP mode. The enter ISP stage requires 1 ms.
- 2. *Check ID*. Before any program or verify process, the silicon ID is checked. The time required to read this silicon ID is relatively small compared to the overall programming time.
- 3. *Bulk Erase*. Erasing the device in-system involves shifting in the instructions to erase the device and applying one erase pulse of 100 ms.
- Program. Programming the device in-system involves shifting in the address and data and then applying the programming pulse to program the EEPROM cells. This process is repeated for each EEPROM address.
- Verify. Verifying an Altera device in-system involves shifting in addresses, applying the read pulse to verify the EEPROM cells, and shifting out the data for comparison. This process is repeated for each EEPROM address.
- 6. Exit ISP. An exit ISP stage ensures that the I/O pins transition smoothly from ISP mode to user mode. The exit ISP stage requires 1 ms.

# IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

MAX 7000 devices support JTAG BST circuitry as specified by IEEE Std. 1149.1-1990. Table 9 describes the JTAG instructions supported by the MAX 7000 family. The pin-out tables (see the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information) show the location of the JTAG control pins for each device. If the JTAG interface is not required, the JTAG pins are available as user I/O pins.

| Table 9. MAX 7000 J | ITAG Instruction                                                     | s                                                                                                                                                                                                                                                                                           |
|---------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JTAG Instruction    | Devices                                                              | Description                                                                                                                                                                                                                                                                                 |
| SAMPLE/PRELOAD      | EPM7128S<br>EPM7160S<br>EPM7192S                                     | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern output at the device pins.                                                                                                                  |
|                     | EPM7256S                                                             | pattern output at the device pins.                                                                                                                                                                                                                                                          |
| EXTEST              | EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S                         | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins.                                                                                                                      |
| BYPASS              | EPM7032S<br>EPM7064S<br>EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through a selected device to adjacent devices during normal device operation.                                                                                                |
| IDCODE              | EPM7032S<br>EPM7064S<br>EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO.                                                                                                                                                                       |
| ISP Instructions    | EPM7032S<br>EPM7064S<br>EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S | These instructions are used when programming MAX 7000S devices via the JTAG ports with the MasterBlaster, ByteBlasterMV, BitBlaster download cable, or using a Jam File (.jam), Jam Byte-Code file (.jbc), or Serial Vector Format file (.svf) via an embedded processor or test equipment. |

## Figure 13. Switching Waveforms



30 Altera Corporation

Register Output to Pin

Tables 19 through 26 show the MAX 7000 and MAX 7000E AC operating conditions.

| Symbol            | Parameter                                | Conditions     | -6 Speed Grade |     | -7 Spee | Unit |     |
|-------------------|------------------------------------------|----------------|----------------|-----|---------|------|-----|
|                   |                                          |                | Min            | Max | Min     | Max  |     |
| t <sub>PD1</sub>  | Input to non-registered output           | C1 = 35 pF     |                | 6.0 |         | 7.5  | ns  |
| t <sub>PD2</sub>  | I/O input to non-registered output       | C1 = 35 pF     |                | 6.0 |         | 7.5  | ns  |
| t <sub>SU</sub>   | Global clock setup time                  |                | 5.0            |     | 6.0     |      | ns  |
| t <sub>H</sub>    | Global clock hold time                   |                | 0.0            |     | 0.0     |      | ns  |
| t <sub>FSU</sub>  | Global clock setup time of fast input    | (2)            | 2.5            |     | 3.0     |      | ns  |
| t <sub>FH</sub>   | Global clock hold time of fast input     | (2)            | 0.5            |     | 0.5     |      | ns  |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF     |                | 4.0 |         | 4.5  | ns  |
| t <sub>CH</sub>   | Global clock high time                   |                | 2.5            |     | 3.0     |      | ns  |
| t <sub>CL</sub>   | Global clock low time                    |                | 2.5            |     | 3.0     |      | ns  |
| t <sub>ASU</sub>  | Array clock setup time                   |                | 2.5            |     | 3.0     |      | ns  |
| t <sub>AH</sub>   | Array clock hold time                    |                | 2.0            |     | 2.0     |      | ns  |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF     |                | 6.5 |         | 7.5  | ns  |
| t <sub>ACH</sub>  | Array clock high time                    |                | 3.0            |     | 3.0     |      | ns  |
| t <sub>ACL</sub>  | Array clock low time                     |                | 3.0            |     | 3.0     |      | ns  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)            | 3.0            |     | 3.0     |      | ns  |
| t <sub>ODH</sub>  | Output data hold time after clock        | C1 = 35 pF (4) | 1.0            |     | 1.0     |      | ns  |
| t <sub>CNT</sub>  | Minimum global clock period              |                |                | 6.6 |         | 8.0  | ns  |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (5)            | 151.5          |     | 125.0   |      | MHz |
| t <sub>ACNT</sub> | Minimum array clock period               |                |                | 6.6 |         | 8.0  | ns  |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (5)            | 151.5          |     | 125.0   |      | MHz |
| f <sub>MAX</sub>  | Maximum clock frequency                  | (6)            | 200            |     | 166.7   |      | MHz |

| Table 2           | 21. MAX 7000 & MAX 7000E Ext             | ernal Timing Param | eters Note | (1)         |        |      |     |  |  |  |
|-------------------|------------------------------------------|--------------------|------------|-------------|--------|------|-----|--|--|--|
| Symbol            | Parameter                                | Conditions         |            | Speed Grade |        |      |     |  |  |  |
|                   |                                          |                    | MAX 700    | 0E (-10P)   | MAX 70 |      |     |  |  |  |
|                   |                                          |                    | Min        | Max         | Min    | Max  |     |  |  |  |
| t <sub>PD1</sub>  | Input to non-registered output           | C1 = 35 pF         |            | 10.0        |        | 10.0 | ns  |  |  |  |
| t <sub>PD2</sub>  | I/O input to non-registered output       | C1 = 35 pF         |            | 10.0        |        | 10.0 | ns  |  |  |  |
| t <sub>SU</sub>   | Global clock setup time                  |                    | 7.0        |             | 8.0    |      | ns  |  |  |  |
| t <sub>H</sub>    | Global clock hold time                   |                    | 0.0        |             | 0.0    |      | ns  |  |  |  |
| t <sub>FSU</sub>  | Global clock setup time of fast input    | (2)                | 3.0        |             | 3.0    |      | ns  |  |  |  |
| t <sub>FH</sub>   | Global clock hold time of fast input     | (2)                | 0.5        |             | 0.5    |      | ns  |  |  |  |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF         |            | 5.0         |        | 5    | ns  |  |  |  |
| t <sub>CH</sub>   | Global clock high time                   |                    | 4.0        |             | 4.0    |      | ns  |  |  |  |
| t <sub>CL</sub>   | Global clock low time                    |                    | 4.0        |             | 4.0    |      | ns  |  |  |  |
| t <sub>ASU</sub>  | Array clock setup time                   |                    | 2.0        |             | 3.0    |      | ns  |  |  |  |
| t <sub>AH</sub>   | Array clock hold time                    |                    | 3.0        |             | 3.0    |      | ns  |  |  |  |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF         |            | 10.0        |        | 10.0 | ns  |  |  |  |
| t <sub>ACH</sub>  | Array clock high time                    |                    | 4.0        |             | 4.0    |      | ns  |  |  |  |
| t <sub>ACL</sub>  | Array clock low time                     |                    | 4.0        |             | 4.0    |      | ns  |  |  |  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)                | 4.0        |             | 4.0    |      | ns  |  |  |  |
| t <sub>ODH</sub>  | Output data hold time after clock        | C1 = 35 pF (4)     | 1.0        |             | 1.0    |      | ns  |  |  |  |
| t <sub>CNT</sub>  | Minimum global clock period              |                    |            | 10.0        |        | 10.0 | ns  |  |  |  |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (5)                | 100.0      |             | 100.0  |      | MHz |  |  |  |
| t <sub>ACNT</sub> | Minimum array clock period               |                    |            | 10.0        |        | 10.0 | ns  |  |  |  |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (5)                | 100.0      |             | 100.0  |      | MHz |  |  |  |
| f <sub>MAX</sub>  | Maximum clock frequency                  | (6)                | 125.0      |             | 125.0  |      | MHz |  |  |  |

| Table 2           | 23. MAX 7000 & MAX 7000E Ext             | ernal Timing Param | <b>eters</b> Note | e (1)     |       |                       |     |  |  |
|-------------------|------------------------------------------|--------------------|-------------------|-----------|-------|-----------------------|-----|--|--|
| Symbol            | Parameter                                | Conditions         | Speed Grade       |           |       |                       |     |  |  |
|                   |                                          |                    | MAX 700           | 0E (-12P) |       | 00 (-12)<br>DOE (-12) | -   |  |  |
|                   |                                          |                    | Min               | Max       | Min   | Max                   |     |  |  |
| t <sub>PD1</sub>  | Input to non-registered output           | C1 = 35 pF         |                   | 12.0      |       | 12.0                  | ns  |  |  |
| t <sub>PD2</sub>  | I/O input to non-registered output       | C1 = 35 pF         |                   | 12.0      |       | 12.0                  | ns  |  |  |
| t <sub>SU</sub>   | Global clock setup time                  |                    | 7.0               |           | 10.0  |                       | ns  |  |  |
| t <sub>H</sub>    | Global clock hold time                   |                    | 0.0               |           | 0.0   |                       | ns  |  |  |
| t <sub>FSU</sub>  | Global clock setup time of fast input    | (2)                | 3.0               |           | 3.0   |                       | ns  |  |  |
| t <sub>FH</sub>   | Global clock hold time of fast input     | (2)                | 0.0               |           | 0.0   |                       | ns  |  |  |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF         |                   | 6.0       |       | 6.0                   | ns  |  |  |
| t <sub>CH</sub>   | Global clock high time                   |                    | 4.0               |           | 4.0   |                       | ns  |  |  |
| t <sub>CL</sub>   | Global clock low time                    |                    | 4.0               |           | 4.0   |                       | ns  |  |  |
| t <sub>ASU</sub>  | Array clock setup time                   |                    | 3.0               |           | 4.0   |                       | ns  |  |  |
| t <sub>AH</sub>   | Array clock hold time                    |                    | 4.0               |           | 4.0   |                       | ns  |  |  |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF         |                   | 12.0      |       | 12.0                  | ns  |  |  |
| t <sub>ACH</sub>  | Array clock high time                    |                    | 5.0               |           | 5.0   |                       | ns  |  |  |
| t <sub>ACL</sub>  | Array clock low time                     |                    | 5.0               |           | 5.0   |                       | ns  |  |  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)                | 5.0               |           | 5.0   |                       | ns  |  |  |
| t <sub>ODH</sub>  | Output data hold time after clock        | C1 = 35 pF (4)     | 1.0               |           | 1.0   |                       | ns  |  |  |
| t <sub>CNT</sub>  | Minimum global clock period              |                    |                   | 11.0      |       | 11.0                  | ns  |  |  |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (5)                | 90.9              |           | 90.9  |                       | MHz |  |  |
| t <sub>ACNT</sub> | Minimum array clock period               |                    |                   | 11.0      |       | 11.0                  | ns  |  |  |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (5)                | 90.9              |           | 90.9  |                       | MHz |  |  |
| f <sub>MAX</sub>  | Maximum clock frequency                  | (6)                | 125.0             |           | 125.0 |                       | MHz |  |  |

| Table 24          | 4. MAX 7000 & MAX 7000E Int                                                              | ernal Timing Parame | eters Note | e (1)     |       |                        |      |
|-------------------|------------------------------------------------------------------------------------------|---------------------|------------|-----------|-------|------------------------|------|
| Symbol            | Parameter                                                                                | Conditions          |            | Speed     | Grade |                        | Unit |
|                   |                                                                                          |                     | MAX 700    | OE (-12P) |       | 000 (-12)<br>00E (-12) |      |
|                   |                                                                                          |                     | Min        | Max       | Min   | Max                    |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                               |                     |            | 1.0       |       | 2.0                    | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                           |                     |            | 1.0       |       | 2.0                    | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                         | (2)                 |            | 1.0       |       | 1.0                    | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                    |                     |            | 7.0       |       | 7.0                    | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                                  |                     |            | 1.0       |       | 1.0                    | ns   |
| t <sub>LAD</sub>  | Logic array delay                                                                        |                     |            | 7.0       |       | 5.0                    | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                                |                     |            | 5.0       |       | 5.0                    | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                             | (2)                 |            | 2.0       |       | 2.0                    | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V         | C1 = 35 pF          |            | 1.0       |       | 3.0                    | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V         | C1 = 35 pF (7)      |            | 2.0       |       | 4.0                    | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V | C1 = 35 pF (2)      |            | 5.0       |       | 7.0                    | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V          | C1 = 35 pF          |            | 6.0       |       | 6.0                    | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V          | C1 = 35 pF (7)      |            | 7.0       |       | 7.0                    | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V  | C1 = 35 pF (2)      |            | 10.0      |       | 10.0                   | ns   |
| $t_{XZ}$          | Output buffer disable delay                                                              | C1 = 5 pF           |            | 6.0       |       | 6.0                    | ns   |
| t <sub>SU</sub>   | Register setup time                                                                      |                     | 1.0        |           | 4.0   |                        | ns   |
| t <sub>H</sub>    | Register hold time                                                                       |                     | 6.0        |           | 4.0   |                        | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                        | (2)                 | 4.0        |           | 2.0   |                        | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                                         | (2)                 | 0.0        |           | 2.0   |                        | ns   |
| t <sub>RD</sub>   | Register delay                                                                           |                     |            | 2.0       |       | 1.0                    | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                      |                     |            | 2.0       |       | 1.0                    | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                        |                     |            | 5.0       |       | 5.0                    | ns   |
| t <sub>EN</sub>   | Register enable time                                                                     |                     |            | 7.0       |       | 5.0                    | ns   |
| t <sub>GLOB</sub> | Global control delay                                                                     |                     |            | 2.0       |       | 0.0                    | ns   |
| t <sub>PRE</sub>  | Register preset time                                                                     |                     |            | 4.0       |       | 3.0                    | ns   |
| t <sub>CLR</sub>  | Register clear time                                                                      |                     |            | 4.0       |       | 3.0                    | ns   |
| t <sub>PIA</sub>  | PIA delay                                                                                |                     |            | 1.0       |       | 1.0                    | ns   |
| t <sub>LPA</sub>  | Low-power adder                                                                          | (8)                 |            | 12.0      |       | 12.0                   | ns   |

| Table 2           | 5. MAX 7000 & MAX 7000E                  | External Timing I | Paramete | ers / | lote (1) |       |      |      |      |
|-------------------|------------------------------------------|-------------------|----------|-------|----------|-------|------|------|------|
| Symbol            | Parameter                                | Conditions        |          |       | Speed    | Grade |      |      | Unit |
|                   |                                          |                   | -        | 15    | -1       | 5T    | -2   | 20   |      |
|                   |                                          |                   | Min      | Max   | Min      | Max   | Min  | Max  |      |
| t <sub>PD1</sub>  | Input to non-registered output           | C1 = 35 pF        |          | 15.0  |          | 15.0  |      | 20.0 | ns   |
| t <sub>PD2</sub>  | I/O input to non-registered output       | C1 = 35 pF        |          | 15.0  |          | 15.0  |      | 20.0 | ns   |
| t <sub>SU</sub>   | Global clock setup time                  |                   | 11.0     |       | 11.0     |       | 12.0 |      | ns   |
| t <sub>H</sub>    | Global clock hold time                   |                   | 0.0      |       | 0.0      |       | 0.0  |      | ns   |
| t <sub>FSU</sub>  | Global clock setup time of fast input    | (2)               | 3.0      |       | -        |       | 5.0  |      | ns   |
| t <sub>FH</sub>   | Global clock hold time of fast input     | (2)               | 0.0      |       | -        |       | 0.0  |      | ns   |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF        |          | 8.0   |          | 8.0   |      | 12.0 | ns   |
| t <sub>CH</sub>   | Global clock high time                   |                   | 5.0      |       | 6.0      |       | 6.0  |      | ns   |
| t <sub>CL</sub>   | Global clock low time                    |                   | 5.0      |       | 6.0      |       | 6.0  |      | ns   |
| t <sub>ASU</sub>  | Array clock setup time                   |                   | 4.0      |       | 4.0      |       | 5.0  |      | ns   |
| t <sub>AH</sub>   | Array clock hold time                    |                   | 4.0      |       | 4.0      |       | 5.0  |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF        |          | 15.0  |          | 15.0  |      | 20.0 | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                   | 6.0      |       | 6.5      |       | 8.0  |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                   | 6.0      |       | 6.5      |       | 8.0  |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)               | 6.0      |       | 6.5      |       | 8.0  |      | ns   |
| t <sub>ODH</sub>  | Output data hold time after clock        | C1 = 35 pF (4)    | 1.0      |       | 1.0      |       | 1.0  |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock period              |                   |          | 13.0  |          | 13.0  |      | 16.0 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (5)               | 76.9     |       | 76.9     |       | 62.5 |      | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period               |                   |          | 13.0  |          | 13.0  |      | 16.0 | ns   |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (5)               | 76.9     |       | 76.9     |       | 62.5 |      | MHz  |
| f <sub>MAX</sub>  | Maximum clock frequency                  | (6)               | 100      |       | 83.3     | _     | 83.3 | _    | MHz  |

| Symbol            | Parameter                                                                                | Conditions     |     |      | Speed | Grade |     |      | Unit |
|-------------------|------------------------------------------------------------------------------------------|----------------|-----|------|-------|-------|-----|------|------|
|                   |                                                                                          |                | -   | 15   | -1    | 5T    | -2  | 20   |      |
|                   |                                                                                          |                | Min | Max  | Min   | Max   | Min | Max  |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                               |                |     | 2.0  |       | 2.0   |     | 3.0  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                           |                |     | 2.0  |       | 2.0   |     | 3.0  | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                         | (2)            |     | 2.0  |       | _     |     | 4.0  | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                    |                |     | 8.0  |       | 10.0  |     | 9.0  | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                                  |                |     | 1.0  |       | 1.0   |     | 2.0  | ns   |
| t <sub>LAD</sub>  | Logic array delay                                                                        |                |     | 6.0  |       | 6.0   |     | 8.0  | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                                |                |     | 6.0  |       | 6.0   |     | 8.0  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                             | (2)            |     | 3.0  |       | _     |     | 4.0  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V         | C1 = 35 pF     |     | 4.0  |       | 4.0   |     | 5.0  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V         | C1 = 35 pF (7) |     | 5.0  |       | -     |     | 6.0  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V | C1 = 35 pF (2) |     | 8.0  |       | -     |     | 9.0  | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V          | C1 = 35 pF     |     | 6.0  |       | 6.0   |     | 10.0 | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V          | C1 = 35 pF (7) |     | 7.0  |       | -     |     | 11.0 | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V  | C1 = 35 pF (2) |     | 10.0 |       | -     |     | 14.0 | ns   |
| $t_{XZ}$          | Output buffer disable delay                                                              | C1 = 5 pF      |     | 6.0  |       | 6.0   |     | 10.0 | ns   |
| t <sub>SU</sub>   | Register setup time                                                                      |                | 4.0 |      | 4.0   |       | 4.0 |      | ns   |
| t <sub>H</sub>    | Register hold time                                                                       |                | 4.0 |      | 4.0   |       | 5.0 |      | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                        | (2)            | 2.0 |      | -     |       | 4.0 |      | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                                         | (2)            | 2.0 |      | -     |       | 3.0 |      | ns   |
| t <sub>RD</sub>   | Register delay                                                                           |                |     | 1.0  |       | 1.0   |     | 1.0  | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                      |                |     | 1.0  |       | 1.0   |     | 1.0  | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                        |                |     | 6.0  |       | 6.0   |     | 8.0  | ns   |
| t <sub>EN</sub>   | Register enable time                                                                     |                |     | 6.0  |       | 6.0   |     | 8.0  | ns   |
| t <sub>GLOB</sub> | Global control delay                                                                     |                |     | 1.0  |       | 1.0   |     | 3.0  | ns   |
| t <sub>PRE</sub>  | Register preset time                                                                     |                |     | 4.0  |       | 4.0   |     | 4.0  | ns   |
| t <sub>CLR</sub>  | Register clear time                                                                      |                |     | 4.0  |       | 4.0   |     | 4.0  | ns   |
| t <sub>PIA</sub>  | PIA delay                                                                                |                |     | 2.0  |       | 2.0   |     | 3.0  | ns   |
| t <sub>LPA</sub>  | Low-power adder                                                                          | (8)            |     | 13.0 |       | 15.0  |     | 15.0 | ns   |

| Table 2           | 9. EPM7064\$ External Timi               | ing Parameters | (Part 2     | 2 of 2) | No    | te (1) |       |     |       |      |     |  |
|-------------------|------------------------------------------|----------------|-------------|---------|-------|--------|-------|-----|-------|------|-----|--|
| Symbol            | Parameter                                | Conditions     | Speed Grade |         |       |        |       |     |       |      |     |  |
|                   |                                          |                | -           | -5 -6   |       |        |       | -7  |       | 10   |     |  |
|                   |                                          |                | Min         | Max     | Min   | Max    | Min   | Max | Min   | Max  |     |  |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF     |             | 5.4     |       | 6.7    |       | 7.5 |       | 10.0 | ns  |  |
| t <sub>ACH</sub>  | Array clock high time                    |                | 2.5         |         | 2.5   |        | 3.0   |     | 4.0   |      | ns  |  |
| t <sub>ACL</sub>  | Array clock low time                     |                | 2.5         |         | 2.5   |        | 3.0   |     | 4.0   |      | ns  |  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (2)            | 2.5         |         | 2.5   |        | 3.0   |     | 4.0   |      | ns  |  |
| t <sub>ODH</sub>  | Output data hold time after clock        | C1 = 35 pF (3) | 1.0         |         | 1.0   |        | 1.0   |     | 1.0   |      | ns  |  |
| t <sub>CNT</sub>  | Minimum global clock period              |                |             | 5.7     |       | 7.1    |       | 8.0 |       | 10.0 | ns  |  |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (4)            | 175.4       |         | 140.8 |        | 125.0 |     | 100.0 |      | MHz |  |
| t <sub>ACNT</sub> | Minimum array clock period               |                |             | 5.7     |       | 7.1    |       | 8.0 |       | 10.0 | ns  |  |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (4)            | 175.4       |         | 140.8 |        | 125.0 |     | 100.0 |      | MHz |  |
| f <sub>MAX</sub>  | Maximum clock frequency                  | (5)            | 250.0       |         | 200.0 |        | 166.7 |     | 125.0 |      | MHz |  |

| Table 3           | O. EPM7064\$ Internal Tim      | ing Parameters | (Part | 1 of 2) | No  | te (1) |       |     |     |     |      |
|-------------------|--------------------------------|----------------|-------|---------|-----|--------|-------|-----|-----|-----|------|
| Symbol            | Parameter                      | Conditions     |       |         |     | Speed  | Grade |     |     |     | Unit |
|                   |                                |                | -     | 5       | -   | 6      | -     | 7   | -1  | 10  |      |
|                   |                                |                | Min   | Max     | Min | Max    | Min   | Max | Min | Max |      |
| $t_{IN}$          | Input pad and buffer delay     |                |       | 0.2     |     | 0.2    |       | 0.5 |     | 0.5 | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay |                |       | 0.2     |     | 0.2    |       | 0.5 |     | 0.5 | ns   |
| t <sub>FIN</sub>  | Fast input delay               |                |       | 2.2     |     | 2.6    |       | 1.0 |     | 1.0 | ns   |
| t <sub>SEXP</sub> | Shared expander delay          |                |       | 3.1     |     | 3.8    |       | 4.0 |     | 5.0 | ns   |
| t <sub>PEXP</sub> | Parallel expander delay        |                |       | 0.9     |     | 1.1    |       | 0.8 |     | 0.8 | ns   |
| $t_{LAD}$         | Logic array delay              |                |       | 2.6     |     | 3.2    |       | 3.0 |     | 5.0 | ns   |
| t <sub>LAC</sub>  | Logic control array delay      |                |       | 2.5     |     | 3.2    |       | 3.0 |     | 5.0 | ns   |
| t <sub>IOE</sub>  | Internal output enable delay   |                |       | 0.7     |     | 0.8    |       | 2.0 |     | 2.0 | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay    | C1 = 35 pF     |       | 0.2     |     | 0.3    |       | 2.0 |     | 1.5 | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay    | C1 = 35 pF (6) |       | 0.7     |     | 0.8    |       | 2.5 |     | 2.0 | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay    | C1 = 35 pF     |       | 5.2     |     | 5.3    |       | 7.0 |     | 5.5 | ns   |
| $t_{ZX1}$         | Output buffer enable delay     | C1 = 35 pF     |       | 4.0     |     | 4.0    |       | 4.0 |     | 5.0 | ns   |
| $t_{ZX2}$         | Output buffer enable delay     | C1 = 35 pF (6) |       | 4.5     |     | 4.5    |       | 4.5 |     | 5.5 | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay     | C1 = 35 pF     |       | 9.0     |     | 9.0    |       | 9.0 |     | 9.0 | ns   |
| $t_{XZ}$          | Output buffer disable delay    | C1 = 5 pF      |       | 4.0     |     | 4.0    |       | 4.0 |     | 5.0 | ns   |
| t <sub>SU</sub>   | Register setup time            |                | 0.8   |         | 1.0 |        | 3.0   |     | 2.0 |     | ns   |
| t <sub>H</sub>    | Register hold time             |                | 1.7   |         | 2.0 |        | 2.0   |     | 3.0 |     | ns   |

#### Notes to tables:

- These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path.
- (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (5) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- (6) Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use.
- (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (8) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $\mathbf{t_{ACL}}$ , and  $\mathbf{t_{CPPW}}$  parameters for macrocells running in the low-power mode.

Tables 33 and 34 show the EPM7160S AC operating conditions.

| Table 3           | 33. EPM7160S External Timi               | ng Parameters  | (Part       | 1 of 2) | No    | nte (1) |       |      |      |      |     |
|-------------------|------------------------------------------|----------------|-------------|---------|-------|---------|-------|------|------|------|-----|
| Symbol            | Parameter                                | Conditions     | Speed Grade |         |       |         |       |      |      |      |     |
|                   |                                          |                | -6          |         | -7    |         | -10   |      | -15  |      |     |
|                   |                                          |                | Min         | Max     | Min   | Max     | Min   | Max  | Min  | Max  |     |
| t <sub>PD1</sub>  | Input to non-registered output           | C1 = 35 pF     |             | 6.0     |       | 7.5     |       | 10.0 |      | 15.0 | ns  |
| t <sub>PD2</sub>  | I/O input to non-registered output       | C1 = 35 pF     |             | 6.0     |       | 7.5     |       | 10.0 |      | 15.0 | ns  |
| t <sub>SU</sub>   | Global clock setup time                  |                | 3.4         |         | 4.2   |         | 7.0   |      | 11.0 |      | ns  |
| t <sub>H</sub>    | Global clock hold time                   |                | 0.0         |         | 0.0   |         | 0.0   |      | 0.0  |      | ns  |
| t <sub>FSU</sub>  | Global clock setup time of fast input    |                | 2.5         |         | 3.0   |         | 3.0   |      | 3.0  |      | ns  |
| t <sub>FH</sub>   | Global clock hold time of fast input     |                | 0.0         |         | 0.0   |         | 0.5   |      | 0.0  |      | ns  |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF     |             | 3.9     |       | 4.8     |       | 5    |      | 8    | ns  |
| t <sub>CH</sub>   | Global clock high time                   |                | 3.0         |         | 3.0   |         | 4.0   |      | 5.0  |      | ns  |
| t <sub>CL</sub>   | Global clock low time                    |                | 3.0         |         | 3.0   |         | 4.0   |      | 5.0  |      | ns  |
| t <sub>ASU</sub>  | Array clock setup time                   |                | 0.9         |         | 1.1   |         | 2.0   |      | 4.0  |      | ns  |
| t <sub>AH</sub>   | Array clock hold time                    |                | 1.7         |         | 2.1   |         | 3.0   |      | 4.0  |      | ns  |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF     |             | 6.4     |       | 7.9     |       | 10.0 |      | 15.0 | ns  |
| t <sub>ACH</sub>  | Array clock high time                    |                | 3.0         |         | 3.0   |         | 4.0   |      | 6.0  |      | ns  |
| t <sub>ACL</sub>  | Array clock low time                     |                | 3.0         |         | 3.0   |         | 4.0   |      | 6.0  |      | ns  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (2)            | 2.5         |         | 3.0   |         | 4.0   |      | 6.0  |      | ns  |
| t <sub>ODH</sub>  | Output data hold time after clock        | C1 = 35 pF (3) | 1.0         |         | 1.0   |         | 1.0   |      | 1.0  |      | ns  |
| t <sub>CNT</sub>  | Minimum global clock period              |                |             | 6.7     |       | 8.2     |       | 10.0 |      | 13.0 | ns  |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (4)            | 149.3       |         | 122.0 |         | 100.0 |      | 76.9 |      | MHz |

| Table 33. EPM7160S External Timing Parameters (Part 2 of 2) Note (1) |                                        |            |       |               |       |     |       |       |       |      |     |
|----------------------------------------------------------------------|----------------------------------------|------------|-------|---------------|-------|-----|-------|-------|-------|------|-----|
| Symbol                                                               | Parameter                              | Conditions |       | Speed Grade U |       |     |       |       |       |      |     |
|                                                                      |                                        |            | -     | -6 -7         |       |     |       | -10 - |       | 5    |     |
|                                                                      |                                        |            | Min   | Max           | Min   | Max | Min   | Max   | Min   | Max  |     |
| t <sub>ACNT</sub>                                                    | Minimum array clock period             |            |       | 6.7           |       | 8.2 |       | 10.0  |       | 13.0 | ns  |
| f <sub>ACNT</sub>                                                    | Maximum internal array clock frequency | (4)        | 149.3 |               | 122.0 |     | 100.0 |       | 76.9  |      | MHz |
| f <sub>MAX</sub>                                                     | Maximum clock frequency                | (5)        | 166.7 |               | 166.7 |     | 125.0 |       | 100.0 |      | MHz |

| Table 34. EPM7160S Internal Timing Parameters (Part 1 of 2)Note (1) |                                   |                |             |     |     |     |     |     |     |      |    |
|---------------------------------------------------------------------|-----------------------------------|----------------|-------------|-----|-----|-----|-----|-----|-----|------|----|
| Symbol                                                              | Parameter                         | Conditions     | Speed Grade |     |     |     |     |     |     |      |    |
|                                                                     |                                   |                | -6          |     | -7  |     | -10 |     | -15 |      |    |
|                                                                     |                                   |                | Min         | Max | Min | Max | Min | Max | Min | Max  |    |
| t <sub>IN</sub>                                                     | Input pad and buffer delay        |                |             | 0.2 |     | 0.3 |     | 0.5 |     | 2.0  | ns |
| $t_{IO}$                                                            | I/O input pad and buffer delay    |                |             | 0.2 |     | 0.3 |     | 0.5 |     | 2.0  | ns |
| t <sub>FIN</sub>                                                    | Fast input delay                  |                |             | 2.6 |     | 3.2 |     | 1.0 |     | 2.0  | ns |
| t <sub>SEXP</sub>                                                   | Shared expander delay             |                |             | 3.6 |     | 4.3 |     | 5.0 |     | 8.0  | ns |
| t <sub>PEXP</sub>                                                   | Parallel expander delay           |                |             | 1.0 |     | 1.3 |     | 0.8 |     | 1.0  | ns |
| $t_{LAD}$                                                           | Logic array delay                 |                |             | 2.8 |     | 3.4 |     | 5.0 |     | 6.0  | ns |
| t <sub>LAC</sub>                                                    | Logic control array delay         |                |             | 2.8 |     | 3.4 |     | 5.0 |     | 6.0  | ns |
| t <sub>IOE</sub>                                                    | Internal output enable delay      |                |             | 0.7 |     | 0.9 |     | 2.0 |     | 3.0  | ns |
| t <sub>OD1</sub>                                                    | Output buffer and pad delay       | C1 = 35 pF     |             | 0.4 |     | 0.5 |     | 1.5 |     | 4.0  | ns |
| t <sub>OD2</sub>                                                    | Output buffer and pad delay       | C1 = 35 pF (6) |             | 0.9 |     | 1.0 |     | 2.0 |     | 5.0  | ns |
| t <sub>OD3</sub>                                                    | Output buffer and pad delay       | C1 = 35 pF     |             | 5.4 |     | 5.5 |     | 5.5 |     | 8.0  | ns |
| $t_{ZX1}$                                                           | Output buffer enable delay        | C1 = 35 pF     |             | 4.0 |     | 4.0 |     | 5.0 |     | 6.0  | ns |
| t <sub>ZX2</sub>                                                    | Output buffer enable delay        | C1 = 35 pF (6) |             | 4.5 |     | 4.5 |     | 5.5 |     | 7.0  | ns |
| t <sub>ZX3</sub>                                                    | Output buffer enable delay        | C1 = 35 pF     |             | 9.0 |     | 9.0 |     | 9.0 |     | 10.0 | ns |
| t <sub>XZ</sub>                                                     | Output buffer disable delay       | C1 = 5 pF      |             | 4.0 |     | 4.0 |     | 5.0 |     | 6.0  | ns |
| t <sub>SU</sub>                                                     | Register setup time               |                | 1.0         |     | 1.2 |     | 2.0 |     | 4.0 |      | ns |
| t <sub>H</sub>                                                      | Register hold time                |                | 1.6         |     | 2.0 |     | 3.0 |     | 4.0 |      | ns |
| t <sub>FSU</sub>                                                    | Register setup time of fast input |                | 1.9         |     | 2.2 |     | 3.0 |     | 2.0 |      | ns |
| t <sub>FH</sub>                                                     | Register hold time of fast input  |                | 0.6         |     | 0.8 |     | 0.5 |     | 1.0 |      | ns |
| $t_{RD}$                                                            | Register delay                    |                |             | 1.3 |     | 1.6 |     | 2.0 |     | 1.0  | ns |
| t <sub>COMB</sub>                                                   | Combinatorial delay               |                |             | 1.0 |     | 1.3 |     | 2.0 |     | 1.0  | ns |
| t <sub>IC</sub>                                                     | Array clock delay                 |                |             | 2.9 |     | 3.5 |     | 5.0 |     | 6.0  | ns |
| t <sub>EN</sub>                                                     | Register enable time              |                |             | 2.8 |     | 3.4 |     | 5.0 |     | 6.0  | ns |
| t <sub>GLOB</sub>                                                   | Global control delay              |                |             | 2.0 |     | 2.4 |     | 1.0 |     | 1.0  | ns |
| t <sub>PRE</sub>                                                    | Register preset time              |                |             | 2.4 |     | 3.0 |     | 3.0 |     | 4.0  | ns |

| Table 34. EPM7160S Internal Timing Parameters (Part 2 of 2) Note (1) |                     |            |       |             |     |      |     |      |     |      |    |
|----------------------------------------------------------------------|---------------------|------------|-------|-------------|-----|------|-----|------|-----|------|----|
| Symbol                                                               | Parameter           | Conditions |       | Speed Grade |     |      |     |      |     |      |    |
|                                                                      |                     |            | -6 -7 |             |     |      | -10 |      | -15 |      |    |
|                                                                      |                     |            | Min   | Max         | Min | Max  | Min | Max  | Min | Max  |    |
| t <sub>CLR</sub>                                                     | Register clear time |            |       | 2.4         |     | 3.0  |     | 3.0  |     | 4.0  | ns |
| t <sub>PIA</sub>                                                     | PIA delay           | (7)        |       | 1.6         |     | 2.0  |     | 1.0  |     | 2.0  | ns |
| t <sub>LPA</sub>                                                     | Low-power adder     | (8)        |       | 11.0        |     | 10.0 |     | 11.0 |     | 13.0 | ns |

#### Notes to tables:

- These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path.
- (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (5) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- (6) Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use.
- (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (8) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $t_{ACL}$ , and  $t_{CPPW}$  parameters for macrocells running in the low-power mode.

Tables 35 and 36 show the EPM7192S AC operating conditions.

| Table 35. EPM7192S External Timing Parameters (Part 1 of 2) Note (1) |                                       |            |             |     |     |      |      |      |    |  |  |
|----------------------------------------------------------------------|---------------------------------------|------------|-------------|-----|-----|------|------|------|----|--|--|
| Symbol                                                               | Parameter                             | Conditions | Speed Grade |     |     |      |      |      |    |  |  |
|                                                                      |                                       |            | -7          |     | -10 |      | -15  |      |    |  |  |
|                                                                      |                                       |            | Min         | Max | Min | Max  | Min  | Max  |    |  |  |
| t <sub>PD1</sub>                                                     | Input to non-registered output        | C1 = 35 pF |             | 7.5 |     | 10.0 |      | 15.0 | ns |  |  |
| t <sub>PD2</sub>                                                     | I/O input to non-registered output    | C1 = 35 pF |             | 7.5 |     | 10.0 |      | 15.0 | ns |  |  |
| t <sub>SU</sub>                                                      | Global clock setup time               |            | 4.1         |     | 7.0 |      | 11.0 |      | ns |  |  |
| t <sub>H</sub>                                                       | Global clock hold time                |            | 0.0         |     | 0.0 |      | 0.0  |      | ns |  |  |
| t <sub>FSU</sub>                                                     | Global clock setup time of fast input |            | 3.0         |     | 3.0 |      | 3.0  |      | ns |  |  |
| t <sub>FH</sub>                                                      | Global clock hold time of fast input  |            | 0.0         |     | 0.5 |      | 0.0  |      | ns |  |  |
| t <sub>CO1</sub>                                                     | Global clock to output delay          | C1 = 35 pF |             | 4.7 |     | 5.0  |      | 8.0  | ns |  |  |
| t <sub>CH</sub>                                                      | Global clock high time                |            | 3.0         |     | 4.0 |      | 5.0  |      | ns |  |  |
| t <sub>CL</sub>                                                      | Global clock low time                 |            | 3.0         |     | 4.0 |      | 5.0  |      | ns |  |  |
| t <sub>ASU</sub>                                                     | Array clock setup time                |            | 1.0         |     | 2.0 |      | 4.0  |      | ns |  |  |

Figure 15 shows typical supply current versus frequency for MAX 7000S devices.





## EPM7128S EPM7160S



Figures 16 through 22 show the package pin-out diagrams for MAX 7000 devices.

Figure 16. 44-Pin Package Pin-Out Diagram

Package outlines not drawn to scale.



### Notes:

- (1) The pin functions shown in parenthesis are only available in MAX 7000E and MAX 7000S devices.
- (2) JTAG ports are available in MAX 7000S devices only.

Figure 19. 100-Pin Package Pin-Out Diagram

Package outline not drawn to scale.





Figure 20. 160-Pin Package Pin-Out Diagram

Package outline not drawn to scale.









101 Innovation Drive San Jose, CA 95134 (408) 544-7000 www.altera.com Applications Hotline: (800) 800-EPLD Literature Services: literature@altera.com Copyright © 2005 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

I.S. EN ISO 9001