# E·XFL

## Intel - EPM7160ELC84-15 Datasheet



Welcome to E-XFL.COM

## Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

## Applications of Embedded - CPLDs

## Details

| Product StatusObsoleteProgrammable TypeEF PLDDelay Time tpd(1) Max15 nsVoltage Supply - Internal4.75V ~ 5.25VNumber of Logic Elements/Blocks10Number of Macrocells160Number of Gates3200Number of I/O0° ~ 70° C (TA)Mounting TypeSurface MountPackage / Case84-PCC (J-Lead)Supplier Device Package84-PLC (Surs)Purchase URLMtps://www.exfl.com/product.detail/intel/epm7160elc84-15          |                                 |                                                            |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|------------------------------------------------------------|
| Programmable TypeEE PLDDelay Time tpd(1) Max15 nsVoltage Supply Internal4.75V ~ 5.25VNumber of Logic Elements/Blocks10Number of Macrocells160Number of Gates3200Number of I/O64Operating Temperature0°C ~ 70°C (TA)Mounting TypeSurface MountPackage / Case84-LCC (J-Lead)Supplier Device Package84-PLCC (29.31x29.31)Purchase URLhttps://www.e-xfl.com/product-detail/intel/epm7160elc84-15 | Product Status                  | Obsolete                                                   |
| Delay Time tpd(1) Max15 nsVoltage Supply - Internal4.75V ~ 5.25VNumber of Logic Elements/Blocks10Number of Macrocells160Number of Gates3200Number of I/O64Operating Temperature0°C ~ 70°C (TA)Mounting TypeSurface MountPackage / Case84-LCC (J-Lead)Supplier Device Package64-PLCC (29.31x29.31)Purchase URLhttps://www.e-xfl.com/product-detail/intel/epm7160elc84-15                      | Programmable Type               | EE PLD                                                     |
| Voltage Supply - Internal4.75V ~ 5.25VNumber of Logic Elements/Blocks10Number of Macrocells160Number of Gates3200Number of I/O64Operating Temperature0°C ~ 70°C (TA)Mounting TypeSurface MountPackage / Case84-LCC (J-Lead)Supplier Device Package84-PLCC (29.31x29.31)Purchase URLhttps://www.exfl.com/product-detail/intel/epm7160elc84-15                                                 | Delay Time tpd(1) Max           | 15 ns                                                      |
| Number of Logic Elements/Blocks10Number of Macrocells160Number of Gates3200Number of I/O64Operating Temperature0°C ~ 70°C (TA)Mounting TypeSurface MountPackage / Case84-LCC (J-Lead)Supplier Device Package84-PLCC (29.31x29.31)Purchase URLhttps://www.e-xfl.com/product-detail/intel/epm7160elc84-15                                                                                      | Voltage Supply - Internal       | 4.75V ~ 5.25V                                              |
| Number of Macrocells160Number of Gates3200Number of I/O64Operating Temperature0°C ~ 70°C (TA)Mounting TypeSurface MountPackage / Case84-LCC (J-Lead)Supplier Device Package84-PLCC (29.31x29.31)Purchase URLhttps://www.exfl.com/product-detail/intel/epm7160elc84-15                                                                                                                        | Number of Logic Elements/Blocks | 10                                                         |
| Number of Gates3200Number of I/O64Operating Temperature0°C ~ 70°C (TA)Mounting TypeSurface MountPackage / Case84-LCC (J-Lead)Supplier Device Package84-PLCC (29.31x29.31)Purchase URLhttps://www.e-xfl.com/product-detail/intel/epm7160elc84-15                                                                                                                                              | Number of Macrocells            | 160                                                        |
| Number of I/O64Operating Temperature0°C ~ 70°C (TA)Mounting TypeSurface MountPackage / Case84-LCC (J-Lead)Supplier Device Package84-PLCC (29.31x29.31)Purchase URLhttps://www.e-xfl.com/product-detail/intel/epm7160elc84-15                                                                                                                                                                 | Number of Gates                 | 3200                                                       |
| Operating Temperature0°C ~ 70°C (TA)Mounting TypeSurface MountPackage / Case84-LCC (J-Lead)Supplier Device Package84-PLCC (29.31x29.31)Purchase URLhttps://www.e-xfl.com/product-detail/intel/epm7160elc84-15                                                                                                                                                                                | Number of I/O                   | 64                                                         |
| Mounting TypeSurface MountPackage / Case84-LCC (J-Lead)Supplier Device Package84-PLCC (29.31x29.31)Purchase URLhttps://www.e-xfl.com/product-detail/intel/epm7160elc84-15                                                                                                                                                                                                                    | Operating Temperature           | 0°C ~ 70°C (TA)                                            |
| Package / Case84-LCC (J-Lead)Supplier Device Package84-PLCC (29.31x29.31)Purchase URLhttps://www.e-xfl.com/product-detail/intel/epm7160elc84-15                                                                                                                                                                                                                                              | Mounting Type                   | Surface Mount                                              |
| Supplier Device Package84-PLCC (29.31x29.31)Purchase URLhttps://www.e-xfl.com/product-detail/intel/epm7160elc84-15                                                                                                                                                                                                                                                                           | Package / Case                  | 84-LCC (J-Lead)                                            |
| Purchase URL https://www.e-xfl.com/product-detail/intel/epm7160elc84-15                                                                                                                                                                                                                                                                                                                      | Supplier Device Package         | 84-PLCC (29.31x29.31)                                      |
|                                                                                                                                                                                                                                                                                                                                                                                              | Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7160elc84-15 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 2. MAX                | 7000S Device I | Features |          |          |          |          |
|-----------------------------|----------------|----------|----------|----------|----------|----------|
| Feature                     | EPM7032S       | EPM7064S | EPM7128S | EPM7160S | EPM7192S | EPM7256S |
| Usable gates                | 600            | 1,250    | 2,500    | 3,200    | 3,750    | 5,000    |
| Macrocells                  | 32             | 64       | 128      | 160      | 192      | 256      |
| Logic array<br>blocks       | 2              | 4        | 8        | 10       | 12       | 16       |
| Maximum<br>user I/O pins    | 36             | 68       | 100      | 104      | 124      | 164      |
| t <sub>PD</sub> (ns)        | 5              | 5        | 6        | 6        | 7.5      | 7.5      |
| t <sub>su</sub> (ns)        | 2.9            | 2.9      | 3.4      | 3.4      | 4.1      | 3.9      |
| t <sub>FSU</sub> (ns)       | 2.5            | 2.5      | 2.5      | 2.5      | 3        | 3        |
| <b>t<sub>CO1</sub></b> (ns) | 3.2            | 3.2      | 4        | 3.9      | 4.7      | 4.7      |
| f <sub>CNT</sub> (MHz)      | 175.4          | 175.4    | 147.1    | 149.3    | 125.0    | 128.2    |

## ...and More Features

- Open-drain output option in MAX 7000S devices
- Programmable macrocell flipflops with individual clear, preset, clock, and clock enable controls
- Programmable power-saving mode for a reduction of over 50% in each macrocell
- Configurable expander product-term distribution, allowing up to 32 product terms per macrocell
- 44 to 208 pins available in plastic J-lead chip carrier (PLCC), ceramic pin-grid array (PGA), plastic quad flat pack (PQFP), power quad flat pack (RQFP), and 1.0-mm thin quad flat pack (TQFP) packages
- Programmable security bit for protection of proprietary designs
- 3.3-V or 5.0-V operation
  - MultiVolt<sup>TM</sup> I/O interface operation, allowing devices to interface with 3.3-V or 5.0-V devices (MultiVolt I/O operation is not available in 44-pin packages)
  - Pin compatible with low-voltage MAX 7000A and MAX 7000B devices
- Enhanced features available in MAX 7000E and MAX 7000S devices
  - Six pin- or logic-driven output enable signals
  - Two global clock signals with optional inversion
  - Enhanced interconnect resources for improved routability
  - Fast input setup times provided by a dedicated path from I/O pin to macrocell registers
  - Programmable output slew-rate control
- Software design support and automatic place-and-route provided by Altera's development system for Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800 workstations

The MAX 7000 architecture supports 100% TTL emulation and high-density integration of SSI, MSI, and LSI logic functions. The MAX 7000 architecture easily integrates multiple devices ranging from PALs, GALs, and 22V10s to MACH and pLSI devices. MAX 7000 devices are available in a wide range of packages, including PLCC, PGA, PQFP, RQFP, and TQFP packages. See Table 5.

| Table 5. M. | Table 5. MAX 7000 Maximum User I/O PinsNote (1) |                    |                    |                    |                    |                     |                     |                     |                    |                    |                     |                     |
|-------------|-------------------------------------------------|--------------------|--------------------|--------------------|--------------------|---------------------|---------------------|---------------------|--------------------|--------------------|---------------------|---------------------|
| Device      | 44-<br>Pin<br>PLCC                              | 44-<br>Pin<br>PQFP | 44-<br>Pin<br>TQFP | 68-<br>Pin<br>PLCC | 84-<br>Pin<br>PLCC | 100-<br>Pin<br>PQFP | 100-<br>Pin<br>TQFP | 160-<br>Pin<br>PQFP | 160-<br>Pin<br>PGA | 192-<br>Pin<br>PGA | 208-<br>Pin<br>PQFP | 208-<br>Pin<br>RQFP |
| EPM7032     | 36                                              | 36                 | 36                 |                    |                    |                     |                     |                     |                    |                    |                     |                     |
| EPM7032S    | 36                                              |                    | 36                 |                    |                    |                     |                     |                     |                    |                    |                     |                     |
| EPM7064     | 36                                              |                    | 36                 | 52                 | 68                 | 68                  |                     |                     |                    |                    |                     |                     |
| EPM7064S    | 36                                              |                    | 36                 |                    | 68                 |                     | 68                  |                     |                    |                    |                     |                     |
| EPM7096     |                                                 |                    |                    | 52                 | 64                 | 76                  |                     |                     |                    |                    |                     |                     |
| EPM7128E    |                                                 |                    |                    |                    | 68                 | 84                  |                     | 100                 |                    |                    |                     |                     |
| EPM7128S    |                                                 |                    |                    |                    | 68                 | 84                  | 84 (2)              | 100                 |                    |                    |                     |                     |
| EPM7160E    |                                                 |                    |                    |                    | 64                 | 84                  |                     | 104                 |                    |                    |                     |                     |
| EPM7160S    |                                                 |                    |                    |                    | 64                 |                     | 84 (2)              | 104                 |                    |                    |                     |                     |
| EPM7192E    |                                                 |                    |                    |                    |                    |                     |                     | 124                 | 124                |                    |                     |                     |
| EPM7192S    |                                                 |                    |                    |                    |                    |                     |                     | 124                 |                    |                    |                     |                     |
| EPM7256E    |                                                 |                    |                    |                    |                    |                     |                     | 132 (2)             |                    | 164                |                     | 164                 |
| EPM7256S    |                                                 |                    |                    |                    |                    |                     |                     |                     |                    |                    | 164 (2)             | 164                 |

Notes:

 When the JTAG interface in MAX 7000S devices is used for either boundary-scan testing or for ISP, four I/O pins become JTAG pins.

(2) Perform a complete thermal analysis before committing a design to this device package. For more information, see the *Operating Requirements for Altera Devices Data Sheet*.

MAX 7000 devices use CMOS EEPROM cells to implement logic functions. The user-configurable MAX 7000 architecture accommodates a variety of independent combinatorial and sequential logic functions. The devices can be reprogrammed for quick and efficient iterations during design development and debug cycles, and can be programmed and erased up to 100 times.

MAX 7000 devices contain from 32 to 256 macrocells that are combined into groups of 16 macrocells, called logic array blocks (LABs). Each macrocell has a programmable-AND/fixed-OR array and a configurable register with independently programmable clock, clock enable, clear, and preset functions. To build complex logic functions, each macrocell can be supplemented with both shareable expander product terms and highspeed parallel expander product terms to provide up to 32 product terms per macrocell.

The MAX 7000 family provides programmable speed/power optimization. Speed-critical portions of a design can run at high speed/full power, while the remaining portions run at reduced speed/low power. This speed/power optimization feature enables the designer to configure one or more macrocells to operate at 50% or lower power while adding only a nominal timing delay. MAX 7000E and MAX 7000S devices also provide an option that reduces the slew rate of the output buffers, minimizing noise transients when non-speed-critical signals are switching. The output drivers of all MAX 7000 devices (except 44-pin devices) can be set for either 3.3-V or 5.0-V operation, allowing MAX 7000 devices to be used in mixed-voltage systems.

The MAX 7000 family is supported by Altera development systems, which are integrated packages that offer schematic, text—including VHDL, Verilog HDL, and the Altera Hardware Description Language (AHDL)— and waveform design entry, compilation and logic synthesis, simulation and timing analysis, and device programming. The software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX-workstation-based EDA tools. The software runs on Windows-based PCs, as well as Sun SPARCstation, and HP 9000 Series 700/800 workstations.

-

For more information on development tools, see the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet.

## Functional Description

The MAX 7000 architecture includes the following elements:

- Logic array blocks
- Macrocells
- Expander product terms (shareable and parallel)
- Programmable interconnect array
- I/O control blocks

## Shareable Expanders

Each LAB has 16 shareable expanders that can be viewed as a pool of uncommitted single product terms (one from each macrocell) with inverted outputs that feed back into the logic array. Each shareable expander can be used and shared by any or all macrocells in the LAB to build complex logic functions. A small delay ( $t_{SEXP}$ ) is incurred when shareable expanders are used. Figure 5 shows how shareable expanders can feed multiple macrocells.

## Figure 5. Shareable Expanders



Shareable expanders can be shared by any or all macrocells in an LAB.

## Parallel Expanders

Parallel expanders are unused product terms that can be allocated to a neighboring macrocell to implement fast, complex logic functions. Parallel expanders allow up to 20 product terms to directly feed the macrocell OR logic, with five product terms provided by the macrocell and 15 parallel expanders provided by neighboring macrocells in the LAB.

## **Programming Times**

The time required to implement each of the six programming stages can be broken into the following two elements:

- A pulse time to erase, program, or read the EEPROM cells.
- A shifting time based on the test clock (TCK) frequency and the number of TCK cycles to shift instructions, address, and data into the device.

By combining the pulse and shift times for each of the programming stages, the program or verify time can be derived as a function of the TCK frequency, the number of devices, and specific target device(s). Because different ISP-capable devices have a different number of EEPROM cells, both the total fixed and total variable times are unique for a single device.

## Programming a Single MAX 7000S Device

The time required to program a single MAX 7000S device in-system can be calculated from the following formula:

$$t_{PROG} = t_{PPULSE} + \frac{Cycle_{PTCK}}{f_{TCK}}$$
where:  $t_{PROG}$  = Programming time  
 $t_{PPULSE}$  = Sum of the fixed times to erase, program, and  
verify the EEPROM cells  
 $Cycle_{PTCK}$  = Number of TCK cycles to program a device  
 $f_{TCK}$  = TCK frequency

The ISP times for a stand-alone verification of a single MAX 7000S device can be calculated from the following formula:

$$t_{VER} = t_{VPULSE} + \frac{Cycle_{VTCK}}{f_{TCK}}$$
where:  $t_{VER}$  = Verify time  
 $t_{VPULSE}$  = Sum of the fixed times to verify the EEPROM cells  
 $Cycle_{VTCK}$  = Number of TCK cycles to verify a device

## IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

MAX 7000 devices support JTAG BST circuitry as specified by IEEE Std. 1149.1-1990. Table 9 describes the JTAG instructions supported by the MAX 7000 family. The pin-out tables (see the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information) show the location of the JTAG control pins for each device. If the JTAG interface is not required, the JTAG pins are available as user I/O pins.

| Table 9. MAX 7000 J | ITAG Instructions                                                    | 3                                                                                                                                                                                                                                                                                                                      |
|---------------------|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JTAG Instruction    | Devices                                                              | Description                                                                                                                                                                                                                                                                                                            |
| SAMPLE/PRELOAD      | EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S                         | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern output at the device pins.                                                                                                                                             |
| EXTEST              | EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S                         | Allows the external circuitry and board-level interconnections to be<br>tested by forcing a test pattern at the output pins and capturing test<br>results at the input pins.                                                                                                                                           |
| BYPASS              | EPM7032S<br>EPM7064S<br>EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through a selected device to adjacent devices during normal device operation.                                                                                                                           |
| IDCODE              | EPM7032S<br>EPM7064S<br>EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO.                                                                                                                                                                                                  |
| ISP Instructions    | EPM7032S<br>EPM7064S<br>EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S | These instructions are used when programming MAX 7000S devices via the JTAG ports with the MasterBlaster, ByteBlasterMV, BitBlaster download cable, or using a Jam File ( <b>.jam</b> ), Jam Byte-Code file ( <b>.jbc</b> ), or Serial Vector Format file ( <b>.svf</b> ) via an embedded processor or test equipment. |

devices.

Figure 9 shows the timing requirements for the JTAG signals.



Table 12 shows the JTAG timing parameters and values for MAX 7000S

| Table 1           | 2. JTAG Timing Parameters & Values for MAX 70  | 00S De | vices |      |
|-------------------|------------------------------------------------|--------|-------|------|
| Symbol            | Parameter                                      | Min    | Max   | Unit |
| t <sub>JCP</sub>  | TCK clock period                               | 100    |       | ns   |
| t <sub>JCH</sub>  | TCK clock high time                            | 50     |       | ns   |
| t <sub>JCL</sub>  | TCK clock low time                             | 50     |       | ns   |
| t <sub>JPSU</sub> | JTAG port setup time                           | 20     |       | ns   |
| t <sub>JPH</sub>  | JTAG port hold time                            | 45     |       | ns   |
| t <sub>JPCO</sub> | JTAG port clock to output                      |        | 25    | ns   |
| t <sub>JPZX</sub> | JTAG port high impedance to valid output       |        | 25    | ns   |
| t <sub>JPXZ</sub> | JTAG port valid output to high impedance       |        | 25    | ns   |
| t <sub>JSSU</sub> | Capture register setup time                    | 20     |       | ns   |
| t <sub>JSH</sub>  | Capture register hold time                     | 45     |       | ns   |
| t <sub>JSCO</sub> | Update register clock to output                |        | 25    | ns   |
| t <sub>JSZX</sub> | Update register high impedance to valid output |        | 25    | ns   |
| t <sub>JSXZ</sub> | Update register valid output to high impedance |        | 25    | ns   |



For more information, see *Application Note* 39 (IEEE 1149.1 (JTAG) *Boundary-Scan Testing in Altera Devices*).

Tables 19 through 26 show the MAX 7000 and MAX 7000E AC  $\,$ operating conditions.

| Table 19          | . MAX 7000 & MAX 7000E Extern              | al Timing Para | meters  | Note (1) |         |         |      |
|-------------------|--------------------------------------------|----------------|---------|----------|---------|---------|------|
| Symbol            | Parameter                                  | Conditions     | -6 Spee | d Grade  | -7 Spee | d Grade | Unit |
|                   |                                            |                | Min     | Max      | Min     | Max     |      |
| t <sub>PD1</sub>  | Input to non-registered output             | C1 = 35 pF     |         | 6.0      |         | 7.5     | ns   |
| t <sub>PD2</sub>  | I/O input to non-registered output         | C1 = 35 pF     |         | 6.0      |         | 7.5     | ns   |
| t <sub>SU</sub>   | Global clock setup time                    |                | 5.0     |          | 6.0     |         | ns   |
| t <sub>H</sub>    | Global clock hold time                     |                | 0.0     |          | 0.0     |         | ns   |
| t <sub>FSU</sub>  | Global clock setup time of fast input      | (2)            | 2.5     |          | 3.0     |         | ns   |
| t <sub>FH</sub>   | Global clock hold time of fast input       | (2)            | 0.5     |          | 0.5     |         | ns   |
| t <sub>CO1</sub>  | Global clock to output delay               | C1 = 35 pF     |         | 4.0      |         | 4.5     | ns   |
| t <sub>CH</sub>   | Global clock high time                     |                | 2.5     |          | 3.0     |         | ns   |
| t <sub>CL</sub>   | Global clock low time                      |                | 2.5     |          | 3.0     |         | ns   |
| t <sub>ASU</sub>  | Array clock setup time                     |                | 2.5     |          | 3.0     |         | ns   |
| t <sub>AH</sub>   | Array clock hold time                      |                | 2.0     |          | 2.0     |         | ns   |
| t <sub>ACO1</sub> | Array clock to output delay                | C1 = 35 pF     |         | 6.5      |         | 7.5     | ns   |
| t <sub>ACH</sub>  | Array clock high time                      |                | 3.0     |          | 3.0     |         | ns   |
| t <sub>ACL</sub>  | Array clock low time                       |                | 3.0     |          | 3.0     |         | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset   | (3)            | 3.0     |          | 3.0     |         | ns   |
| t <sub>ODH</sub>  | Output data hold time after clock          | C1 = 35 pF (4) | 1.0     |          | 1.0     |         | ns   |
| t <sub>CNT</sub>  | Minimum global clock period                |                |         | 6.6      |         | 8.0     | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock<br>frequency | (5)            | 151.5   |          | 125.0   |         | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period                 |                |         | 6.6      |         | 8.0     | ns   |
| f <sub>ACNT</sub> | Maximum internal array clock<br>frequency  | (5)            | 151.5   |          | 125.0   |         | MHz  |
| f <sub>MAX</sub>  | Maximum clock frequency                    | (6)            | 200     |          | 166.7   |         | MHz  |

Γ

| Symbol            | Parameter                                  | Conditions     | Speed Grade |           |                  |                       |     |  |  |
|-------------------|--------------------------------------------|----------------|-------------|-----------|------------------|-----------------------|-----|--|--|
|                   |                                            |                | MAX 700     | OE (-10P) | MAX 70<br>Max 70 | 00 (-10)<br>Doe (-10) |     |  |  |
|                   |                                            |                | Min         | Max       | Min              | Max                   |     |  |  |
| t <sub>PD1</sub>  | Input to non-registered output             | C1 = 35 pF     |             | 10.0      |                  | 10.0                  | ns  |  |  |
| t <sub>PD2</sub>  | I/O input to non-registered output         | C1 = 35 pF     |             | 10.0      |                  | 10.0                  | ns  |  |  |
| t <sub>SU</sub>   | Global clock setup time                    |                | 7.0         |           | 8.0              |                       | ns  |  |  |
| t <sub>H</sub>    | Global clock hold time                     |                | 0.0         |           | 0.0              |                       | ns  |  |  |
| t <sub>FSU</sub>  | Global clock setup time of fast input      | (2)            | 3.0         |           | 3.0              |                       | ns  |  |  |
| t <sub>FH</sub>   | Global clock hold time of fast input       | (2)            | 0.5         |           | 0.5              |                       | ns  |  |  |
| t <sub>CO1</sub>  | Global clock to output delay               | C1 = 35 pF     |             | 5.0       |                  | 5                     | ns  |  |  |
| t <sub>CH</sub>   | Global clock high time                     |                | 4.0         |           | 4.0              |                       | ns  |  |  |
| t <sub>CL</sub>   | Global clock low time                      |                | 4.0         |           | 4.0              |                       | ns  |  |  |
| t <sub>ASU</sub>  | Array clock setup time                     |                | 2.0         |           | 3.0              |                       | ns  |  |  |
| t <sub>AH</sub>   | Array clock hold time                      |                | 3.0         |           | 3.0              |                       | ns  |  |  |
| t <sub>ACO1</sub> | Array clock to output delay                | C1 = 35 pF     |             | 10.0      |                  | 10.0                  | ns  |  |  |
| t <sub>ACH</sub>  | Array clock high time                      |                | 4.0         |           | 4.0              |                       | ns  |  |  |
| t <sub>ACL</sub>  | Array clock low time                       |                | 4.0         |           | 4.0              |                       | ns  |  |  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset   | (3)            | 4.0         |           | 4.0              |                       | ns  |  |  |
| t <sub>ODH</sub>  | Output data hold time after clock          | C1 = 35 pF (4) | 1.0         |           | 1.0              |                       | ns  |  |  |
| t <sub>CNT</sub>  | Minimum global clock period                |                |             | 10.0      |                  | 10.0                  | ns  |  |  |
| f <sub>CNT</sub>  | Maximum internal global clock<br>frequency | (5)            | 100.0       |           | 100.0            |                       | MHz |  |  |
| tACNT             | Minimum array clock period                 |                |             | 10.0      |                  | 10.0                  | ns  |  |  |
| f <sub>acnt</sub> | Maximum internal array clock<br>frequency  | (5)            | 100.0       |           | 100.0            |                       | MHz |  |  |
| f <sub>MAX</sub>  | Maximum clock frequency                    | (6)            | 125.0       |           | 125.0            |                       | MHz |  |  |

| Symbol            | Parameter                                                                                 | Conditions                     |         | Speed      | Grade  |                       | Unit |
|-------------------|-------------------------------------------------------------------------------------------|--------------------------------|---------|------------|--------|-----------------------|------|
| e ye              |                                                                                           |                                | MAX 700 | 00E (-10P) | MAX 70 | 00 (-10)<br>00E (-10) |      |
|                   |                                                                                           |                                | Min     | Max        | Min    | Max                   |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                |                                |         | 0.5        |        | 1.0                   | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                            |                                |         | 0.5        |        | 1.0                   | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                          | (2)                            |         | 1.0        |        | 1.0                   | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                     |                                |         | 5.0        |        | 5.0                   | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                                   |                                |         | 0.8        |        | 0.8                   | ns   |
| t <sub>LAD</sub>  | Logic array delay                                                                         |                                |         | 5.0        |        | 5.0                   | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                                 |                                |         | 5.0        |        | 5.0                   | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                              | (2)                            |         | 2.0        |        | 2.0                   | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>$V_{CCIO} = 5.0 V$                 | C1 = 35 pF                     |         | 1.5        |        | 2.0                   | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V          | C1 = 35 pF (7)                 |         | 2.0        |        | 2.5                   | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V  | C1 = 35 pF <i>(</i> 2 <i>)</i> |         | 5.5        |        | 6.0                   | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>$V_{CCIO} = 5.0 V$                  | C1 = 35 pF                     |         | 5.0        |        | 5.0                   | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>$V_{CCIO} = 3.3 V$                  | C1 = 35 pF (7)                 |         | 5.5        |        | 5.5                   | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>Slow slew rate = on<br>$V_{CCIO} = 5.0 V \text{ or } 3.3 V$ | C1 = 35 pF <i>(</i> 2 <i>)</i> |         | 9.0        |        | 9.0                   | ns   |
| t <sub>XZ</sub>   | Output buffer disable delay                                                               | C1 = 5 pF                      |         | 5.0        |        | 5.0                   | ns   |
| t <sub>SU</sub>   | Register setup time                                                                       |                                | 2.0     |            | 3.0    |                       | ns   |
| t <sub>H</sub>    | Register hold time                                                                        |                                | 3.0     |            | 3.0    |                       | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                         | (2)                            | 3.0     |            | 3.0    |                       | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                                          | (2)                            | 0.5     |            | 0.5    |                       | ns   |
| t <sub>RD</sub>   | Register delay                                                                            |                                |         | 2.0        |        | 1.0                   | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                       |                                |         | 2.0        |        | 1.0                   | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                         |                                |         | 5.0        |        | 5.0                   | ns   |
| t <sub>EN</sub>   | Register enable time                                                                      |                                |         | 5.0        |        | 5.0                   | ns   |
| t <sub>GLOB</sub> | Global control delay                                                                      |                                |         | 1.0        |        | 1.0                   | ns   |
| t <sub>PRE</sub>  | Register preset time                                                                      |                                |         | 3.0        |        | 3.0                   | ns   |
| t <sub>CLR</sub>  | Register clear time                                                                       |                                |         | 3.0        |        | 3.0                   | ns   |
| t <sub>PIA</sub>  | PIA delay                                                                                 |                                |         | 1.0        |        | 1.0                   | ns   |
| t <sub>LPA</sub>  | Low-power adder                                                                           | (8)                            |         | 11.0       |        | 11.0                  | ns   |

| Symbol            | Parameter                                  | Conditions     |         | Speed     | Grade            |                       | Unit |
|-------------------|--------------------------------------------|----------------|---------|-----------|------------------|-----------------------|------|
|                   |                                            |                | MAX 700 | 0E (-12P) | MAX 70<br>Max 70 | 00 (-12)<br>Doe (-12) |      |
|                   |                                            |                | Min     | Max       | Min              | Max                   |      |
| t <sub>PD1</sub>  | Input to non-registered output             | C1 = 35 pF     |         | 12.0      |                  | 12.0                  | ns   |
| t <sub>PD2</sub>  | I/O input to non-registered output         | C1 = 35 pF     |         | 12.0      |                  | 12.0                  | ns   |
| t <sub>SU</sub>   | Global clock setup time                    |                | 7.0     |           | 10.0             |                       | ns   |
| t <sub>H</sub>    | Global clock hold time                     |                | 0.0     |           | 0.0              |                       | ns   |
| t <sub>FSU</sub>  | Global clock setup time of fast input      | (2)            | 3.0     |           | 3.0              |                       | ns   |
| t <sub>FH</sub>   | Global clock hold time of fast input       | (2)            | 0.0     |           | 0.0              |                       | ns   |
| t <sub>CO1</sub>  | Global clock to output delay               | C1 = 35 pF     |         | 6.0       |                  | 6.0                   | ns   |
| t <sub>CH</sub>   | Global clock high time                     |                | 4.0     |           | 4.0              |                       | ns   |
| t <sub>CL</sub>   | Global clock low time                      |                | 4.0     |           | 4.0              |                       | ns   |
| t <sub>ASU</sub>  | Array clock setup time                     |                | 3.0     |           | 4.0              |                       | ns   |
| t <sub>AH</sub>   | Array clock hold time                      |                | 4.0     |           | 4.0              |                       | ns   |
| t <sub>ACO1</sub> | Array clock to output delay                | C1 = 35 pF     |         | 12.0      |                  | 12.0                  | ns   |
| t <sub>ACH</sub>  | Array clock high time                      |                | 5.0     |           | 5.0              |                       | ns   |
| t <sub>ACL</sub>  | Array clock low time                       |                | 5.0     |           | 5.0              |                       | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset   | (3)            | 5.0     |           | 5.0              |                       | ns   |
| t <sub>ODH</sub>  | Output data hold time after clock          | C1 = 35 pF (4) | 1.0     |           | 1.0              |                       | ns   |
| t <sub>CNT</sub>  | Minimum global clock period                |                |         | 11.0      |                  | 11.0                  | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock<br>frequency | (5)            | 90.9    |           | 90.9             |                       | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period                 |                |         | 11.0      |                  | 11.0                  | ns   |
| f <sub>ACNT</sub> | Maximum internal array clock<br>frequency  | (5)            | 90.9    |           | 90.9             |                       | MHz  |
| f <sub>MAX</sub>  | Maximum clock frequency                    | (6)            | 125.0   |           | 125.0            |                       | MHz  |

#### Notes to tables:

- (1) These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- (2) This parameter applies to MAX 7000E devices only.
- (3) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path.
- (4) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (5) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (6) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- (7) Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use.
- (8) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $t_{ACL}$ , and  $t_{CPPW}$  parameters for macrocells running in the low-power mode.

## Tables 27 and 28 show the EPM7032S AC operating conditions.

| Symbol            | Parameter                                   | Conditions     | Speed Grade |     |       |     |       |     |       |      |     |
|-------------------|---------------------------------------------|----------------|-------------|-----|-------|-----|-------|-----|-------|------|-----|
|                   |                                             |                | -           | -5  |       | -6  |       | 7   | -10   |      |     |
|                   |                                             |                | Min         | Max | Min   | Max | Min   | Max | Min   | Max  |     |
| t <sub>PD1</sub>  | Input to non-registered output              | C1 = 35 pF     |             | 5.0 |       | 6.0 |       | 7.5 |       | 10.0 | ns  |
| t <sub>PD2</sub>  | I/O input to non-registered<br>output       | C1 = 35 pF     |             | 5.0 |       | 6.0 |       | 7.5 |       | 10.0 | ns  |
| t <sub>SU</sub>   | Global clock setup time                     |                | 2.9         |     | 4.0   |     | 5.0   |     | 7.0   |      | ns  |
| t <sub>H</sub>    | Global clock hold time                      |                | 0.0         |     | 0.0   |     | 0.0   |     | 0.0   |      | ns  |
| t <sub>FSU</sub>  | Global clock setup time of fast input       |                | 2.5         |     | 2.5   |     | 2.5   |     | 3.0   |      | ns  |
| t <sub>FH</sub>   | Global clock hold time of fast input        |                | 0.0         |     | 0.0   |     | 0.0   |     | 0.5   |      | ns  |
| t <sub>CO1</sub>  | Global clock to output delay                | C1 = 35 pF     |             | 3.2 |       | 3.5 |       | 4.3 |       | 5.0  | ns  |
| t <sub>CH</sub>   | Global clock high time                      |                | 2.0         |     | 2.5   |     | 3.0   |     | 4.0   |      | ns  |
| t <sub>CL</sub>   | Global clock low time                       |                | 2.0         |     | 2.5   |     | 3.0   |     | 4.0   |      | ns  |
| t <sub>ASU</sub>  | Array clock setup time                      |                | 0.7         |     | 0.9   |     | 1.1   |     | 2.0   |      | ns  |
| t <sub>AH</sub>   | Array clock hold time                       |                | 1.8         |     | 2.1   |     | 2.7   |     | 3.0   |      | ns  |
| t <sub>ACO1</sub> | Array clock to output delay                 | C1 = 35 pF     |             | 5.4 |       | 6.6 |       | 8.2 |       | 10.0 | ns  |
| t <sub>ACH</sub>  | Array clock high time                       |                | 2.5         |     | 2.5   |     | 3.0   |     | 4.0   |      | ns  |
| t <sub>ACL</sub>  | Array clock low time                        |                | 2.5         |     | 2.5   |     | 3.0   |     | 4.0   |      | ns  |
| t <sub>CPPW</sub> | Minimum pulse width for clear<br>and preset | (2)            | 2.5         |     | 2.5   |     | 3.0   |     | 4.0   |      | ns  |
| t <sub>ODH</sub>  | Output data hold time after<br>clock        | C1 = 35 pF (3) | 1.0         |     | 1.0   |     | 1.0   |     | 1.0   |      | ns  |
| t <sub>CNT</sub>  | Minimum global clock period                 |                |             | 5.7 |       | 7.0 |       | 8.6 |       | 10.0 | ns  |
| f <sub>CNT</sub>  | Maximum internal global clock frequency     | (4)            | 175.4       |     | 142.9 |     | 116.3 |     | 100.0 |      | MHz |
| <b>t</b> ACNT     | Minimum array clock period                  |                |             | 5.7 |       | 7.0 |       | 8.6 |       | 10.0 | ns  |

| Table 27. EPM7032S External Timing Parameters (Part 2 of 2)       Note (1) |                                        |            |       |              |       |       |       |     |       |     |      |
|----------------------------------------------------------------------------|----------------------------------------|------------|-------|--------------|-------|-------|-------|-----|-------|-----|------|
| Symbol                                                                     | Parameter                              | Conditions |       |              |       | Speed | Grade |     |       |     | Unit |
|                                                                            |                                        |            | -     | -5 -6 -7 -10 |       |       |       |     |       |     |      |
|                                                                            |                                        |            | Min   | Max          | Min   | Max   | Min   | Max | Min   | Max |      |
| f <sub>ACNT</sub>                                                          | Maximum internal array clock frequency | (4)        | 175.4 |              | 142.9 |       | 116.3 |     | 100.0 |     | MHz  |
| f <sub>MAX</sub>                                                           | Maximum clock frequency                | (5)        | 250.0 |              | 200.0 |       | 166.7 |     | 125.0 |     | MHz  |

| Symbol            | Parameter                         | Conditions     | Speed Grade |     |     |     |     |     |     |     |    |
|-------------------|-----------------------------------|----------------|-------------|-----|-----|-----|-----|-----|-----|-----|----|
|                   |                                   |                | -           | 5   | -   | 6   | -7  |     | -10 |     |    |
|                   |                                   |                | Min         | Max | Min | Max | Min | Max | Min | Max |    |
| t <sub>IN</sub>   | Input pad and buffer delay        |                |             | 0.2 |     | 0.2 |     | 0.3 |     | 0.5 | ns |
| t <sub>IO</sub>   | I/O input pad and buffer delay    |                |             | 0.2 |     | 0.2 |     | 0.3 |     | 0.5 | ns |
| t <sub>FIN</sub>  | Fast input delay                  |                |             | 2.2 |     | 2.1 |     | 2.5 |     | 1.0 | ns |
| t <sub>SEXP</sub> | Shared expander delay             |                |             | 3.1 |     | 3.8 |     | 4.6 |     | 5.0 | ns |
| t <sub>PEXP</sub> | Parallel expander delay           |                |             | 0.9 |     | 1.1 |     | 1.4 |     | 0.8 | ns |
| t <sub>LAD</sub>  | Logic array delay                 |                |             | 2.6 |     | 3.3 |     | 4.0 |     | 5.0 | ns |
| t <sub>LAC</sub>  | Logic control array delay         |                |             | 2.5 |     | 3.3 |     | 4.0 |     | 5.0 | ns |
| t <sub>IOE</sub>  | Internal output enable delay      |                |             | 0.7 |     | 0.8 |     | 1.0 |     | 2.0 | ns |
| t <sub>OD1</sub>  | Output buffer and pad delay       | C1 = 35 pF     |             | 0.2 |     | 0.3 |     | 0.4 |     | 1.5 | ns |
| t <sub>OD2</sub>  | Output buffer and pad delay       | C1 = 35 pF (6) |             | 0.7 |     | 0.8 |     | 0.9 |     | 2.0 | ns |
| t <sub>OD3</sub>  | Output buffer and pad delay       | C1 = 35 pF     |             | 5.2 |     | 5.3 |     | 5.4 |     | 5.5 | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay        | C1 = 35 pF     |             | 4.0 |     | 4.0 |     | 4.0 |     | 5.0 | ns |
| t <sub>ZX2</sub>  | Output buffer enable delay        | C1 = 35 pF (6) |             | 4.5 |     | 4.5 |     | 4.5 |     | 5.5 | ns |
| t <sub>ZX3</sub>  | Output buffer enable delay        | C1 = 35 pF     |             | 9.0 |     | 9.0 |     | 9.0 |     | 9.0 | ns |
| t <sub>XZ</sub>   | Output buffer disable delay       | C1 = 5 pF      |             | 4.0 |     | 4.0 |     | 4.0 |     | 5.0 | ns |
| t <sub>SU</sub>   | Register setup time               |                | 0.8         |     | 1.0 |     | 1.3 |     | 2.0 |     | ns |
| t <sub>H</sub>    | Register hold time                |                | 1.7         |     | 2.0 |     | 2.5 |     | 3.0 |     | ns |
| t <sub>FSU</sub>  | Register setup time of fast input |                | 1.9         |     | 1.8 |     | 1.7 |     | 3.0 |     | ns |
| t <sub>FH</sub>   | Register hold time of fast input  |                | 0.6         |     | 0.7 |     | 0.8 |     | 0.5 |     | ns |
| t <sub>RD</sub>   | Register delay                    |                |             | 1.2 |     | 1.6 |     | 1.9 |     | 2.0 | ns |
| t <sub>COMB</sub> | Combinatorial delay               |                |             | 0.9 |     | 1.1 |     | 1.4 |     | 2.0 | ns |
| t <sub>IC</sub>   | Array clock delay                 |                |             | 2.7 |     | 3.4 |     | 4.2 |     | 5.0 | ns |
| t <sub>EN</sub>   | Register enable time              |                |             | 2.6 |     | 3.3 |     | 4.0 |     | 5.0 | ns |
| t <sub>GLOB</sub> | Global control delay              |                |             | 1.6 |     | 1.4 |     | 1.7 |     | 1.0 | ns |
| t <sub>PRE</sub>  | Register preset time              |                |             | 2.0 |     | 2.4 |     | 3.0 |     | 3.0 | ns |
| t <sub>CLR</sub>  | Register clear time               |                |             | 2.0 |     | 2.4 |     | 3.0 |     | 3.0 | ns |

| Table 34. EPM7160S Internal Timing Parameters (Part 2 of 2)       Note (1) |                     |            |                |      |     |      |     |      |     |      |    |
|----------------------------------------------------------------------------|---------------------|------------|----------------|------|-----|------|-----|------|-----|------|----|
| Symbol                                                                     | Parameter           | Conditions | Speed Grade Ur |      |     |      |     |      |     | Unit |    |
|                                                                            |                     |            | -              | 6    | -7  |      | -10 |      | -15 |      |    |
|                                                                            |                     |            | Min            | Max  | Min | Max  | Min | Max  | Min | Max  |    |
| t <sub>CLR</sub>                                                           | Register clear time |            |                | 2.4  |     | 3.0  |     | 3.0  |     | 4.0  | ns |
| t <sub>PIA</sub>                                                           | PIA delay           | (7)        |                | 1.6  |     | 2.0  |     | 1.0  |     | 2.0  | ns |
| t <sub>LPA</sub>                                                           | Low-power adder     | (8)        |                | 11.0 |     | 10.0 |     | 11.0 |     | 13.0 | ns |

#### Notes to tables:

- These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more (1)information on switching waveforms.
- This minimum pulse width for preset and clear applies for both global clear and array controls. The  $t_{LPA}$  parameter (2)must be added to this minimum width if the clear or reset signal incorporates the  $t_{IAD}$  parameter into the signal path.

This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This (3) parameter applies for both global and array clocking.

These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB. (4)

- (5) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use. (6)

For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, (7)these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.

(8)The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $t_{ACL}$ , and  $t_{CPPW}$  parameters for macrocells running in the low-power mode.

## Tables 35 and 36 show the EPM7192S AC operating conditions.

| Table 35. EPM7192S External Timing Parameters (Part 1 of 2)Note (1) |                                       |            |             |     |     |      |      |      |    |
|---------------------------------------------------------------------|---------------------------------------|------------|-------------|-----|-----|------|------|------|----|
| Symbol                                                              | Parameter                             | Conditions | Speed Grade |     |     |      |      |      |    |
|                                                                     |                                       |            | -7          |     | -10 |      | -15  |      |    |
|                                                                     |                                       |            | Min         | Max | Min | Max  | Min  | Max  |    |
| t <sub>PD1</sub>                                                    | Input to non-registered output        | C1 = 35 pF |             | 7.5 |     | 10.0 |      | 15.0 | ns |
| t <sub>PD2</sub>                                                    | I/O input to non-registered<br>output | C1 = 35 pF |             | 7.5 |     | 10.0 |      | 15.0 | ns |
| t <sub>SU</sub>                                                     | Global clock setup time               |            | 4.1         |     | 7.0 |      | 11.0 |      | ns |
| t <sub>H</sub>                                                      | Global clock hold time                |            | 0.0         |     | 0.0 |      | 0.0  |      | ns |
| t <sub>FSU</sub>                                                    | Global clock setup time of fast input |            | 3.0         |     | 3.0 |      | 3.0  |      | ns |
| t <sub>FH</sub>                                                     | Global clock hold time of fast input  |            | 0.0         |     | 0.5 |      | 0.0  |      | ns |
| t <sub>CO1</sub>                                                    | Global clock to output delay          | C1 = 35 pF |             | 4.7 |     | 5.0  |      | 8.0  | ns |
| t <sub>CH</sub>                                                     | Global clock high time                |            | 3.0         |     | 4.0 |      | 5.0  |      | ns |
| t <sub>CL</sub>                                                     | Global clock low time                 |            | 3.0         |     | 4.0 |      | 5.0  |      | ns |
| t <sub>ASU</sub>                                                    | Array clock setup time                |            | 1.0         |     | 2.0 |      | 4.0  |      | ns |

| Table 37. EPM7256S External Timing Parameters     Note (1) |                                             |                |       |             |       |      |       |      |      |
|------------------------------------------------------------|---------------------------------------------|----------------|-------|-------------|-------|------|-------|------|------|
| Symbol                                                     | Parameter                                   | Conditions     |       | Speed Grade |       |      |       |      | Unit |
|                                                            |                                             |                | -     | -7          |       | -10  |       | -15  |      |
|                                                            |                                             |                | Min   | Max         | Min   | Max  | Min   | Max  |      |
| t <sub>PD1</sub>                                           | Input to non-registered output              | C1 = 35 pF     |       | 7.5         |       | 10.0 |       | 15.0 | ns   |
| t <sub>PD2</sub>                                           | I/O input to non-registered output          | C1 = 35 pF     |       | 7.5         |       | 10.0 |       | 15.0 | ns   |
| t <sub>SU</sub>                                            | Global clock setup time                     |                | 3.9   |             | 7.0   |      | 11.0  |      | ns   |
| t <sub>H</sub>                                             | Global clock hold time                      |                | 0.0   |             | 0.0   |      | 0.0   |      | ns   |
| t <sub>FSU</sub>                                           | Global clock setup time of fast input       |                | 3.0   |             | 3.0   |      | 3.0   |      | ns   |
| t <sub>FH</sub>                                            | Global clock hold time of fast input        |                | 0.0   |             | 0.5   |      | 0.0   |      | ns   |
| t <sub>CO1</sub>                                           | Global clock to output delay                | C1 = 35 pF     |       | 4.7         |       | 5.0  |       | 8.0  | ns   |
| t <sub>CH</sub>                                            | Global clock high time                      |                | 3.0   |             | 4.0   |      | 5.0   |      | ns   |
| t <sub>CL</sub>                                            | Global clock low time                       |                | 3.0   |             | 4.0   |      | 5.0   |      | ns   |
| t <sub>ASU</sub>                                           | Array clock setup time                      |                | 0.8   |             | 2.0   |      | 4.0   |      | ns   |
| t <sub>AH</sub>                                            | Array clock hold time                       |                | 1.9   |             | 3.0   |      | 4.0   |      | ns   |
| t <sub>ACO1</sub>                                          | Array clock to output delay                 | C1 = 35 pF     |       | 7.8         |       | 10.0 |       | 15.0 | ns   |
| t <sub>ACH</sub>                                           | Array clock high time                       |                | 3.0   |             | 4.0   |      | 6.0   |      | ns   |
| t <sub>ACL</sub>                                           | Array clock low time                        |                | 3.0   |             | 4.0   |      | 6.0   |      | ns   |
| t <sub>CPPW</sub>                                          | Minimum pulse width for clear<br>and preset | (2)            | 3.0   |             | 4.0   |      | 6.0   |      | ns   |
| t <sub>ODH</sub>                                           | Output data hold time after<br>clock        | C1 = 35 pF (3) | 1.0   |             | 1.0   |      | 1.0   |      | ns   |
| t <sub>CNT</sub>                                           | Minimum global clock period                 |                |       | 7.8         |       | 10.0 |       | 13.0 | ns   |
| f <sub>CNT</sub>                                           | Maximum internal global clock frequency     | (4)            | 128.2 |             | 100.0 |      | 76.9  |      | MHz  |
| t <sub>ACNT</sub>                                          | Minimum array clock period                  |                |       | 7.8         |       | 10.0 |       | 13.0 | ns   |
| f <sub>ACNT</sub>                                          | Maximum internal array clock frequency      | (4)            | 128.2 |             | 100.0 |      | 76.9  |      | MHz  |
| f <sub>MAX</sub>                                           | Maximum clock frequency                     | (5)            | 166.7 |             | 125.0 |      | 100.0 |      | MHz  |

## Tables 37 and 38 show the EPM7256S AC operating conditions.

#### Notes to tables:

- (1) These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path.
- (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (5) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- (6) Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use.
- (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (8) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $t_{ACL}$ , and  $t_{CPPW}$  parameters for macrocells running in the low-power mode.

## Power Consumption

Supply power (P) versus frequency ( $f_{MAX}$  in MHz) for MAX 7000 devices is calculated with the following equation:

$$P = P_{INT} + P_{IO} = I_{CCINT} \times V_{CC} + P_{IO}$$

The  $P_{IO}$  value, which depends on the device output load characteristics and switching frequency, can be calculated using the guidelines given in *Application Note* 74 (*Evaluating Power for Altera Devices*).

The I<sub>CCINT</sub> value, which depends on the switching frequency and the application logic, is calculated with the following equation:

 $I_{CCINT} =$ 

 $A \times MC_{TON} + B \times (MC_{DEV} - MC_{TON}) + C \times MC_{USED} \times f_{MAX} \times tog_{LC}$ 

The parameters in this equation are shown below:

| MC <sub>TON</sub>  | = | Number of macrocells with the Turbo Bit option turned on, |
|--------------------|---|-----------------------------------------------------------|
|                    |   | as reported in the MAX+PLUS II Report File (.rpt)         |
| MC <sub>DEV</sub>  | = | Number of macrocells in the device                        |
| MC <sub>USED</sub> | = | Total number of macrocells in the design, as reported     |
|                    |   | in the MAX+PLUS II Report File ( <b>.rpt</b> )            |
| f <sub>MAX</sub>   | = | Highest clock frequency to the device                     |
| tog <sub>LC</sub>  | = | Average ratio of logic cells toggling at each clock       |
|                    |   | (typically 0.125)                                         |
| A, B, C            | = | Constants, shown in Table 39                              |

| Table 39. MAX 7000 I <sub>CC</sub> Equation Constants |      |      |       |  |  |  |  |  |
|-------------------------------------------------------|------|------|-------|--|--|--|--|--|
| Device                                                | Α    | В    | C     |  |  |  |  |  |
| EPM7032                                               | 1.87 | 0.52 | 0.144 |  |  |  |  |  |
| EPM7064                                               | 1.63 | 0.74 | 0.144 |  |  |  |  |  |
| EPM7096                                               | 1.63 | 0.74 | 0.144 |  |  |  |  |  |
| EPM7128E                                              | 1.17 | 0.54 | 0.096 |  |  |  |  |  |
| EPM7160E                                              | 1.17 | 0.54 | 0.096 |  |  |  |  |  |
| EPM7192E                                              | 1.17 | 0.54 | 0.096 |  |  |  |  |  |
| EPM7256E                                              | 1.17 | 0.54 | 0.096 |  |  |  |  |  |
| EPM7032S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |  |
| EPM7064S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |  |
| EPM7128S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |  |
| EPM7160S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |  |
| EPM7192S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |  |
| EPM7256S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |  |

This calculation provides an  $I_{CC}$  estimate based on typical conditions using a pattern of a 16-bit, loadable, enabled, up/down counter in each LAB with no output load. Actual  $I_{CC}$  values should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions.



Figure 14. I<sub>CC</sub> vs. Frequency for MAX 7000 Devices (Part 2 of 2)

### Figure 18. 84-Pin Package Pin-Out Diagram

Package outline not drawn to scale.



84-Pin PLCC

Notes:

- (1) Pins 6, 39, 46, and 79 are no-connect (N.C.) pins on EPM7096, EPM7160E, and EPM7160S devices.
- (2) The pin functions shown in parenthesis are only available in MAX 7000E and MAX 7000S devices.
- (3) JTAG ports are available in MAX 7000S devices only.

