# E·XFL

## Intel - EPM7160ELC84-20 Datasheet



Welcome to E-XFL.COM

## Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

### **Applications of Embedded - CPLDs**

## Details

| Product Status                  | Obsolete                                                   |
|---------------------------------|------------------------------------------------------------|
| Programmable Type               | EE PLD                                                     |
| Delay Time tpd(1) Max           | 20 ns                                                      |
| Voltage Supply - Internal       | 4.75V ~ 5.25V                                              |
| Number of Logic Elements/Blocks | 10                                                         |
| Number of Macrocells            | 160                                                        |
| Number of Gates                 | 3200                                                       |
| Number of I/O                   | 64                                                         |
| Operating Temperature           | 0°C ~ 70°C (TA)                                            |
| Mounting Type                   | Surface Mount                                              |
| Package / Case                  | 84-LCC (J-Lead)                                            |
| Supplier Device Package         | 84-PLCC (29.31x29.31)                                      |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7160elc84-20 |
|                                 |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

The MAX 7000E devices—including the EPM7128E, EPM7160E, EPM7192E, and EPM7256E devices—have several enhanced features: additional global clocking, additional output enable controls, enhanced interconnect resources, fast input registers, and a programmable slew rate.

In-system programmable MAX 7000 devices—called MAX 7000S devices—include the EPM7032S, EPM7064S, EPM7128S, EPM7160S, EPM7192S, and EPM7256S devices. MAX 7000S devices have the enhanced features of MAX 7000E devices as well as JTAG BST circuitry in devices with 128 or more macrocells, ISP, and an open-drain output option. See Table 4.

| Feature                         | EPM7032<br>EPM7064<br>EPM7096 | All<br>MAX 7000E<br>Devices | All<br>MAX 7000S<br>Devices |
|---------------------------------|-------------------------------|-----------------------------|-----------------------------|
| ISP via JTAG interface          |                               |                             | $\checkmark$                |
| JTAG BST circuitry              |                               |                             | ✓(1)                        |
| Open-drain output option        |                               |                             | $\checkmark$                |
| Fast input registers            |                               | ~                           | $\checkmark$                |
| Six global output enables       |                               | ~                           | $\checkmark$                |
| Two global clocks               |                               | ~                           | $\checkmark$                |
| Slew-rate control               |                               | ~                           | $\checkmark$                |
| MultiVolt interface (2)         | $\checkmark$                  | ~                           | $\checkmark$                |
| Programmable register           | $\checkmark$                  | ~                           | $\checkmark$                |
| Parallel expanders              | $\checkmark$                  | ~                           | $\checkmark$                |
| Shared expanders                | $\checkmark$                  | ~                           | $\checkmark$                |
| Power-saving mode               | $\checkmark$                  | ~                           | $\checkmark$                |
| Security bit                    | $\checkmark$                  | ~                           | $\checkmark$                |
| PCI-compliant devices available | $\checkmark$                  | $\checkmark$                | $\checkmark$                |

Notes:

(1) Available only in EPM7128S, EPM7160S, EPM7192S, and EPM7256S devices only.

(2) The MultiVolt I/O interface is not available in 44-pin packages.

The MAX 7000 architecture includes four dedicated inputs that can be used as general-purpose inputs or as high-speed, global control signals (clock, clear, and two output enable signals) for each macrocell and I/O pin. Figure 1 shows the architecture of EPM7032, EPM7064, and EPM7096 devices.



Figure 1. EPM7032, EPM7064 & EPM7096 Device Block Diagram

Each LAB is fed by the following signals:

- **3**6 signals from the PIA that are used for general logic inputs
- Global controls that are used for secondary register functions
- Direct input paths from I/O pins to the registers that are used for fast setup times for MAX 7000E and MAX 7000S devices

## Macrocells

The MAX 7000 macrocell can be individually configured for either sequential or combinatorial logic operation. The macrocell consists of three functional blocks: the logic array, the product-term select matrix, and the programmable register. The macrocell of EPM7032, EPM7064, and EPM7096 devices is shown in Figure 3.

Figure 3. EPM7032, EPM7064 & EPM7096 Device Macrocell



## Programmable Interconnect Array

Logic is routed between LABs via the programmable interconnect array (PIA). This global bus is a programmable path that connects any signal source to any destination on the device. All MAX 7000 dedicated inputs, I/O pins, and macrocell outputs feed the PIA, which makes the signals available throughout the entire device. Only the signals required by each LAB are actually routed from the PIA into the LAB. Figure 7 shows how the PIA signals are routed into the LAB. An EEPROM cell controls one input to a 2-input AND gate, which selects a PIA signal to drive into the LAB.



While the routing delays of channel-based routing schemes in masked or FPGAs are cumulative, variable, and path-dependent, the MAX 7000 PIA has a fixed delay. The PIA thus eliminates skew between signals and makes timing performance easy to predict.

## I/O Control Blocks

The I/O control block allows each I/O pin to be individually configured for input, output, or bidirectional operation. All I/O pins have a tri-state buffer that is individually controlled by one of the global output enable signals or directly connected to ground or  $V_{CC}$ . Figure 8 shows the I/O control block for the MAX 7000 family. The I/O control block of EPM7032, EPM7064, and EPM7096 devices has two global output enable signals that are driven by two dedicated active-low output enable pins (OE1 and OE2). The I/O control block of MAX 7000E and MAX 7000S devices has six global output enable signals that are driven by the true or complement of two output enable signals, a subset of the I/O pins, or a subset of the I/O macrocells.

When the tri-state buffer control is connected to ground, the output is tri-stated (high impedance) and the I/O pin can be used as a dedicated input. When the tri-state buffer control is connected to  $V_{CC}$ , the output is enabled.

The MAX 7000 architecture provides dual I/O feedback, in which macrocell and pin feedbacks are independent. When an I/O pin is configured as an input, the associated macrocell can be used for buried logic.

## In-System Programmability (ISP)

MAX 7000S devices are in-system programmable via an industry-standard 4-pin Joint Test Action Group (JTAG) interface (IEEE Std. 1149.1-1990). ISP allows quick, efficient iterations during design development and debugging cycles. The MAX 7000S architecture internally generates the high programming voltage required to program EEPROM cells, allowing in-system programming with only a single 5.0 V power supply. During in-system programming, the I/O pins are tri-stated and pulled-up to eliminate board conflicts. The pull-up value is nominally 50 k<sup>3</sup>4.

ISP simplifies the manufacturing flow by allowing devices to be mounted on a printed circuit board with standard in-circuit test equipment before they are programmed. MAX 7000S devices can be programmed by downloading the information via in-circuit testers (ICT), embedded processors, or the Altera MasterBlaster, ByteBlasterMV, ByteBlaster, BitBlaster download cables. (The ByteBlaster cable is obsolete and is replaced by the ByteBlasterMV cable, which can program and configure 2.5-V, 3.3-V, and 5.0-V devices.) Programming the devices after they are placed on the board eliminates lead damage on high-pin-count packages (e.g., QFP packages) due to device handling and allows devices to be reprogrammed after a system has already shipped to the field. For example, product upgrades can be performed in the field via software or modem.

In-system programming can be accomplished with either an adaptive or constant algorithm. An adaptive algorithm reads information from the unit and adapts subsequent programming steps to achieve the fastest possible programming time for that unit. Because some in-circuit testers cannot support an adaptive algorithm, Altera offers devices tested with a constant algorithm. Devices tested to the constant algorithm have an "F" suffix in the ordering code.

The Jam<sup>™</sup> Standard Test and Programming Language (STAPL) can be used to program MAX 7000S devices with in-circuit testers, PCs, or embedded processor.

By using an external 5.0-V pull-up resistor, output pins on MAX 7000S devices can be set to meet 5.0-V CMOS input voltages. When  $V_{CCIO}$  is 3.3 V, setting the open drain option will turn off the output pull-up transistor, allowing the external pull-up resistor to pull the output high enough to meet 5.0-V CMOS input voltages. When  $V_{CCIO}$  is 5.0 V, setting the output drain option is not necessary because the pull-up transistor will already turn off when the pin exceeds approximately 3.8 V, allowing the external pull-up resistor to pull the output high enough to meet 5.0-V CMOS input voltages.

## **Slew-Rate Control**

The output buffer for each MAX 7000E and MAX 7000S I/O pin has an adjustable output slew rate that can be configured for low-noise or high-speed performance. A faster slew rate provides high-speed transitions for high-performance systems. However, these fast transitions may introduce noise transients into the system. A slow slew rate reduces system noise, but adds a nominal delay of 4 to 5 ns. In MAX 7000E devices, when the Turbo Bit is turned off, the slew rate is set for low noise performance. For MAX 7000S devices, each I/O pin has an individual EEPROM bit that controls the slew rate, allowing designers to specify the slew rate on a pin-by-pin basis.

MAX 7000 devices can be programmed on Windows-based PCs with the Altera Logic Programmer card, the Master Programming Unit (MPU), and the appropriate device adapter. The MPU performs a continuity check to ensure adequate electrical contact between the adapter and the device.

For more information, see the *Altera Programming Hardware Data Sheet*.

The Altera development system can use text- or waveform-format test vectors created with the Text Editor or Waveform Editor to test the programmed device. For added design verification, designers can perform functional testing to compare the functional behavior of a MAX 7000 device with the results of simulation. Moreover, Data I/O, BP Microsystems, and other programming hardware manufacturers also provide programming support for Altera devices.



For more information, see the Programming Hardware Manufacturers.

## Programming with External Hardware

## IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

MAX 7000 devices support JTAG BST circuitry as specified by IEEE Std. 1149.1-1990. Table 9 describes the JTAG instructions supported by the MAX 7000 family. The pin-out tables (see the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information) show the location of the JTAG control pins for each device. If the JTAG interface is not required, the JTAG pins are available as user I/O pins.

| Table 9. MAX 7000 J | Table 9. MAX 7000 JTAG Instructions |                                                                                          |  |  |  |  |
|---------------------|-------------------------------------|------------------------------------------------------------------------------------------|--|--|--|--|
| JTAG Instruction    | Devices                             | Description                                                                              |  |  |  |  |
| SAMPLE/PRELOAD      | EPM7128S                            | Allows a snapshot of signals at the device pins to be captured and                       |  |  |  |  |
|                     | EPM7160S                            | examined during normal device operation, and permits an initial data                     |  |  |  |  |
|                     | EPM7192S                            | pattern output at the device pins.                                                       |  |  |  |  |
|                     | EPM7256S                            |                                                                                          |  |  |  |  |
| EXTEST              | EPM7128S                            | Allows the external circuitry and board-level interconnections to be                     |  |  |  |  |
|                     | EPM7160S                            | tested by forcing a test pattern at the output pins and capturing test                   |  |  |  |  |
|                     | EPM7192S                            | results at the input pins.                                                               |  |  |  |  |
|                     | EPM7256S                            |                                                                                          |  |  |  |  |
| BYPASS              | EPM7032S                            | Places the 1-bit bypass register between the TDI and TDO pins, which                     |  |  |  |  |
|                     | EPM7064S                            | allows the BST data to pass synchronously through a selected device                      |  |  |  |  |
|                     | EPM7128S                            | to adjacent devices during normal device operation.                                      |  |  |  |  |
|                     | EPM7160S                            |                                                                                          |  |  |  |  |
|                     | EPM7192S                            |                                                                                          |  |  |  |  |
|                     | EPM7256S                            |                                                                                          |  |  |  |  |
| IDCODE              | EPM7032S                            | Selects the IDCODE register and places it between TDI and TDO,                           |  |  |  |  |
|                     | EPM7064S                            | allowing the IDCODE to be serially shifted out of TDO.                                   |  |  |  |  |
|                     | EPM7128S                            |                                                                                          |  |  |  |  |
|                     | EPM7160S                            |                                                                                          |  |  |  |  |
|                     | EPM7192S                            |                                                                                          |  |  |  |  |
|                     | EPM7256S                            |                                                                                          |  |  |  |  |
| ISP Instructions    | EPM7032S                            | These instructions are used when programming MAX 7000S devices                           |  |  |  |  |
|                     | EPM7064S                            | via the JTAG ports with the MasterBlaster, ByteBlasterMV, BitBlaster                     |  |  |  |  |
|                     | EPM7128S                            | download cable, or using a Jam File ( <b>.jam</b> ), Jam Byte-Code file ( <b>.jbc</b> ), |  |  |  |  |
|                     | EPM7160S                            | or Serial Vector Format file (.svf) via an embedded processor or test                    |  |  |  |  |
|                     | EPM7192S                            | equipment.                                                                               |  |  |  |  |
|                     | EPM7256S                            |                                                                                          |  |  |  |  |

The instruction register length of MAX 7000S devices is 10 bits. Tables 10 and 11 show the boundary-scan register length and device IDCODE information for MAX 7000S devices.

| Table 10. MAX 7000S Boundary-Scan Register Length |                               |  |  |  |
|---------------------------------------------------|-------------------------------|--|--|--|
| Device                                            | Boundary-Scan Register Length |  |  |  |
| EPM7032S                                          | 1 (1)                         |  |  |  |
| EPM7064S                                          | 1 (1)                         |  |  |  |
| EPM7128S                                          | 288                           |  |  |  |
| EPM7160S                                          | 312                           |  |  |  |
| EPM7192S                                          | 360                           |  |  |  |
| EPM7256S                                          | 480                           |  |  |  |

Note:

 This device does not support JTAG boundary-scan testing. Selecting either the EXTEST or SAMPLE/PRELOAD instruction will select the one-bit bypass register.

| Table 11. 32-Bit MAX 7000 Device IDCODE     Note (1)                                    |                  |                     |             |   |  |  |
|-----------------------------------------------------------------------------------------|------------------|---------------------|-------------|---|--|--|
| Device                                                                                  | IDCODE (32 Bits) |                     |             |   |  |  |
| Version<br>(4 Bits)Part Number (16 Bits)Manufacturer's<br>Identity (11 Bits)1 (1<br>(2) |                  |                     |             |   |  |  |
| EPM7032S                                                                                | 0000             | 0111 0000 0011 0010 | 00001101110 | 1 |  |  |
| EPM7064S                                                                                | 0000             | 0111 0000 0110 0100 | 00001101110 | 1 |  |  |
| EPM7128S                                                                                | 0000             | 0111 0001 0010 1000 | 00001101110 | 1 |  |  |
| EPM7160S                                                                                | 0000             | 0111 0001 0110 0000 | 00001101110 | 1 |  |  |
| EPM7192S                                                                                | 0000             | 0111 0001 1001 0010 | 00001101110 | 1 |  |  |
| EPM7256S                                                                                | 0000             | 0111 0010 0101 0110 | 00001101110 | 1 |  |  |

Notes:

(1) The most significant bit (MSB) is on the left.

(2) The least significant bit (LSB) for all JTAG IDCODEs is 1.

devices.

Figure 9 shows the timing requirements for the JTAG signals.



Table 12 shows the JTAG timing parameters and values for MAX 7000S

| Table 12. JTAG Timing Parameters & Values for MAX 7000S Devices |                                                |     |     |      |  |  |
|-----------------------------------------------------------------|------------------------------------------------|-----|-----|------|--|--|
| Symbol                                                          | Parameter                                      | Min | Мах | Unit |  |  |
| t <sub>JCP</sub>                                                | TCK clock period                               | 100 |     | ns   |  |  |
| t <sub>JCH</sub>                                                | TCK clock high time                            | 50  |     | ns   |  |  |
| t <sub>JCL</sub>                                                | TCK clock low time                             | 50  |     | ns   |  |  |
| t <sub>JPSU</sub>                                               | JTAG port setup time                           | 20  |     | ns   |  |  |
| t <sub>JPH</sub>                                                | JTAG port hold time                            | 45  |     | ns   |  |  |
| t <sub>JPCO</sub>                                               | JTAG port clock to output                      |     | 25  | ns   |  |  |
| t <sub>JPZX</sub>                                               | JTAG port high impedance to valid output       |     | 25  | ns   |  |  |
| t <sub>JPXZ</sub>                                               | JTAG port valid output to high impedance       |     | 25  | ns   |  |  |
| t <sub>JSSU</sub>                                               | Capture register setup time                    | 20  |     | ns   |  |  |
| t <sub>JSH</sub>                                                | Capture register hold time                     | 45  |     | ns   |  |  |
| t <sub>JSCO</sub>                                               | Update register clock to output                |     | 25  | ns   |  |  |
| t <sub>JSZX</sub>                                               | Update register high impedance to valid output |     | 25  | ns   |  |  |
| t <sub>JSXZ</sub>                                               | Update register valid output to high impedance |     | 25  | ns   |  |  |



For more information, see *Application Note* 39 (IEEE 1149.1 (JTAG) *Boundary-Scan Testing in Altera Devices*).

## Operating Conditions

Tables 13 through 18 provide information about absolute maximum ratings, recommended operating conditions, operating conditions, and capacitance for 5.0-V MAX 7000 devices.

## Table 13. MAX 7000 5.0-V Device Absolute Maximum Ratings Note (1)

| Symbol           | Parameter                  | Conditions                         | Min  | Max | Unit |
|------------------|----------------------------|------------------------------------|------|-----|------|
| V <sub>CC</sub>  | Supply voltage             | With respect to ground (2)         | -2.0 | 7.0 | V    |
| VI               | DC input voltage           |                                    | -2.0 | 7.0 | V    |
| I <sub>OUT</sub> | DC output current, per pin |                                    | -25  | 25  | mA   |
| T <sub>STG</sub> | Storage temperature        | No bias                            | -65  | 150 | °C   |
| T <sub>AMB</sub> | Ambient temperature        | Under bias                         | -65  | 135 | °C   |
| TJ               | Junction temperature       | Ceramic packages, under bias       |      | 150 | °C   |
|                  |                            | PQFP and RQFP packages, under bias |      | 135 | °C   |

| Table 14. MAX 7000 5.0-V Device Recommended Operating Conditions |                                                     |                    |                |                          |      |  |
|------------------------------------------------------------------|-----------------------------------------------------|--------------------|----------------|--------------------------|------|--|
| Symbol                                                           | Parameter                                           | Conditions         | Min            | Мах                      | Unit |  |
| V <sub>CCINT</sub>                                               | Supply voltage for internal logic and input buffers | (3), (4), (5)      | 4.75<br>(4.50) | 5.25<br>(5.50)           | V    |  |
|                                                                  | Supply voltage for output drivers, 5.0-V operation  | (3), (4)           | 4.75<br>(4.50) | 5.25<br>(5.50)           | V    |  |
|                                                                  | Supply voltage for output drivers, 3.3-V operation  | (3), (4), (6)      | 3.00<br>(3.00) | 3.60<br>(3.60)           | V    |  |
| V <sub>CCISP</sub>                                               | Supply voltage during ISP                           | (7)                | 4.75           | 5.25                     | V    |  |
| VI                                                               | Input voltage                                       |                    | -0.5 (8)       | V <sub>CCINT</sub> + 0.5 | V    |  |
| Vo                                                               | Output voltage                                      |                    | 0              | V <sub>CCIO</sub>        | V    |  |
| T <sub>A</sub>                                                   | Ambient temperature                                 | For commercial use | 0              | 70                       | °C   |  |
|                                                                  |                                                     | For industrial use | -40            | 85                       | °C   |  |
| TJ                                                               | Junction temperature                                | For commercial use | 0              | 90                       | °C   |  |
|                                                                  |                                                     | For industrial use | -40            | 105                      | °C   |  |
| t <sub>R</sub>                                                   | Input rise time                                     |                    |                | 40                       | ns   |  |
| t <sub>F</sub>                                                   | Input fall time                                     |                    |                | 40                       | ns   |  |

| Table 15. MAX 7000 5.0-V Device DC Operating Conditions       Note (9) |                                            |                                                             |                         |                          |      |  |
|------------------------------------------------------------------------|--------------------------------------------|-------------------------------------------------------------|-------------------------|--------------------------|------|--|
| Symbol                                                                 | Parameter                                  | Conditions                                                  | Min                     | Max                      | Unit |  |
| V <sub>IH</sub>                                                        | High-level input voltage                   |                                                             | 2.0                     | V <sub>CCINT</sub> + 0.5 | V    |  |
| V <sub>IL</sub>                                                        | Low-level input voltage                    |                                                             | -0.5 (8)                | 0.8                      | V    |  |
| V <sub>OH</sub>                                                        | 5.0-V high-level TTL output voltage        | $I_{OH} = -4 \text{ mA DC}, V_{CCIO} = 4.75 \text{ V} (10)$ | 2.4                     |                          | V    |  |
|                                                                        | 3.3-V high-level TTL output voltage        | $I_{OH} = -4 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V} (10)$ | 2.4                     |                          | V    |  |
|                                                                        | 3.3-V high-level CMOS output voltage       | $I_{OH}$ = -0.1 mA DC, $V_{CCIO}$ = 3.0 V (10)              | V <sub>CCIO</sub> – 0.2 |                          | V    |  |
| V <sub>OL</sub>                                                        | 5.0-V low-level TTL output voltage         | I <sub>OL</sub> = 12 mA DC, V <sub>CCIO</sub> = 4.75 V (11) |                         | 0.45                     | V    |  |
|                                                                        | 3.3-V low-level TTL output voltage         | I <sub>OL</sub> = 12 mA DC, V <sub>CCIO</sub> = 3.00 V (11) |                         | 0.45                     | V    |  |
|                                                                        | 3.3-V low-level CMOS output voltage        | I <sub>OL</sub> = 0.1 mA DC, V <sub>CCIO</sub> = 3.0 V(11)  |                         | 0.2                      | V    |  |
| I <sub>I</sub>                                                         | Leakage current of dedicated input pins    | $V_{I} = -0.5$ to 5.5 V (11)                                | -10                     | 10                       | μΑ   |  |
| I <sub>OZ</sub>                                                        | I/O pin tri-state output off-state current | V <sub>I</sub> = -0.5 to 5.5 V (11), (12)                   | -40                     | 40                       | μA   |  |

| Table 16. MAX 7000 5.0-V Device Capacitance: EPM7032, EPM7064 & EPM7096 Devices |                       |                                     |     |     |      |
|---------------------------------------------------------------------------------|-----------------------|-------------------------------------|-----|-----|------|
| Symbol                                                                          | Parameter             | Conditions                          | Min | Max | Unit |
| CIN                                                                             | Input pin capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 12  | pF   |
| C <sub>I/O</sub>                                                                | I/O pin capacitance   | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 12  | pF   |

| Table 17. MAX 7000 5.0-V Device Capacitance: MAX 7000E Devices       Note (13) |                       |                                     |     |     |      |  |  |
|--------------------------------------------------------------------------------|-----------------------|-------------------------------------|-----|-----|------|--|--|
| Symbol                                                                         | Parameter             | Conditions                          | Min | Max | Unit |  |  |
| C <sub>IN</sub>                                                                | Input pin capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 15  | pF   |  |  |
| C <sub>I/O</sub>                                                               | I/O pin capacitance   | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 15  | pF   |  |  |

| Table 18. MAX 7000 5.0-V Device Capacitance: MAX 7000S Devices       Note (13) |                                 |                                     |     |     |      |  |
|--------------------------------------------------------------------------------|---------------------------------|-------------------------------------|-----|-----|------|--|
| Symbol                                                                         | Parameter                       | Conditions                          | Min | Max | Unit |  |
| CIN                                                                            | Dedicated input pin capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 10  | pF   |  |
| C <sub>I/O</sub>                                                               | I/O pin capacitance             | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 10  | pF   |  |

.

Figure 12. MAX 7000 Timing Model



#### Notes:

- (1) Only available in MAX 7000E and MAX 7000S devices.
- (2) Not available in 44-pin devices.

The timing characteristics of any signal path can be derived from the timing model and parameters of a particular device. External timing parameters, which represent pin-to-pin timing delays, can be calculated as the sum of internal parameters. Figure 13 shows the internal timing relationship of internal and external delay parameters.



For more infomration, see *Application Note 94* (Understanding MAX 7000 *Timing*).

| Table 2           | 21. MAX 7000 & MAX 7000E Ext               | ernal Timing Parame | eters Note  | (1)       |                  |      |     |  |  |
|-------------------|--------------------------------------------|---------------------|-------------|-----------|------------------|------|-----|--|--|
| Symbol            | Parameter                                  | Conditions          | Speed Grade |           |                  |      |     |  |  |
|                   |                                            |                     | MAX 700     | 0E (-10P) | MAX 70<br>Max 70 |      |     |  |  |
|                   |                                            |                     | Min         | Мах       | Min              | Max  |     |  |  |
| t <sub>PD1</sub>  | Input to non-registered output             | C1 = 35 pF          |             | 10.0      |                  | 10.0 | ns  |  |  |
| t <sub>PD2</sub>  | I/O input to non-registered output         | C1 = 35 pF          |             | 10.0      |                  | 10.0 | ns  |  |  |
| t <sub>SU</sub>   | Global clock setup time                    |                     | 7.0         |           | 8.0              |      | ns  |  |  |
| t <sub>H</sub>    | Global clock hold time                     |                     | 0.0         |           | 0.0              |      | ns  |  |  |
| t <sub>FSU</sub>  | Global clock setup time of fast input      | (2)                 | 3.0         |           | 3.0              |      | ns  |  |  |
| t <sub>FH</sub>   | Global clock hold time of fast input       | (2)                 | 0.5         |           | 0.5              |      | ns  |  |  |
| t <sub>CO1</sub>  | Global clock to output delay               | C1 = 35 pF          |             | 5.0       |                  | 5    | ns  |  |  |
| t <sub>CH</sub>   | Global clock high time                     |                     | 4.0         |           | 4.0              |      | ns  |  |  |
| t <sub>CL</sub>   | Global clock low time                      |                     | 4.0         |           | 4.0              |      | ns  |  |  |
| t <sub>ASU</sub>  | Array clock setup time                     |                     | 2.0         |           | 3.0              |      | ns  |  |  |
| t <sub>AH</sub>   | Array clock hold time                      |                     | 3.0         |           | 3.0              |      | ns  |  |  |
| t <sub>ACO1</sub> | Array clock to output delay                | C1 = 35 pF          |             | 10.0      |                  | 10.0 | ns  |  |  |
| t <sub>ACH</sub>  | Array clock high time                      |                     | 4.0         |           | 4.0              |      | ns  |  |  |
| t <sub>ACL</sub>  | Array clock low time                       |                     | 4.0         |           | 4.0              |      | ns  |  |  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset   | (3)                 | 4.0         |           | 4.0              |      | ns  |  |  |
| t <sub>ODH</sub>  | Output data hold time after clock          | C1 = 35 pF (4)      | 1.0         |           | 1.0              |      | ns  |  |  |
| t <sub>CNT</sub>  | Minimum global clock period                |                     |             | 10.0      |                  | 10.0 | ns  |  |  |
| fcnt              | Maximum internal global clock<br>frequency | (5)                 | 100.0       |           | 100.0            |      | MHz |  |  |
| t <sub>ACNT</sub> | Minimum array clock period                 |                     |             | 10.0      |                  | 10.0 | ns  |  |  |
| f <sub>acnt</sub> | Maximum internal array clock<br>frequency  | (5)                 | 100.0       |           | 100.0            |      | MHz |  |  |
| f <sub>MAX</sub>  | Maximum clock frequency                    | (6)                 | 125.0       |           | 125.0            |      | MHz |  |  |

|                   | Table 25. MAX 7000 & MAX 7000E External Timing Parameters       Note (1)         Symbol       Parameter       Conditions       Speed Grade       Unit |                |             |      |      |      |      |      |     |  |  |  |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------------|------|------|------|------|------|-----|--|--|--|
| Symbol            | Parameter                                                                                                                                             | Conditions     | Speed Grade |      |      |      |      |      |     |  |  |  |
|                   |                                                                                                                                                       |                | -           | 15   | -15T |      | -20  |      |     |  |  |  |
|                   |                                                                                                                                                       |                | Min         | Max  | Min  | Max  | Min  | Max  |     |  |  |  |
| t <sub>PD1</sub>  | Input to non-registered output                                                                                                                        | C1 = 35 pF     |             | 15.0 |      | 15.0 |      | 20.0 | ns  |  |  |  |
| t <sub>PD2</sub>  | I/O input to non-registered<br>output                                                                                                                 | C1 = 35 pF     |             | 15.0 |      | 15.0 |      | 20.0 | ns  |  |  |  |
| t <sub>SU</sub>   | Global clock setup time                                                                                                                               |                | 11.0        |      | 11.0 |      | 12.0 |      | ns  |  |  |  |
| t <sub>H</sub>    | Global clock hold time                                                                                                                                |                | 0.0         |      | 0.0  |      | 0.0  |      | ns  |  |  |  |
| t <sub>FSU</sub>  | Global clock setup time of fast input                                                                                                                 | (2)            | 3.0         |      | -    |      | 5.0  |      | ns  |  |  |  |
| t <sub>FH</sub>   | Global clock hold time of fast input                                                                                                                  | (2)            | 0.0         |      | -    |      | 0.0  |      | ns  |  |  |  |
| t <sub>CO1</sub>  | Global clock to output delay                                                                                                                          | C1 = 35 pF     |             | 8.0  |      | 8.0  |      | 12.0 | ns  |  |  |  |
| t <sub>CH</sub>   | Global clock high time                                                                                                                                |                | 5.0         |      | 6.0  |      | 6.0  |      | ns  |  |  |  |
| t <sub>CL</sub>   | Global clock low time                                                                                                                                 |                | 5.0         |      | 6.0  |      | 6.0  |      | ns  |  |  |  |
| t <sub>ASU</sub>  | Array clock setup time                                                                                                                                |                | 4.0         |      | 4.0  |      | 5.0  |      | ns  |  |  |  |
| t <sub>AH</sub>   | Array clock hold time                                                                                                                                 |                | 4.0         |      | 4.0  |      | 5.0  |      | ns  |  |  |  |
| t <sub>ACO1</sub> | Array clock to output delay                                                                                                                           | C1 = 35 pF     |             | 15.0 |      | 15.0 |      | 20.0 | ns  |  |  |  |
| t <sub>ACH</sub>  | Array clock high time                                                                                                                                 |                | 6.0         |      | 6.5  |      | 8.0  |      | ns  |  |  |  |
| t <sub>ACL</sub>  | Array clock low time                                                                                                                                  |                | 6.0         |      | 6.5  |      | 8.0  |      | ns  |  |  |  |
| t <sub>CPPW</sub> | Minimum pulse width for clear<br>and preset                                                                                                           | (3)            | 6.0         |      | 6.5  |      | 8.0  |      | ns  |  |  |  |
| t <sub>ODH</sub>  | Output data hold time after<br>clock                                                                                                                  | C1 = 35 pF (4) | 1.0         |      | 1.0  |      | 1.0  |      | ns  |  |  |  |
| t <sub>CNT</sub>  | Minimum global clock period                                                                                                                           |                |             | 13.0 |      | 13.0 |      | 16.0 | ns  |  |  |  |
| fcnt              | Maximum internal global clock frequency                                                                                                               | (5)            | 76.9        |      | 76.9 |      | 62.5 |      | MHz |  |  |  |
| t <sub>acnt</sub> | Minimum array clock period                                                                                                                            |                |             | 13.0 |      | 13.0 |      | 16.0 | ns  |  |  |  |
| facnt             | Maximum internal array clock frequency                                                                                                                | (5)            | 76.9        |      | 76.9 |      | 62.5 |      | MHz |  |  |  |
| f <sub>MAX</sub>  | Maximum clock frequency                                                                                                                               | (6)            | 100         |      | 83.3 |      | 83.3 |      | MHz |  |  |  |

| Table 30. EPM7064S Internal Timing Parameters (Part 2 of 2)       Note (1) |                                   |            |             |      |     |      |     |      |     |      |    |  |
|----------------------------------------------------------------------------|-----------------------------------|------------|-------------|------|-----|------|-----|------|-----|------|----|--|
| Symbol                                                                     | Parameter                         | Conditions | Speed Grade |      |     |      |     |      |     |      |    |  |
|                                                                            |                                   |            | -5          |      | -6  |      | -7  |      | -10 |      | 1  |  |
|                                                                            |                                   |            | Min         | Max  | Min | Max  | Min | Max  | Min | Max  |    |  |
| t <sub>FSU</sub>                                                           | Register setup time of fast input |            | 1.9         |      | 1.8 |      | 3.0 |      | 3.0 |      | ns |  |
| t <sub>FH</sub>                                                            | Register hold time of fast input  |            | 0.6         |      | 0.7 |      | 0.5 |      | 0.5 |      | ns |  |
| t <sub>RD</sub>                                                            | Register delay                    |            |             | 1.2  |     | 1.6  |     | 1.0  |     | 2.0  | ns |  |
| t <sub>COMB</sub>                                                          | Combinatorial delay               |            |             | 0.9  |     | 1.0  |     | 1.0  |     | 2.0  | ns |  |
| t <sub>IC</sub>                                                            | Array clock delay                 |            |             | 2.7  |     | 3.3  |     | 3.0  |     | 5.0  | ns |  |
| t <sub>EN</sub>                                                            | Register enable time              |            |             | 2.6  |     | 3.2  |     | 3.0  |     | 5.0  | ns |  |
| t <sub>GLOB</sub>                                                          | Global control delay              |            |             | 1.6  |     | 1.9  |     | 1.0  |     | 1.0  | ns |  |
| t <sub>PRE</sub>                                                           | Register preset time              |            |             | 2.0  |     | 2.4  |     | 2.0  |     | 3.0  | ns |  |
| t <sub>CLR</sub>                                                           | Register clear time               |            |             | 2.0  |     | 2.4  |     | 2.0  |     | 3.0  | ns |  |
| t <sub>PIA</sub>                                                           | PIA delay                         | (7)        |             | 1.1  |     | 1.3  |     | 1.0  |     | 1.0  | ns |  |
| t <sub>LPA</sub>                                                           | Low-power adder                   | (8)        |             | 12.0 |     | 11.0 |     | 10.0 |     | 11.0 | ns |  |

#### Notes to tables:

- (1) These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- This minimum pulse width for preset and clear applies for both global clear and array controls. The  $t_{LPA}$  parameter (2) must be added to this minimum width if the clear or reset signal incorporates the  $t_{IAD}$  parameter into the signal path.
- (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- The  $f_{MAX}$  values represent the highest frequency for pipelined data. (5)
- Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use. (6)
- For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, (7) these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $t_{ACL}$ , and  $t_{CPPW}$  parameters for macrocells (8) running in the low-power mode.

| Table 34. EPM7160S Internal Timing Parameters (Part 2 of 2)Note (1) |                     |            |             |      |     |      |     |      |     |      |      |
|---------------------------------------------------------------------|---------------------|------------|-------------|------|-----|------|-----|------|-----|------|------|
| Symbol                                                              | Parameter           | Conditions | Speed Grade |      |     |      |     |      |     |      | Unit |
|                                                                     |                     |            | -6 -7 -     |      | 10  | -15  |     |      |     |      |      |
|                                                                     |                     |            | Min         | Max  | Min | Max  | Min | Max  | Min | Max  |      |
| t <sub>CLR</sub>                                                    | Register clear time |            |             | 2.4  |     | 3.0  |     | 3.0  |     | 4.0  | ns   |
| t <sub>PIA</sub>                                                    | PIA delay           | (7)        |             | 1.6  |     | 2.0  |     | 1.0  |     | 2.0  | ns   |
| t <sub>LPA</sub>                                                    | Low-power adder     | (8)        |             | 11.0 |     | 10.0 |     | 11.0 |     | 13.0 | ns   |

#### Notes to tables:

- These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more (1)information on switching waveforms.
- This minimum pulse width for preset and clear applies for both global clear and array controls. The  $t_{LPA}$  parameter (2)must be added to this minimum width if the clear or reset signal incorporates the  $t_{IAD}$  parameter into the signal path.

This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This (3) parameter applies for both global and array clocking.

These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB. (4)

- (5) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use. (6)

For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, (7)these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.

(8)The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $t_{ACL}$  and  $t_{CPPW}$  parameters for macrocells running in the low-power mode.

## Tables 35 and 36 show the EPM7192S AC operating conditions.

| Table 35. EPM7192S External Timing Parameters (Part 1 of 2)       Note (1) |                                       |            |             |     |     |      |      |      |    |  |  |
|----------------------------------------------------------------------------|---------------------------------------|------------|-------------|-----|-----|------|------|------|----|--|--|
| Symbol                                                                     | Parameter                             | Conditions | Speed Grade |     |     |      |      |      |    |  |  |
|                                                                            |                                       |            | -7          |     | -10 |      | -15  |      | 1  |  |  |
|                                                                            |                                       |            | Min         | Max | Min | Max  | Min  | Max  |    |  |  |
| t <sub>PD1</sub>                                                           | Input to non-registered output        | C1 = 35 pF |             | 7.5 |     | 10.0 |      | 15.0 | ns |  |  |
| t <sub>PD2</sub>                                                           | I/O input to non-registered<br>output | C1 = 35 pF |             | 7.5 |     | 10.0 |      | 15.0 | ns |  |  |
| t <sub>SU</sub>                                                            | Global clock setup time               |            | 4.1         |     | 7.0 |      | 11.0 |      | ns |  |  |
| t <sub>H</sub>                                                             | Global clock hold time                |            | 0.0         |     | 0.0 |      | 0.0  |      | ns |  |  |
| t <sub>FSU</sub>                                                           | Global clock setup time of fast input |            | 3.0         |     | 3.0 |      | 3.0  |      | ns |  |  |
| t <sub>FH</sub>                                                            | Global clock hold time of fast input  |            | 0.0         |     | 0.5 |      | 0.0  |      | ns |  |  |
| t <sub>CO1</sub>                                                           | Global clock to output delay          | C1 = 35 pF |             | 4.7 |     | 5.0  |      | 8.0  | ns |  |  |
| t <sub>CH</sub>                                                            | Global clock high time                |            | 3.0         |     | 4.0 |      | 5.0  |      | ns |  |  |
| t <sub>CL</sub>                                                            | Global clock low time                 |            | 3.0         |     | 4.0 |      | 5.0  |      | ns |  |  |
| t <sub>ASU</sub>                                                           | Array clock setup time                |            | 1.0         |     | 2.0 |      | 4.0  |      | ns |  |  |



Figure 14. I<sub>CC</sub> vs. Frequency for MAX 7000 Devices (Part 2 of 2)



## Figure 15. I<sub>CC</sub> vs. Frequency for MAX 7000S Devices (Part 2 of 2)

## Device Pin-Outs

See the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information.

## Figure 19. 100-Pin Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 20. 160-Pin Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 21. 192-Pin Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 22. 208-Pin Package Pin-Out Diagram

Package outline not drawn to scale.

