# E·XFL

## Intel - EPM7160EQC100-10YY Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

**Applications of Embedded - CPLDs** 

## Details

| 2014.10                         |                                                               |
|---------------------------------|---------------------------------------------------------------|
| Product Status                  | Obsolete                                                      |
| Programmable Type               | EE PLD                                                        |
| Delay Time tpd(1) Max           | 10 ns                                                         |
| Voltage Supply - Internal       | 4.75V ~ 5.25V                                                 |
| Number of Logic Elements/Blocks | 10                                                            |
| Number of Macrocells            | 160                                                           |
| Number of Gates                 | 3200                                                          |
| Number of I/O                   | 84                                                            |
| Operating Temperature           | 0°C ~ 70°C (TA)                                               |
| Mounting Type                   | Surface Mount                                                 |
| Package / Case                  | 100-BQFP                                                      |
| Supplier Device Package         | 100-PQFP (20x14)                                              |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7160eqc100-10yy |
|                                 |                                                               |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 2. MAX             | 7000S Device I | Features |          |          |          |          |
|--------------------------|----------------|----------|----------|----------|----------|----------|
| Feature                  | EPM7032S       | EPM7064S | EPM7128S | EPM7160S | EPM7192S | EPM7256S |
| Usable gates             | 600            | 1,250    | 2,500    | 3,200    | 3,750    | 5,000    |
| Macrocells               | 32             | 64       | 128      | 160      | 192      | 256      |
| Logic array<br>blocks    | 2              | 4        | 8        | 10       | 12       | 16       |
| Maximum<br>user I/O pins | 36             | 68       | 100      | 104      | 124      | 164      |
| t <sub>PD</sub> (ns)     | 5              | 5        | 6        | 6        | 7.5      | 7.5      |
| t <sub>SU</sub> (ns)     | 2.9            | 2.9      | 3.4      | 3.4      | 4.1      | 3.9      |
| t <sub>FSU</sub> (ns)    | 2.5            | 2.5      | 2.5      | 2.5      | 3        | 3        |
| t <sub>CO1</sub> (ns)    | 3.2            | 3.2      | 4        | 3.9      | 4.7      | 4.7      |
| f <sub>CNT</sub> (MHz)   | 175.4          | 175.4    | 147.1    | 149.3    | 125.0    | 128.2    |

## ...and More Features

- Open-drain output option in MAX 7000S devices
- Programmable macrocell flipflops with individual clear, preset, clock, and clock enable controls
- Programmable power-saving mode for a reduction of over 50% in each macrocell
- Configurable expander product-term distribution, allowing up to 32 product terms per macrocell
- 44 to 208 pins available in plastic J-lead chip carrier (PLCC), ceramic pin-grid array (PGA), plastic quad flat pack (PQFP), power quad flat pack (RQFP), and 1.0-mm thin quad flat pack (TQFP) packages
- Programmable security bit for protection of proprietary designs
- 3.3-V or 5.0-V operation
  - MultiVolt<sup>TM</sup> I/O interface operation, allowing devices to interface with 3.3-V or 5.0-V devices (MultiVolt I/O operation is not available in 44-pin packages)
  - Pin compatible with low-voltage MAX 7000A and MAX 7000B devices
- Enhanced features available in MAX 7000E and MAX 7000S devices
  - Six pin- or logic-driven output enable signals
  - Two global clock signals with optional inversion
  - Enhanced interconnect resources for improved routability
  - Fast input setup times provided by a dedicated path from I/O pin to macrocell registers
  - Programmable output slew-rate control
- Software design support and automatic place-and-route provided by Altera's development system for Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800 workstations

|                        | <ul> <li>Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), Verilog HDL, VHDL, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, and VeriBest</li> <li>Programming support         <ul> <li>Altera's Master Programming Unit (MPU) and programming hardware from third-party manufacturers program all MAX 7000 devices</li> <li>The BitBlaster<sup>TM</sup> serial download cable, ByteBlasterMV<sup>TM</sup> parallel port download cable, and MasterBlaster<sup>TM</sup> serial/universal serial bus (USB) download cable program MAX 7000S devices</li> </ul> </li> </ul> |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| General<br>Description | The MAX 7000 family of high-density, high-performance PLDs is based<br>on Altera's second-generation MAX architecture. Fabricated with<br>advanced CMOS technology, the EEPROM-based MAX 7000 family<br>provides 600 to 5,000 usable gates, ISP, pin-to-pin delays as fast as 5 ns,<br>and counter speeds of up to 175.4 MHz. MAX 7000S devices in the -5, -6,<br>-7, and -10 speed grades as well as MAX 7000 and MAX 7000E devices in<br>-5, -6, -7, -10P, and -12P speed grades comply with the PCI Special Interest<br>Group (PCI SIG) <i>PCI Local Bus Specification, Revision 2.2.</i> See Table 3<br>for available speed grades.                                                                                                         |

| Device   |              |              |              |              | Speed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Grade |              |              |                      |              |
|----------|--------------|--------------|--------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------|--------------|----------------------|--------------|
|          | -5           | -6           | -7           | -10P         | -10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | -12P  | -12          | -15          | -15T                 | -20          |
| EPM7032  |              | <b>&gt;</b>  | ~            |              | <b>&gt;</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       | >            | ~            | <ul> <li></li> </ul> |              |
| EPM7032S | $\checkmark$ | $\checkmark$ | ~            |              | $\checkmark$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |       |              |              |                      |              |
| EPM7064  |              | <b>&gt;</b>  | ~            |              | <b>&gt;</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       | >            | ~            |                      |              |
| EPM7064S | $\checkmark$ | $\checkmark$ | ~            |              | <ul> <li>Image: A start of the start of</li></ul> |       |              |              |                      |              |
| EPM7096  |              |              | $\checkmark$ |              | $\checkmark$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |       | >            | $\checkmark$ |                      |              |
| EPM7128E |              |              | ~            | $\checkmark$ | <ul> <li>Image: A start of the start of</li></ul> |       | <b>&gt;</b>  | ~            |                      | <b>~</b>     |
| EPM7128S |              | $\checkmark$ | ~            |              | <ul> <li>Image: A start of the start of</li></ul> |       |              | ~            |                      |              |
| EPM7160E |              |              |              | ~            | ~                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |       | $\checkmark$ | ~            |                      | $\checkmark$ |
| EPM7160S |              | $\checkmark$ | ~            |              | <ul> <li>Image: A start of the start of</li></ul> |       |              | ~            |                      |              |
| EPM7192E |              |              |              |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ~     | >            | ~            |                      | <b>&gt;</b>  |
| EPM7192S |              |              | ~            | 1            | <b>~</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Ī     |              | ~            |                      |              |
| EPM7256E |              |              |              |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ~     | >            | ~            |                      | <b>&gt;</b>  |
| EPM7256S |              |              | $\checkmark$ |              | $\checkmark$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |       |              | $\checkmark$ |                      |              |

The MAX 7000 architecture supports 100% TTL emulation and high-density integration of SSI, MSI, and LSI logic functions. The MAX 7000 architecture easily integrates multiple devices ranging from PALs, GALs, and 22V10s to MACH and pLSI devices. MAX 7000 devices are available in a wide range of packages, including PLCC, PGA, PQFP, RQFP, and TQFP packages. See Table 5.

| Table 5. M | AX 7000            | ) Maxim            | um Use             | r I/O Piı          | ns N               | ote (1)             |                     |                     |                    |                    |                     |                     |
|------------|--------------------|--------------------|--------------------|--------------------|--------------------|---------------------|---------------------|---------------------|--------------------|--------------------|---------------------|---------------------|
| Device     | 44-<br>Pin<br>PLCC | 44-<br>Pin<br>PQFP | 44-<br>Pin<br>TQFP | 68-<br>Pin<br>PLCC | 84-<br>Pin<br>PLCC | 100-<br>Pin<br>PQFP | 100-<br>Pin<br>TQFP | 160-<br>Pin<br>PQFP | 160-<br>Pin<br>PGA | 192-<br>Pin<br>PGA | 208-<br>Pin<br>PQFP | 208-<br>Pin<br>RQFP |
| EPM7032    | 36                 | 36                 | 36                 |                    |                    |                     |                     |                     |                    |                    |                     |                     |
| EPM7032S   | 36                 |                    | 36                 |                    |                    |                     |                     |                     |                    |                    |                     |                     |
| EPM7064    | 36                 |                    | 36                 | 52                 | 68                 | 68                  |                     |                     |                    |                    |                     |                     |
| EPM7064S   | 36                 |                    | 36                 |                    | 68                 |                     | 68                  |                     |                    |                    |                     |                     |
| EPM7096    |                    |                    |                    | 52                 | 64                 | 76                  |                     |                     |                    |                    |                     |                     |
| EPM7128E   |                    |                    |                    |                    | 68                 | 84                  |                     | 100                 |                    |                    |                     |                     |
| EPM7128S   |                    |                    |                    |                    | 68                 | 84                  | 84 (2)              | 100                 |                    |                    |                     |                     |
| EPM7160E   |                    |                    |                    |                    | 64                 | 84                  |                     | 104                 |                    |                    |                     |                     |
| EPM7160S   |                    |                    |                    |                    | 64                 |                     | 84 (2)              | 104                 |                    |                    |                     |                     |
| EPM7192E   |                    |                    |                    |                    |                    |                     |                     | 124                 | 124                |                    |                     |                     |
| EPM7192S   |                    |                    |                    |                    |                    |                     |                     | 124                 |                    |                    |                     |                     |
| EPM7256E   |                    |                    |                    |                    |                    |                     |                     | 132 (2)             |                    | 164                |                     | 164                 |
| EPM7256S   |                    |                    |                    |                    |                    |                     |                     |                     |                    |                    | 164 (2)             | 164                 |

Notes:

 When the JTAG interface in MAX 7000S devices is used for either boundary-scan testing or for ISP, four I/O pins become JTAG pins.

(2) Perform a complete thermal analysis before committing a design to this device package. For more information, see the *Operating Requirements for Altera Devices Data Sheet*.

MAX 7000 devices use CMOS EEPROM cells to implement logic functions. The user-configurable MAX 7000 architecture accommodates a variety of independent combinatorial and sequential logic functions. The devices can be reprogrammed for quick and efficient iterations during design development and debug cycles, and can be programmed and erased up to 100 times.

MAX 7000 devices contain from 32 to 256 macrocells that are combined into groups of 16 macrocells, called logic array blocks (LABs). Each macrocell has a programmable-AND/fixed-OR array and a configurable register with independently programmable clock, clock enable, clear, and preset functions. To build complex logic functions, each macrocell can be supplemented with both shareable expander product terms and highspeed parallel expander product terms to provide up to 32 product terms per macrocell.

The MAX 7000 family provides programmable speed/power optimization. Speed-critical portions of a design can run at high speed/full power, while the remaining portions run at reduced speed/low power. This speed/power optimization feature enables the designer to configure one or more macrocells to operate at 50% or lower power while adding only a nominal timing delay. MAX 7000E and MAX 7000S devices also provide an option that reduces the slew rate of the output buffers, minimizing noise transients when non-speed-critical signals are switching. The output drivers of all MAX 7000 devices (except 44-pin devices) can be set for either 3.3-V or 5.0-V operation, allowing MAX 7000 devices to be used in mixed-voltage systems.

The MAX 7000 family is supported by Altera development systems, which are integrated packages that offer schematic, text—including VHDL, Verilog HDL, and the Altera Hardware Description Language (AHDL)— and waveform design entry, compilation and logic synthesis, simulation and timing analysis, and device programming. The software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX-workstation-based EDA tools. The software runs on Windows-based PCs, as well as Sun SPARCstation, and HP 9000 Series 700/800 workstations.

-

For more information on development tools, see the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet.

## Functional Description

The MAX 7000 architecture includes the following elements:

- Logic array blocks
- Macrocells
- Expander product terms (shareable and parallel)
- Programmable interconnect array
- I/O control blocks

The MAX 7000 architecture includes four dedicated inputs that can be used as general-purpose inputs or as high-speed, global control signals (clock, clear, and two output enable signals) for each macrocell and I/O pin. Figure 1 shows the architecture of EPM7032, EPM7064, and EPM7096 devices.



Figure 1. EPM7032, EPM7064 & EPM7096 Device Block Diagram





Combinatorial logic is implemented in the logic array, which provides five product terms per macrocell. The product-term select matrix allocates these product terms for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as secondary inputs to the macrocell's register clear, preset, clock, and clock enable control functions. Two kinds of expander product terms ("expanders") are available to supplement macrocell logic resources:

- Shareable expanders, which are inverted product terms that are fed back into the logic array
- Parallel expanders, which are product terms borrowed from adjacent macrocells

The Altera development system automatically optimizes product-term allocation according to the logic requirements of the design.

For registered functions, each macrocell flipflop can be individually programmed to implement D, T, JK, or SR operation with programmable clock control. The flipflop can be bypassed for combinatorial operation. During design entry, the designer specifies the desired flipflop type; the Altera development software then selects the most efficient flipflop operation for each registered function to optimize resource utilization. Each programmable register can be clocked in three different modes:

- By a global clock signal. This mode achieves the fastest clock-tooutput performance.
- By a global clock signal and enabled by an active-high clock enable. This mode provides an enable on each flipflop while still achieving the fast clock-to-output performance of the global clock.
- By an array clock implemented with a product term. In this mode, the flipflop can be clocked by signals from buried macrocells or I/O pins.

In EPM7032, EPM7064, and EPM7096 devices, the global clock signal is available from a dedicated clock pin, GCLK1, as shown in Figure 1. In MAX 7000E and MAX 7000S devices, two global clock signals are available. As shown in Figure 2, these global clock signals can be the true or the complement of either of the global clock pins, GCLK1 or GCLK2.

Each register also supports asynchronous preset and clear functions. As shown in Figures 3 and 4, the product-term select matrix allocates product terms to control these operations. Although the product-term-driven preset and clear of the register are active high, active-low control can be obtained by inverting the signal within the logic array. In addition, each register clear function can be individually driven by the active-low dedicated global clear pin (GCLRn). Upon power-up, each register in the device will be set to a low state.

All MAX 7000E and MAX 7000S I/O pins have a fast input path to a macrocell register. This dedicated path allows a signal to bypass the PIA and combinatorial logic and be driven to an input D flipflop with an extremely fast (2.5 ns) input setup time.

## **Expander Product Terms**

Although most logic functions can be implemented with the five product terms available in each macrocell, the more complex logic functions require additional product terms. Another macrocell can be used to supply the required logic resources; however, the MAX 7000 architecture also allows both shareable and parallel expander product terms ("expanders") that provide additional product terms directly to any macrocell in the same LAB. These expanders help ensure that logic is synthesized with the fewest possible logic resources to obtain the fastest possible speed.

| Table 1         | 5. MAX 7000 5.0-V Device DC (              | <b>Operating Conditions</b> Note (9)                        |                         |                          |      |
|-----------------|--------------------------------------------|-------------------------------------------------------------|-------------------------|--------------------------|------|
| Symbol          | Parameter                                  | Conditions                                                  | Min                     | Max                      | Unit |
| V <sub>IH</sub> | High-level input voltage                   |                                                             | 2.0                     | V <sub>CCINT</sub> + 0.5 | V    |
| V <sub>IL</sub> | Low-level input voltage                    |                                                             | -0.5 (8)                | 0.8                      | V    |
| V <sub>OH</sub> | 5.0-V high-level TTL output voltage        | $I_{OH} = -4 \text{ mA DC}, V_{CCIO} = 4.75 \text{ V} (10)$ | 2.4                     |                          | V    |
|                 | 3.3-V high-level TTL output voltage        | $I_{OH} = -4 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V} (10)$ | 2.4                     |                          | V    |
| 3               | 3.3-V high-level CMOS output voltage       | $I_{OH}$ = -0.1 mA DC, $V_{CCIO}$ = 3.0 V (10)              | V <sub>CCIO</sub> – 0.2 |                          | V    |
| V <sub>OL</sub> | 5.0-V low-level TTL output voltage         | I <sub>OL</sub> = 12 mA DC, V <sub>CCIO</sub> = 4.75 V (11) |                         | 0.45                     | V    |
|                 | 3.3-V low-level TTL output voltage         | I <sub>OL</sub> = 12 mA DC, V <sub>CCIO</sub> = 3.00 V (11) |                         | 0.45                     | V    |
|                 | 3.3-V low-level CMOS output voltage        | I <sub>OL</sub> = 0.1 mA DC, V <sub>CCIO</sub> = 3.0 V(11)  |                         | 0.2                      | V    |
| I <sub>I</sub>  | Leakage current of dedicated input pins    | $V_{I} = -0.5$ to 5.5 V (11)                                | -10                     | 10                       | μΑ   |
| I <sub>OZ</sub> | I/O pin tri-state output off-state current | V <sub>I</sub> = -0.5 to 5.5 V (11), (12)                   | -40                     | 40                       | μA   |

| Table 1          | 6. MAX 7000 5.0-V Device Capa | acitance: EPM7032, EPM7064 & EPM7   | 7096 Devices | Note (1 | 3)   |
|------------------|-------------------------------|-------------------------------------|--------------|---------|------|
| Symbol           | Parameter                     | Conditions                          | Min          | Max     | Unit |
| CIN              | Input pin capacitance         | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |              | 12      | pF   |
| C <sub>I/O</sub> | I/O pin capacitance           | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |              | 12      | pF   |

| Table 1          | Table 17. MAX 7000 5.0-V Device Capacitance: MAX 7000E Devices       Note (13) |                                     |     |     |      |  |  |  |  |
|------------------|--------------------------------------------------------------------------------|-------------------------------------|-----|-----|------|--|--|--|--|
| Symbol           | Parameter                                                                      | Conditions                          | Min | Max | Unit |  |  |  |  |
| C <sub>IN</sub>  | Input pin capacitance                                                          | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 15  | pF   |  |  |  |  |
| C <sub>I/O</sub> | I/O pin capacitance                                                            | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 15  | pF   |  |  |  |  |

| Table 1          | 8. MAX 7000 5.0-V Device Capa   | acitance: MAX 7000S Devices Note    | (13) |     |      |
|------------------|---------------------------------|-------------------------------------|------|-----|------|
| Symbol           | Parameter                       | Conditions                          | Min  | Max | Unit |
| CIN              | Dedicated input pin capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |      | 10  | pF   |
| C <sub>I/O</sub> | I/O pin capacitance             | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |      | 10  | pF   |

.

Figure 12. MAX 7000 Timing Model



#### Notes:

- (1) Only available in MAX 7000E and MAX 7000S devices.
- (2) Not available in 44-pin devices.

The timing characteristics of any signal path can be derived from the timing model and parameters of a particular device. External timing parameters, which represent pin-to-pin timing delays, can be calculated as the sum of internal parameters. Figure 13 shows the internal timing relationship of internal and external delay parameters.



For more infomration, see *Application Note 94* (Understanding MAX 7000 *Timing*).

| Symbol            | Parameter                                                                                   | Conditions     | Speed | Grade -6 | Speed ( | Grade -7 | Unit |
|-------------------|---------------------------------------------------------------------------------------------|----------------|-------|----------|---------|----------|------|
|                   |                                                                                             |                | Min   | Max      | Min     | Max      |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                  |                |       | 0.4      |         | 0.5      | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                              |                |       | 0.4      |         | 0.5      | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                            | (2)            |       | 0.8      |         | 1.0      | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                       |                |       | 3.5      |         | 4.0      | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                                     |                |       | 0.8      |         | 0.8      | ns   |
| t <sub>LAD</sub>  | Logic array delay                                                                           |                |       | 2.0      |         | 3.0      | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                                   |                |       | 2.0      |         | 3.0      | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                                | (2)            |       |          |         | 2.0      | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay Slow slew rate = off, $V_{CCIO} = 5.0 V$                        | C1 = 35 pF     |       | 2.0      |         | 2.0      | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay Slow slew rate = off, $V_{CCIO}$ = 3.3 V                        | C1 = 35 pF (7) |       | 2.5      |         | 2.5      | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>Slow slew rate = on,<br>$V_{CCIO} = 5.0 V \text{ or } 3.3 V$ | C1 = 35 pF (2) |       | 7.0      |         | 7.0      | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay Slow slew rate = off, $V_{CCIO} = 5.0 V$                         | C1 = 35 pF     |       | 4.0      |         | 4.0      | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay Slow slew rate = off, $V_{CCIO} = 3.3 \text{ V}$                 | C1 = 35 pF (7) |       | 4.5      |         | 4.5      | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>Slow slew rate = on<br>$V_{CCIO} = 5.0 V \text{ or } 3.3 V$   | C1 = 35 pF (2) |       | 9.0      |         | 9.0      | ns   |
| t <sub>XZ</sub>   | Output buffer disable delay                                                                 | C1 = 5 pF      |       | 4.0      |         | 4.0      | ns   |
| t <sub>SU</sub>   | Register setup time                                                                         |                | 3.0   |          | 3.0     |          | ns   |
| t <sub>H</sub>    | Register hold time                                                                          |                | 1.5   |          | 2.0     |          | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                           | (2)            | 2.5   |          | 3.0     |          | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                                            | (2)            | 0.5   |          | 0.5     |          | ns   |
| t <sub>RD</sub>   | Register delay                                                                              |                |       | 0.8      |         | 1.0      | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                         |                |       | 0.8      |         | 1.0      | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                           |                |       | 2.5      |         | 3.0      | ns   |
| t <sub>EN</sub>   | Register enable time                                                                        |                |       | 2.0      |         | 3.0      | ns   |
| t <sub>GLOB</sub> | Global control delay                                                                        |                |       | 0.8      |         | 1.0      | ns   |
| t <sub>PRE</sub>  | Register preset time                                                                        |                |       | 2.0      |         | 2.0      | ns   |
| t <sub>CLR</sub>  | Register clear time                                                                         |                |       | 2.0      |         | 2.0      | ns   |
| t <sub>PIA</sub>  | PIA delay                                                                                   |                |       | 0.8      |         | 1.0      | ns   |
| t <sub>LPA</sub>  | Low-power adder                                                                             | (8)            |       | 10.0     |         | 10.0     | ns   |

| Symbol            | Parameter                                                                                  | Conditions     |         | Speed     | Grade |                       | Unit |
|-------------------|--------------------------------------------------------------------------------------------|----------------|---------|-----------|-------|-----------------------|------|
|                   |                                                                                            |                | MAX 700 | 0E (-10P) |       | 00 (-10)<br>Doe (-10) |      |
|                   |                                                                                            |                | Min     | Max       | Min   | Max                   |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                 |                |         | 0.5       |       | 1.0                   | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                             |                |         | 0.5       |       | 1.0                   | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                           | (2)            |         | 1.0       |       | 1.0                   | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                      |                |         | 5.0       |       | 5.0                   | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                                    |                |         | 0.8       |       | 0.8                   | ns   |
| t <sub>LAD</sub>  | Logic array delay                                                                          |                |         | 5.0       |       | 5.0                   | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                                  |                |         | 5.0       |       | 5.0                   | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                               | (2)            |         | 2.0       |       | 2.0                   | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V           | C1 = 35 pF     |         | 1.5       |       | 2.0                   | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>$V_{CCIO} = 3.3 V$                  | C1 = 35 pF (7) |         | 2.0       |       | 2.5                   | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>Slow slew rate = on<br>$V_{CCIO} = 5.0 V \text{ or } 3.3 V$ | C1 = 35 pF (2) |         | 5.5       |       | 6.0                   | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V            | C1 = 35 pF     |         | 5.0       |       | 5.0                   | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>$V_{CCIO} = 3.3 V$                   | C1 = 35 pF (7) |         | 5.5       |       | 5.5                   | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V    | C1 = 35 pF (2) |         | 9.0       |       | 9.0                   | ns   |
| t <sub>XZ</sub>   | Output buffer disable delay                                                                | C1 = 5 pF      |         | 5.0       |       | 5.0                   | ns   |
| t <sub>SU</sub>   | Register setup time                                                                        |                | 2.0     |           | 3.0   |                       | ns   |
| t <sub>H</sub>    | Register hold time                                                                         |                | 3.0     |           | 3.0   |                       | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                          | (2)            | 3.0     |           | 3.0   |                       | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                                           | (2)            | 0.5     |           | 0.5   |                       | ns   |
| t <sub>RD</sub>   | Register delay                                                                             |                |         | 2.0       |       | 1.0                   | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                        |                |         | 2.0       |       | 1.0                   | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                          |                |         | 5.0       |       | 5.0                   | ns   |
| t <sub>EN</sub>   | Register enable time                                                                       |                |         | 5.0       |       | 5.0                   | ns   |
| t <sub>GLOB</sub> | Global control delay                                                                       |                |         | 1.0       |       | 1.0                   | ns   |
| t <sub>PRE</sub>  | Register preset time                                                                       |                |         | 3.0       |       | 3.0                   | ns   |
| t <sub>CLR</sub>  | Register clear time                                                                        |                |         | 3.0       |       | 3.0                   | ns   |
| t <sub>PIA</sub>  | PIA delay                                                                                  |                |         | 1.0       |       | 1.0                   | ns   |
| t <sub>LPA</sub>  | Low-power adder                                                                            | (8)            |         | 11.0      |       | 11.0                  | ns   |

| Symbol            | Parameter                                                                                 | Conditions     |         | Speed     | Grade |                       | Unit |
|-------------------|-------------------------------------------------------------------------------------------|----------------|---------|-----------|-------|-----------------------|------|
|                   |                                                                                           |                | MAX 700 | OE (-12P) |       | 00 (-12)<br>DOE (-12) |      |
|                   |                                                                                           |                | Min     | Max       | Min   | Max                   |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                |                |         | 1.0       |       | 2.0                   | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                            |                |         | 1.0       |       | 2.0                   | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                          | (2)            |         | 1.0       |       | 1.0                   | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                     |                |         | 7.0       |       | 7.0                   | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                                   |                |         | 1.0       |       | 1.0                   | ns   |
| t <sub>LAD</sub>  | Logic array delay                                                                         |                |         | 7.0       |       | 5.0                   | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                                 |                |         | 5.0       |       | 5.0                   | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                              | (2)            |         | 2.0       |       | 2.0                   | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>$V_{CCIO} = 5.0 V$                 | C1 = 35 pF     |         | 1.0       |       | 3.0                   | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V          | C1 = 35 pF (7) |         | 2.0       |       | 4.0                   | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V  | C1 = 35 pF (2) |         | 5.0       |       | 7.0                   | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>$V_{CCIO} = 5.0 V$                  | C1 = 35 pF     |         | 6.0       |       | 6.0                   | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>$V_{CCIO} = 3.3 V$                  | C1 = 35 pF (7) |         | 7.0       |       | 7.0                   | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>Slow slew rate = on<br>$V_{CCIO} = 5.0 V \text{ or } 3.3 V$ | C1 = 35 pF (2) |         | 10.0      |       | 10.0                  | ns   |
| t <sub>XZ</sub>   | Output buffer disable delay                                                               | C1 = 5 pF      |         | 6.0       |       | 6.0                   | ns   |
| t <sub>SU</sub>   | Register setup time                                                                       |                | 1.0     |           | 4.0   |                       | ns   |
| t <sub>H</sub>    | Register hold time                                                                        |                | 6.0     |           | 4.0   |                       | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                         | (2)            | 4.0     |           | 2.0   |                       | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                                          | (2)            | 0.0     |           | 2.0   |                       | ns   |
| t <sub>RD</sub>   | Register delay                                                                            |                |         | 2.0       |       | 1.0                   | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                       |                |         | 2.0       |       | 1.0                   | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                         |                |         | 5.0       |       | 5.0                   | ns   |
| t <sub>EN</sub>   | Register enable time                                                                      |                |         | 7.0       |       | 5.0                   | ns   |
| t <sub>GLOB</sub> | Global control delay                                                                      |                |         | 2.0       |       | 0.0                   | ns   |
| t <sub>PRE</sub>  | Register preset time                                                                      |                |         | 4.0       |       | 3.0                   | ns   |
| t <sub>CLR</sub>  | Register clear time                                                                       |                |         | 4.0       |       | 3.0                   | ns   |
| t <sub>PIA</sub>  | PIA delay                                                                                 |                |         | 1.0       |       | 1.0                   | ns   |
| t <sub>LPA</sub>  | Low-power adder                                                                           | (8)            |         | 12.0      |       | 12.0                  | ns   |

| Table 2          | 8. EPM7032S Internal T | iming Parameter | rs A | lote (1) |      |      |     |      |     |      |    |
|------------------|------------------------|-----------------|------|----------|------|------|-----|------|-----|------|----|
| Symbol           | Parameter              | Conditions      |      |          | Unit |      |     |      |     |      |    |
|                  |                        |                 | -    | 5        | -6   |      | -7  |      | -10 |      |    |
|                  |                        |                 | Min  | Max      | Min  | Max  | Min | Max  | Min | Max  |    |
| t <sub>PIA</sub> | PIA delay              | (7)             |      | 1.1      |      | 1.1  |     | 1.4  |     | 1.0  | ns |
| t <sub>LPA</sub> | Low-power adder        | (8)             |      | 12.0     |      | 10.0 |     | 10.0 |     | 11.0 | ns |

#### Notes to tables:

- (1) These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path.
- (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (5) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- (6) Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use.
- (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (8) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $t_{ACL}$ , and  $t_{CPPW}$  parameters for macrocells running in the low-power mode.

#### Tables 29 and 30 show the EPM7064S AC operating conditions.

| Symbol           | Parameter                             | Conditions |     |     |     | Speed | Grade | )   |     |      | Unit |
|------------------|---------------------------------------|------------|-----|-----|-----|-------|-------|-----|-----|------|------|
|                  |                                       |            | -5  |     | -6  |       | -7    |     | -10 |      |      |
|                  |                                       |            | Min | Max | Min | Max   | Min   | Max | Min | Max  |      |
| t <sub>PD1</sub> | Input to non-registered output        | C1 = 35 pF |     | 5.0 |     | 6.0   |       | 7.5 |     | 10.0 | ns   |
| t <sub>PD2</sub> | I/O input to non-registered<br>output | C1 = 35 pF |     | 5.0 |     | 6.0   |       | 7.5 |     | 10.0 | ns   |
| t <sub>SU</sub>  | Global clock setup time               |            | 2.9 |     | 3.6 |       | 6.0   |     | 7.0 |      | ns   |
| t <sub>H</sub>   | Global clock hold time                |            | 0.0 |     | 0.0 |       | 0.0   |     | 0.0 |      | ns   |
| t <sub>FSU</sub> | Global clock setup time of fast input |            | 2.5 |     | 2.5 |       | 3.0   |     | 3.0 |      | ns   |
| t <sub>FH</sub>  | Global clock hold time of fast input  |            | 0.0 |     | 0.0 |       | 0.5   |     | 0.5 |      | ns   |
| t <sub>CO1</sub> | Global clock to output delay          | C1 = 35 pF |     | 3.2 |     | 4.0   |       | 4.5 |     | 5.0  | ns   |
| t <sub>CH</sub>  | Global clock high time                |            | 2.0 |     | 2.5 |       | 3.0   |     | 4.0 |      | ns   |
| t <sub>CL</sub>  | Global clock low time                 |            | 2.0 |     | 2.5 |       | 3.0   |     | 4.0 |      | ns   |
| t <sub>ASU</sub> | Array clock setup time                |            | 0.7 |     | 0.9 |       | 3.0   |     | 2.0 |      | ns   |
| t <sub>AH</sub>  | Array clock hold time                 |            | 1.8 |     | 2.1 |       | 2.0   |     | 3.0 |      | ns   |

| Table 30. EPM7064S Internal Timing Parameters (Part 2 of 2)       Note (1) |                                   |            |             |      |     |      |     |      |     |      |    |  |
|----------------------------------------------------------------------------|-----------------------------------|------------|-------------|------|-----|------|-----|------|-----|------|----|--|
| Symbol                                                                     | Parameter                         | Conditions | Speed Grade |      |     |      |     |      |     |      |    |  |
|                                                                            |                                   |            | -5          |      | -6  |      | -7  |      | -10 |      | 1  |  |
|                                                                            |                                   |            | Min         | Max  | Min | Max  | Min | Max  | Min | Max  |    |  |
| t <sub>FSU</sub>                                                           | Register setup time of fast input |            | 1.9         |      | 1.8 |      | 3.0 |      | 3.0 |      | ns |  |
| t <sub>FH</sub>                                                            | Register hold time of fast input  |            | 0.6         |      | 0.7 |      | 0.5 |      | 0.5 |      | ns |  |
| t <sub>RD</sub>                                                            | Register delay                    |            |             | 1.2  |     | 1.6  |     | 1.0  |     | 2.0  | ns |  |
| t <sub>COMB</sub>                                                          | Combinatorial delay               |            |             | 0.9  |     | 1.0  |     | 1.0  |     | 2.0  | ns |  |
| t <sub>IC</sub>                                                            | Array clock delay                 |            |             | 2.7  |     | 3.3  |     | 3.0  |     | 5.0  | ns |  |
| t <sub>EN</sub>                                                            | Register enable time              |            |             | 2.6  |     | 3.2  |     | 3.0  |     | 5.0  | ns |  |
| t <sub>GLOB</sub>                                                          | Global control delay              |            |             | 1.6  |     | 1.9  |     | 1.0  |     | 1.0  | ns |  |
| t <sub>PRE</sub>                                                           | Register preset time              |            |             | 2.0  |     | 2.4  |     | 2.0  |     | 3.0  | ns |  |
| t <sub>CLR</sub>                                                           | Register clear time               |            |             | 2.0  |     | 2.4  |     | 2.0  |     | 3.0  | ns |  |
| t <sub>PIA</sub>                                                           | PIA delay                         | (7)        |             | 1.1  |     | 1.3  |     | 1.0  |     | 1.0  | ns |  |
| t <sub>LPA</sub>                                                           | Low-power adder                   | (8)        |             | 12.0 |     | 11.0 |     | 10.0 |     | 11.0 | ns |  |

#### Notes to tables:

- (1) These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- This minimum pulse width for preset and clear applies for both global clear and array controls. The  $t_{LPA}$  parameter (2) must be added to this minimum width if the clear or reset signal incorporates the  $t_{IAD}$  parameter into the signal path.
- (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- The  $f_{MAX}$  values represent the highest frequency for pipelined data. (5)
- Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use. (6)
- For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, (7) these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $t_{ACL}$ , and  $t_{CPPW}$  parameters for macrocells (8) running in the low-power mode.

| Table 3           | 3. EPM7160S External Time                 | ing Parameters | (Part 2     | 2 of 2) | No    | nte (1) |       |      |       |      |     |
|-------------------|-------------------------------------------|----------------|-------------|---------|-------|---------|-------|------|-------|------|-----|
| Symbol            | Parameter                                 | Conditions     | Speed Grade |         |       |         |       |      |       |      |     |
|                   |                                           |                | -           | -6 -7   |       | -10     |       | -15  |       |      |     |
|                   |                                           |                | Min         | Max     | Min   | Max     | Min   | Max  | Min   | Max  |     |
| t <sub>ACNT</sub> | Minimum array clock period                |                |             | 6.7     |       | 8.2     |       | 10.0 |       | 13.0 | ns  |
| f <sub>acnt</sub> | Maximum internal array clock<br>frequency | (4)            | 149.3       |         | 122.0 |         | 100.0 |      | 76.9  |      | MHz |
| f <sub>MAX</sub>  | Maximum clock frequency                   | (5)            | 166.7       |         | 166.7 |         | 125.0 |      | 100.0 |      | MHz |

| Symbol            | Parameter                         | Conditions     | Speed Grade |     |     |     |     |     |     |      |    |  |
|-------------------|-----------------------------------|----------------|-------------|-----|-----|-----|-----|-----|-----|------|----|--|
|                   |                                   |                | -6          |     | -7  |     | -10 |     | -15 |      | -  |  |
|                   |                                   |                | Min         | Max | Min | Max | Min | Max | Min | Max  |    |  |
| t <sub>IN</sub>   | Input pad and buffer delay        |                |             | 0.2 |     | 0.3 |     | 0.5 |     | 2.0  | ns |  |
| t <sub>IO</sub>   | I/O input pad and buffer delay    |                |             | 0.2 |     | 0.3 |     | 0.5 |     | 2.0  | ns |  |
| t <sub>FIN</sub>  | Fast input delay                  |                |             | 2.6 |     | 3.2 |     | 1.0 |     | 2.0  | ns |  |
| t <sub>SEXP</sub> | Shared expander delay             |                |             | 3.6 |     | 4.3 |     | 5.0 |     | 8.0  | ns |  |
| t <sub>PEXP</sub> | Parallel expander delay           |                |             | 1.0 |     | 1.3 |     | 0.8 |     | 1.0  | ns |  |
| t <sub>LAD</sub>  | Logic array delay                 |                |             | 2.8 |     | 3.4 |     | 5.0 |     | 6.0  | ns |  |
| t <sub>LAC</sub>  | Logic control array delay         |                |             | 2.8 |     | 3.4 |     | 5.0 |     | 6.0  | ns |  |
| t <sub>IOE</sub>  | Internal output enable delay      |                |             | 0.7 |     | 0.9 |     | 2.0 |     | 3.0  | ns |  |
| t <sub>OD1</sub>  | Output buffer and pad delay       | C1 = 35 pF     |             | 0.4 |     | 0.5 |     | 1.5 |     | 4.0  | ns |  |
| t <sub>OD2</sub>  | Output buffer and pad delay       | C1 = 35 pF (6) |             | 0.9 |     | 1.0 |     | 2.0 |     | 5.0  | ns |  |
| t <sub>OD3</sub>  | Output buffer and pad delay       | C1 = 35 pF     |             | 5.4 |     | 5.5 |     | 5.5 |     | 8.0  | ns |  |
| t <sub>ZX1</sub>  | Output buffer enable delay        | C1 = 35 pF     |             | 4.0 |     | 4.0 |     | 5.0 |     | 6.0  | ns |  |
| t <sub>ZX2</sub>  | Output buffer enable delay        | C1 = 35 pF (6) |             | 4.5 |     | 4.5 |     | 5.5 |     | 7.0  | ns |  |
| t <sub>ZX3</sub>  | Output buffer enable delay        | C1 = 35 pF     |             | 9.0 |     | 9.0 |     | 9.0 |     | 10.0 | ns |  |
| t <sub>XZ</sub>   | Output buffer disable delay       | C1 = 5 pF      |             | 4.0 |     | 4.0 |     | 5.0 |     | 6.0  | ns |  |
| t <sub>SU</sub>   | Register setup time               |                | 1.0         |     | 1.2 |     | 2.0 |     | 4.0 |      | ns |  |
| t <sub>H</sub>    | Register hold time                |                | 1.6         |     | 2.0 |     | 3.0 |     | 4.0 |      | ns |  |
| t <sub>FSU</sub>  | Register setup time of fast input |                | 1.9         |     | 2.2 |     | 3.0 |     | 2.0 |      | ns |  |
| t <sub>FH</sub>   | Register hold time of fast input  |                | 0.6         |     | 0.8 |     | 0.5 |     | 1.0 |      | ns |  |
| t <sub>RD</sub>   | Register delay                    |                |             | 1.3 |     | 1.6 |     | 2.0 |     | 1.0  | ns |  |
| t <sub>COMB</sub> | Combinatorial delay               |                |             | 1.0 |     | 1.3 |     | 2.0 |     | 1.0  | ns |  |
| t <sub>IC</sub>   | Array clock delay                 |                |             | 2.9 |     | 3.5 |     | 5.0 |     | 6.0  | ns |  |
| t <sub>EN</sub>   | Register enable time              |                |             | 2.8 |     | 3.4 |     | 5.0 |     | 6.0  | ns |  |
| t <sub>GLOB</sub> | Global control delay              |                |             | 2.0 |     | 2.4 |     | 1.0 |     | 1.0  | ns |  |
| t <sub>PRE</sub>  | Register preset time              |                |             | 2.4 |     | 3.0 |     | 3.0 |     | 4.0  | ns |  |

Г

-

#### Notes to tables:

- (1) These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path.
- (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (5) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- (6) Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use.
- (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (8) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $t_{ACL}$ , and  $t_{CPPW}$  parameters for macrocells running in the low-power mode.

## Power Consumption

Supply power (P) versus frequency ( $f_{MAX}$  in MHz) for MAX 7000 devices is calculated with the following equation:

$$P = P_{INT} + P_{IO} = I_{CCINT} \times V_{CC} + P_{IO}$$

The  $P_{IO}$  value, which depends on the device output load characteristics and switching frequency, can be calculated using the guidelines given in *Application Note* 74 (*Evaluating Power for Altera Devices*).

The I<sub>CCINT</sub> value, which depends on the switching frequency and the application logic, is calculated with the following equation:

 $I_{CCINT} =$ 

 $A \times MC_{TON} + B \times (MC_{DEV} - MC_{TON}) + C \times MC_{USED} \times f_{MAX} \times tog_{LC}$ 

The parameters in this equation are shown below:

| MC <sub>TON</sub>  | = | Number of macrocells with the Turbo Bit option turned on, |
|--------------------|---|-----------------------------------------------------------|
|                    |   | as reported in the MAX+PLUS II Report File (.rpt)         |
| MC <sub>DEV</sub>  | = | Number of macrocells in the device                        |
| MC <sub>USED</sub> | = | Total number of macrocells in the design, as reported     |
|                    |   | in the MAX+PLUS II Report File (.rpt)                     |
| f <sub>MAX</sub>   | = | Highest clock frequency to the device                     |
| togLC              | = | Average ratio of logic cells toggling at each clock       |
|                    |   | (typically 0.125)                                         |
| A, B, C            | = | Constants, shown in Table 39                              |

Figure 14 shows typical supply current versus frequency for MAX 7000 devices.





EPM7096



Figures 16 through 22 show the package pin-out diagrams for MAX 7000 devices.

#### Figure 16. 44-Pin Package Pin-Out Diagram

Package outlines not drawn to scale.



Notes:

- (1) The pin functions shown in parenthesis are only available in MAX 7000E and MAX 7000S devices.
- (2) JTAG ports are available in MAX 7000S devices only.

#### Figure 19. 100-Pin Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 20. 160-Pin Package Pin-Out Diagram

Package outline not drawn to scale.



## Revision History

The information contained in the *MAX 7000 Programmable Logic Device Family Data Sheet* version 6.7 supersedes information published in previous versions. The following changes were made in the *MAX 7000 Programmable Logic Device Family Data Sheet* version 6.7:

## Version 6.7

The following changes were made in the *MAX* 7000 *Programmable Logic Device Family Data Sheet* version 6.7:

Reference to AN 88: Using the Jam Language for ISP & ICR via an Embedded Processor has been replaced by AN 122: Using Jam STAPL for ISP & ICR via an Embedded Processor.

## Version 6.6

The following changes were made in the *MAX* 7000 *Programmable Logic Device Family Data Sheet* version 6.6:

- Added Tables 6 through 8.
- Added "Programming Sequence" section on page 17 and "Programming Times" section on page 18.

## Version 6.5

The following changes were made in the *MAX* 7000 *Programmable Logic Device Family Data Sheet* version 6.5:

Updated text on page 16.

### Version 6.4

The following changes were made in the *MAX* 7000 *Programmable Logic Device Family Data Sheet* version 6.4:

Added Note (5) on page 28.

## Version 6.3

The following changes were made in the *MAX* 7000 *Programmable Logic Device Family Data Sheet* version 6.3:

 Updated the "Open-Drain Output Option (MAX 7000S Devices Only)" section on page 20.