# E·XFL

## Intel - EPM7160EQC100-15 Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

**Applications of Embedded - CPLDs** 

#### Details

| Details                         |                                                             |
|---------------------------------|-------------------------------------------------------------|
| Product Status                  | Obsolete                                                    |
| Programmable Type               | EE PLD                                                      |
| Delay Time tpd(1) Max           | 15 ns                                                       |
| Voltage Supply - Internal       | 4.75V ~ 5.25V                                               |
| Number of Logic Elements/Blocks | 10                                                          |
| Number of Macrocells            | 160                                                         |
| Number of Gates                 | 3200                                                        |
| Number of I/O                   | 84                                                          |
| Operating Temperature           | 0°C ~ 70°C (TA)                                             |
| Mounting Type                   | Surface Mount                                               |
| Package / Case                  | 100-BQFP                                                    |
| Supplier Device Package         | 100-PQFP (20x14)                                            |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7160eqc100-15 |
|                                 |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

The MAX 7000E devices—including the EPM7128E, EPM7160E, EPM7192E, and EPM7256E devices—have several enhanced features: additional global clocking, additional output enable controls, enhanced interconnect resources, fast input registers, and a programmable slew rate.

In-system programmable MAX 7000 devices—called MAX 7000S devices—include the EPM7032S, EPM7064S, EPM7128S, EPM7160S, EPM7192S, and EPM7256S devices. MAX 7000S devices have the enhanced features of MAX 7000E devices as well as JTAG BST circuitry in devices with 128 or more macrocells, ISP, and an open-drain output option. See Table 4.

| Feature                         | EPM7032<br>EPM7064<br>EPM7096 | All<br>MAX 7000E<br>Devices | All<br>MAX 7000S<br>Devices |
|---------------------------------|-------------------------------|-----------------------------|-----------------------------|
| ISP via JTAG interface          |                               |                             | $\checkmark$                |
| JTAG BST circuitry              |                               |                             | ✓(1)                        |
| Open-drain output option        |                               |                             | $\checkmark$                |
| Fast input registers            |                               | ~                           | $\checkmark$                |
| Six global output enables       |                               | ~                           | $\checkmark$                |
| Two global clocks               |                               | ~                           | $\checkmark$                |
| Slew-rate control               |                               | ~                           | $\checkmark$                |
| MultiVolt interface (2)         | $\checkmark$                  | ~                           | $\checkmark$                |
| Programmable register           | $\checkmark$                  | ~                           | $\checkmark$                |
| Parallel expanders              | $\checkmark$                  | ~                           | $\checkmark$                |
| Shared expanders                | $\checkmark$                  | ~                           | $\checkmark$                |
| Power-saving mode               | $\checkmark$                  | ~                           | $\checkmark$                |
| Security bit                    | $\checkmark$                  | ~                           | $\checkmark$                |
| PCI-compliant devices available | $\checkmark$                  | $\checkmark$                | $\checkmark$                |

Notes:

(1) Available only in EPM7128S, EPM7160S, EPM7192S, and EPM7256S devices only.

(2) The MultiVolt I/O interface is not available in 44-pin packages.

MAX 7000 devices contain from 32 to 256 macrocells that are combined into groups of 16 macrocells, called logic array blocks (LABs). Each macrocell has a programmable-AND/fixed-OR array and a configurable register with independently programmable clock, clock enable, clear, and preset functions. To build complex logic functions, each macrocell can be supplemented with both shareable expander product terms and highspeed parallel expander product terms to provide up to 32 product terms per macrocell.

The MAX 7000 family provides programmable speed/power optimization. Speed-critical portions of a design can run at high speed/full power, while the remaining portions run at reduced speed/low power. This speed/power optimization feature enables the designer to configure one or more macrocells to operate at 50% or lower power while adding only a nominal timing delay. MAX 7000E and MAX 7000S devices also provide an option that reduces the slew rate of the output buffers, minimizing noise transients when non-speed-critical signals are switching. The output drivers of all MAX 7000 devices (except 44-pin devices) can be set for either 3.3-V or 5.0-V operation, allowing MAX 7000 devices to be used in mixed-voltage systems.

The MAX 7000 family is supported by Altera development systems, which are integrated packages that offer schematic, text—including VHDL, Verilog HDL, and the Altera Hardware Description Language (AHDL)— and waveform design entry, compilation and logic synthesis, simulation and timing analysis, and device programming. The software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX-workstation-based EDA tools. The software runs on Windows-based PCs, as well as Sun SPARCstation, and HP 9000 Series 700/800 workstations.

-

For more information on development tools, see the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet.

# Functional Description

The MAX 7000 architecture includes the following elements:

- Logic array blocks
- Macrocells
- Expander product terms (shareable and parallel)
- Programmable interconnect array
- I/O control blocks

Each LAB is fed by the following signals:

- **3**6 signals from the PIA that are used for general logic inputs
- Global controls that are used for secondary register functions
- Direct input paths from I/O pins to the registers that are used for fast setup times for MAX 7000E and MAX 7000S devices

#### Macrocells

The MAX 7000 macrocell can be individually configured for either sequential or combinatorial logic operation. The macrocell consists of three functional blocks: the logic array, the product-term select matrix, and the programmable register. The macrocell of EPM7032, EPM7064, and EPM7096 devices is shown in Figure 3.

Figure 3. EPM7032, EPM7064 & EPM7096 Device Macrocell



When the tri-state buffer control is connected to ground, the output is tri-stated (high impedance) and the I/O pin can be used as a dedicated input. When the tri-state buffer control is connected to  $V_{CC}$ , the output is enabled.

The MAX 7000 architecture provides dual I/O feedback, in which macrocell and pin feedbacks are independent. When an I/O pin is configured as an input, the associated macrocell can be used for buried logic.

## In-System Programmability (ISP)

MAX 7000S devices are in-system programmable via an industry-standard 4-pin Joint Test Action Group (JTAG) interface (IEEE Std. 1149.1-1990). ISP allows quick, efficient iterations during design development and debugging cycles. The MAX 7000S architecture internally generates the high programming voltage required to program EEPROM cells, allowing in-system programming with only a single 5.0 V power supply. During in-system programming, the I/O pins are tri-stated and pulled-up to eliminate board conflicts. The pull-up value is nominally 50 k<sup>3</sup>4.

ISP simplifies the manufacturing flow by allowing devices to be mounted on a printed circuit board with standard in-circuit test equipment before they are programmed. MAX 7000S devices can be programmed by downloading the information via in-circuit testers (ICT), embedded processors, or the Altera MasterBlaster, ByteBlasterMV, ByteBlaster, BitBlaster download cables. (The ByteBlaster cable is obsolete and is replaced by the ByteBlasterMV cable, which can program and configure 2.5-V, 3.3-V, and 5.0-V devices.) Programming the devices after they are placed on the board eliminates lead damage on high-pin-count packages (e.g., QFP packages) due to device handling and allows devices to be reprogrammed after a system has already shipped to the field. For example, product upgrades can be performed in the field via software or modem.

In-system programming can be accomplished with either an adaptive or constant algorithm. An adaptive algorithm reads information from the unit and adapts subsequent programming steps to achieve the fastest possible programming time for that unit. Because some in-circuit testers cannot support an adaptive algorithm, Altera offers devices tested with a constant algorithm. Devices tested to the constant algorithm have an "F" suffix in the ordering code.

The Jam<sup>™</sup> Standard Test and Programming Language (STAPL) can be used to program MAX 7000S devices with in-circuit testers, PCs, or embedded processor.



For more information on using the Jam language, refer to AN 122: Using Jam STAPL for ISP & ICR via an Embedded Processor.

The ISP circuitry in MAX 7000S devices is compatible with IEEE Std. 1532 specification. The IEEE Std. 1532 is a standard developed to allow concurrent ISP between multiple PLD vendors.

## **Programming Sequence**

During in-system programming, instructions, addresses, and data are shifted into the MAX 7000S device through the TDI input pin. Data is shifted out through the TDO output pin and compared against the expected data.

Programming a pattern into the device requires the following six ISP stages. A stand-alone verification of a programmed pattern involves only stages 1, 2, 5, and 6.

- 1. *Enter ISP*. The enter ISP stage ensures that the I/O pins transition smoothly from user mode to ISP mode. The enter ISP stage requires 1 ms.
- 2. *Check ID*. Before any program or verify process, the silicon ID is checked. The time required to read this silicon ID is relatively small compared to the overall programming time.
- 3. *Bulk Erase.* Erasing the device in-system involves shifting in the instructions to erase the device and applying one erase pulse of 100 ms.
- 4. *Program*. Programming the device in-system involves shifting in the address and data and then applying the programming pulse to program the EEPROM cells. This process is repeated for each EEPROM address.
- 5. *Verify.* Verifying an Altera device in-system involves shifting in addresses, applying the read pulse to verify the EEPROM cells, and shifting out the data for comparison. This process is repeated for each EEPROM address.
- 6. *Exit ISP*. An exit ISP stage ensures that the I/O pins transition smoothly from ISP mode to user mode. The exit ISP stage requires 1 ms.

#### **Programming Times**

The time required to implement each of the six programming stages can be broken into the following two elements:

- A pulse time to erase, program, or read the EEPROM cells.
- A shifting time based on the test clock (TCK) frequency and the number of TCK cycles to shift instructions, address, and data into the device.

By combining the pulse and shift times for each of the programming stages, the program or verify time can be derived as a function of the TCK frequency, the number of devices, and specific target device(s). Because different ISP-capable devices have a different number of EEPROM cells, both the total fixed and total variable times are unique for a single device.

#### Programming a Single MAX 7000S Device

The time required to program a single MAX 7000S device in-system can be calculated from the following formula:

$$t_{PROG} = t_{PPULSE} + \frac{Cycle_{PTCK}}{f_{TCK}}$$
where:  $t_{PROG}$  = Programming time  
 $t_{PPULSE}$  = Sum of the fixed times to erase, program, and  
verify the EEPROM cells  
 $Cycle_{PTCK}$  = Number of TCK cycles to program a device  
 $f_{TCK}$  = TCK frequency

The ISP times for a stand-alone verification of a single MAX 7000S device can be calculated from the following formula:

$$t_{VER} = t_{VPULSE} + \frac{Cycle_{VTCK}}{f_{TCK}}$$
where:  $t_{VER}$  = Verify time  
 $t_{VPULSE}$  = Sum of the fixed times to verify the EEPROM cells  
 $Cycle_{VTCK}$  = Number of TCK cycles to verify a device

By using an external 5.0-V pull-up resistor, output pins on MAX 7000S devices can be set to meet 5.0-V CMOS input voltages. When  $V_{CCIO}$  is 3.3 V, setting the open drain option will turn off the output pull-up transistor, allowing the external pull-up resistor to pull the output high enough to meet 5.0-V CMOS input voltages. When  $V_{CCIO}$  is 5.0 V, setting the output drain option is not necessary because the pull-up transistor will already turn off when the pin exceeds approximately 3.8 V, allowing the external pull-up resistor to pull the output high enough to meet 5.0-V CMOS input voltages.

## **Slew-Rate Control**

The output buffer for each MAX 7000E and MAX 7000S I/O pin has an adjustable output slew rate that can be configured for low-noise or high-speed performance. A faster slew rate provides high-speed transitions for high-performance systems. However, these fast transitions may introduce noise transients into the system. A slow slew rate reduces system noise, but adds a nominal delay of 4 to 5 ns. In MAX 7000E devices, when the Turbo Bit is turned off, the slew rate is set for low noise performance. For MAX 7000S devices, each I/O pin has an individual EEPROM bit that controls the slew rate, allowing designers to specify the slew rate on a pin-by-pin basis.

MAX 7000 devices can be programmed on Windows-based PCs with the Altera Logic Programmer card, the Master Programming Unit (MPU), and the appropriate device adapter. The MPU performs a continuity check to ensure adequate electrical contact between the adapter and the device.

For more information, see the *Altera Programming Hardware Data Sheet*.

The Altera development system can use text- or waveform-format test vectors created with the Text Editor or Waveform Editor to test the programmed device. For added design verification, designers can perform functional testing to compare the functional behavior of a MAX 7000 device with the results of simulation. Moreover, Data I/O, BP Microsystems, and other programming hardware manufacturers also provide programming support for Altera devices.



For more information, see the Programming Hardware Manufacturers.

# Programming with External Hardware

The instruction register length of MAX 7000S devices is 10 bits. Tables 10 and 11 show the boundary-scan register length and device IDCODE information for MAX 7000S devices.

| Table 10. MAX 7000S Boundary-Scan Register Length |                               |  |  |  |  |
|---------------------------------------------------|-------------------------------|--|--|--|--|
| Device                                            | Boundary-Scan Register Length |  |  |  |  |
| EPM7032S                                          | 1 (1)                         |  |  |  |  |
| EPM7064S                                          | 1 (1)                         |  |  |  |  |
| EPM7128S                                          | 288                           |  |  |  |  |
| EPM7160S                                          | 312                           |  |  |  |  |
| EPM7192S                                          | 360                           |  |  |  |  |
| EPM7256S                                          | 480                           |  |  |  |  |

Note:

 This device does not support JTAG boundary-scan testing. Selecting either the EXTEST or SAMPLE/PRELOAD instruction will select the one-bit bypass register.

| Table 11. 32-Bit MAX 7000 Device IDCODE       Note (1) |                     |                       |                                      |                         |  |  |  |  |  |
|--------------------------------------------------------|---------------------|-----------------------|--------------------------------------|-------------------------|--|--|--|--|--|
| Device                                                 |                     | IDCODE (32 Bits)      |                                      |                         |  |  |  |  |  |
|                                                        | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer's<br>Identity (11 Bits) | <b>1 (1 Bit)</b><br>(2) |  |  |  |  |  |
| EPM7032S                                               | 0000                | 0111 0000 0011 0010   | 00001101110                          | 1                       |  |  |  |  |  |
| EPM7064S                                               | 0000                | 0111 0000 0110 0100   | 00001101110                          | 1                       |  |  |  |  |  |
| EPM7128S                                               | 0000                | 0111 0001 0010 1000   | 00001101110                          | 1                       |  |  |  |  |  |
| EPM7160S                                               | 0000                | 0111 0001 0110 0000   | 00001101110                          | 1                       |  |  |  |  |  |
| EPM7192S                                               | 0000                | 0111 0001 1001 0010   | 00001101110                          | 1                       |  |  |  |  |  |
| EPM7256S                                               | 0000                | 0111 0010 0101 0110   | 00001101110                          | 1                       |  |  |  |  |  |

Notes:

(1) The most significant bit (MSB) is on the left.

(2) The least significant bit (LSB) for all JTAG IDCODEs is 1.

devices.

Figure 9 shows the timing requirements for the JTAG signals.



Table 12 shows the JTAG timing parameters and values for MAX 7000S

| Table 1           | Table 12. JTAG Timing Parameters & Values for MAX 7000S Devices |     |     |      |  |  |  |  |
|-------------------|-----------------------------------------------------------------|-----|-----|------|--|--|--|--|
| Symbol            | Parameter                                                       | Min | Мах | Unit |  |  |  |  |
| t <sub>JCP</sub>  | TCK clock period                                                | 100 |     | ns   |  |  |  |  |
| t <sub>JCH</sub>  | TCK clock high time                                             | 50  |     | ns   |  |  |  |  |
| t <sub>JCL</sub>  | TCK clock low time                                              | 50  |     | ns   |  |  |  |  |
| t <sub>JPSU</sub> | JTAG port setup time                                            | 20  |     | ns   |  |  |  |  |
| t <sub>JPH</sub>  | JTAG port hold time                                             | 45  |     | ns   |  |  |  |  |
| t <sub>JPCO</sub> | JTAG port clock to output                                       |     | 25  | ns   |  |  |  |  |
| t <sub>JPZX</sub> | JTAG port high impedance to valid output                        |     | 25  | ns   |  |  |  |  |
| t <sub>JPXZ</sub> | JTAG port valid output to high impedance                        |     | 25  | ns   |  |  |  |  |
| t <sub>JSSU</sub> | Capture register setup time                                     | 20  |     | ns   |  |  |  |  |
| t <sub>JSH</sub>  | Capture register hold time                                      | 45  |     | ns   |  |  |  |  |
| t <sub>JSCO</sub> | Update register clock to output                                 |     | 25  | ns   |  |  |  |  |
| t <sub>JSZX</sub> | Update register high impedance to valid output                  |     | 25  | ns   |  |  |  |  |
| t <sub>JSXZ</sub> | Update register valid output to high impedance                  |     | 25  | ns   |  |  |  |  |



For more information, see *Application Note* 39 (IEEE 1149.1 (JTAG) *Boundary-Scan Testing in Altera Devices*).

| Table 15. MAX 7000 5.0-V Device DC Operating Conditions       Note (9) |                                            |                                                             |                         |                          |      |  |  |  |
|------------------------------------------------------------------------|--------------------------------------------|-------------------------------------------------------------|-------------------------|--------------------------|------|--|--|--|
| Symbol                                                                 | Parameter                                  | Conditions                                                  | Min                     | Max                      | Unit |  |  |  |
| V <sub>IH</sub>                                                        | High-level input voltage                   |                                                             | 2.0                     | V <sub>CCINT</sub> + 0.5 | V    |  |  |  |
| V <sub>IL</sub>                                                        | Low-level input voltage                    |                                                             | -0.5 (8)                | 0.8                      | V    |  |  |  |
| V <sub>OH</sub>                                                        | 5.0-V high-level TTL output voltage        | $I_{OH} = -4 \text{ mA DC}, V_{CCIO} = 4.75 \text{ V} (10)$ | 2.4                     |                          | V    |  |  |  |
| -                                                                      | 3.3-V high-level TTL output voltage        | $I_{OH} = -4 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V} (10)$ | 2.4                     |                          | V    |  |  |  |
|                                                                        | 3.3-V high-level CMOS output voltage       | $I_{OH}$ = -0.1 mA DC, $V_{CCIO}$ = 3.0 V (10)              | V <sub>CCIO</sub> – 0.2 |                          | V    |  |  |  |
| V <sub>OL</sub>                                                        | 5.0-V low-level TTL output voltage         | I <sub>OL</sub> = 12 mA DC, V <sub>CCIO</sub> = 4.75 V (11) |                         | 0.45                     | V    |  |  |  |
|                                                                        | 3.3-V low-level TTL output voltage         | I <sub>OL</sub> = 12 mA DC, V <sub>CCIO</sub> = 3.00 V (11) |                         | 0.45                     | V    |  |  |  |
|                                                                        | 3.3-V low-level CMOS output voltage        | I <sub>OL</sub> = 0.1 mA DC, V <sub>CCIO</sub> = 3.0 V(11)  |                         | 0.2                      | V    |  |  |  |
| I <sub>I</sub>                                                         | Leakage current of dedicated input pins    | $V_{I} = -0.5$ to 5.5 V (11)                                | -10                     | 10                       | μΑ   |  |  |  |
| I <sub>OZ</sub>                                                        | I/O pin tri-state output off-state current | V <sub>I</sub> = -0.5 to 5.5 V (11), (12)                   | -40                     | 40                       | μA   |  |  |  |

| Table 1          | Table 16. MAX 7000 5.0-V Device Capacitance: EPM7032, EPM7064 & EPM7096 Devices       Note (13) |                                     |  |    |      |  |  |
|------------------|-------------------------------------------------------------------------------------------------|-------------------------------------|--|----|------|--|--|
| Symbol           | ymbol Parameter Conditions Min                                                                  |                                     |  |    | Unit |  |  |
| CIN              | Input pin capacitance                                                                           | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |  | 12 | pF   |  |  |
| C <sub>I/O</sub> | I/O pin capacitance                                                                             | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |  | 12 | pF   |  |  |

| Table 17. MAX 7000 5.0-V Device Capacitance: MAX 7000E Devices       Note (13) |                       |                                     |     |     |      |  |  |  |
|--------------------------------------------------------------------------------|-----------------------|-------------------------------------|-----|-----|------|--|--|--|
| Symbol                                                                         | Parameter             | Conditions                          | Min | Max | Unit |  |  |  |
| C <sub>IN</sub>                                                                | Input pin capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 15  | pF   |  |  |  |
| C <sub>I/O</sub>                                                               | I/O pin capacitance   | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 15  | pF   |  |  |  |

| Table 18. MAX 7000 5.0-V Device Capacitance: MAX 7000S Devices       Note (13) |                                 |                                     |     |     |      |  |  |  |
|--------------------------------------------------------------------------------|---------------------------------|-------------------------------------|-----|-----|------|--|--|--|
| Symbol                                                                         | Parameter                       | Conditions                          | Min | Max | Unit |  |  |  |
| CIN                                                                            | Dedicated input pin capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 10  | pF   |  |  |  |
| C <sub>I/O</sub>                                                               | I/O pin capacitance             | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 10  | pF   |  |  |  |

.

Tables 19 through 26 show the MAX 7000 and MAX 7000E AC  $\,$ operating conditions.

| Symbol            | Parameter                                  | Conditions     | -6 Spee | d Grade | -7 Spee | d Grade | Unit |
|-------------------|--------------------------------------------|----------------|---------|---------|---------|---------|------|
|                   |                                            |                | Min     | Max     | Min     | Max     |      |
| t <sub>PD1</sub>  | Input to non-registered output             | C1 = 35 pF     |         | 6.0     |         | 7.5     | ns   |
| t <sub>PD2</sub>  | I/O input to non-registered output         | C1 = 35 pF     |         | 6.0     |         | 7.5     | ns   |
| t <sub>SU</sub>   | Global clock setup time                    |                | 5.0     |         | 6.0     |         | ns   |
| t <sub>H</sub>    | Global clock hold time                     |                | 0.0     |         | 0.0     |         | ns   |
| t <sub>FSU</sub>  | Global clock setup time of fast input      | (2)            | 2.5     |         | 3.0     |         | ns   |
| t <sub>FH</sub>   | Global clock hold time of fast input       | (2)            | 0.5     |         | 0.5     |         | ns   |
| t <sub>CO1</sub>  | Global clock to output delay               | C1 = 35 pF     |         | 4.0     |         | 4.5     | ns   |
| t <sub>CH</sub>   | Global clock high time                     |                | 2.5     |         | 3.0     |         | ns   |
| t <sub>CL</sub>   | Global clock low time                      |                | 2.5     |         | 3.0     |         | ns   |
| t <sub>ASU</sub>  | Array clock setup time                     |                | 2.5     |         | 3.0     |         | ns   |
| t <sub>AH</sub>   | Array clock hold time                      |                | 2.0     |         | 2.0     |         | ns   |
| t <sub>ACO1</sub> | Array clock to output delay                | C1 = 35 pF     |         | 6.5     |         | 7.5     | ns   |
| t <sub>ACH</sub>  | Array clock high time                      |                | 3.0     |         | 3.0     |         | ns   |
| t <sub>ACL</sub>  | Array clock low time                       |                | 3.0     |         | 3.0     |         | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset   | (3)            | 3.0     |         | 3.0     |         | ns   |
| t <sub>ODH</sub>  | Output data hold time after clock          | C1 = 35 pF (4) | 1.0     |         | 1.0     |         | ns   |
| t <sub>CNT</sub>  | Minimum global clock period                |                |         | 6.6     |         | 8.0     | ns   |
| <sup>f</sup> сnт  | Maximum internal global clock<br>frequency | (5)            | 151.5   |         | 125.0   |         | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period                 |                |         | 6.6     |         | 8.0     | ns   |
| facnt             | Maximum internal array clock<br>frequency  | (5)            | 151.5   |         | 125.0   |         | MHz  |
| f <sub>MAX</sub>  | Maximum clock frequency                    | (6)            | 200     |         | 166.7   |         | MHz  |

| Symbol            | Parameter                                                                                  | Conditions     | Speed Grade |           |     |                       |    |
|-------------------|--------------------------------------------------------------------------------------------|----------------|-------------|-----------|-----|-----------------------|----|
|                   |                                                                                            |                | MAX 700     | 0E (-10P) |     | 00 (-10)<br>Doe (-10) | ]  |
|                   |                                                                                            |                | Min         | Max       | Min | Max                   |    |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                 |                |             | 0.5       |     | 1.0                   | ns |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                             |                |             | 0.5       |     | 1.0                   | ns |
| t <sub>FIN</sub>  | Fast input delay                                                                           | (2)            |             | 1.0       |     | 1.0                   | ns |
| t <sub>SEXP</sub> | Shared expander delay                                                                      |                |             | 5.0       |     | 5.0                   | ns |
| t <sub>PEXP</sub> | Parallel expander delay                                                                    |                |             | 0.8       |     | 0.8                   | ns |
| t <sub>LAD</sub>  | Logic array delay                                                                          |                |             | 5.0       |     | 5.0                   | ns |
| t <sub>LAC</sub>  | Logic control array delay                                                                  |                |             | 5.0       |     | 5.0                   | ns |
| t <sub>IOE</sub>  | Internal output enable delay                                                               | (2)            |             | 2.0       |     | 2.0                   | ns |
| t <sub>OD1</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V           | C1 = 35 pF     |             | 1.5       |     | 2.0                   | ns |
| t <sub>OD2</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>$V_{CCIO} = 3.3 V$                  | C1 = 35 pF (7) |             | 2.0       |     | 2.5                   | ns |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>Slow slew rate = on<br>$V_{CCIO} = 5.0 V \text{ or } 3.3 V$ | C1 = 35 pF (2) |             | 5.5       |     | 6.0                   | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V            | C1 = 35 pF     |             | 5.0       |     | 5.0                   | ns |
| t <sub>ZX2</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>$V_{CCIO} = 3.3 V$                   | C1 = 35 pF (7) |             | 5.5       |     | 5.5                   | ns |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V    | C1 = 35 pF (2) |             | 9.0       |     | 9.0                   | ns |
| t <sub>XZ</sub>   | Output buffer disable delay                                                                | C1 = 5 pF      |             | 5.0       |     | 5.0                   | ns |
| t <sub>SU</sub>   | Register setup time                                                                        |                | 2.0         |           | 3.0 |                       | ns |
| t <sub>H</sub>    | Register hold time                                                                         |                | 3.0         |           | 3.0 |                       | ns |
| t <sub>FSU</sub>  | Register setup time of fast input                                                          | (2)            | 3.0         |           | 3.0 |                       | ns |
| t <sub>FH</sub>   | Register hold time of fast input                                                           | (2)            | 0.5         |           | 0.5 |                       | ns |
| t <sub>RD</sub>   | Register delay                                                                             |                |             | 2.0       |     | 1.0                   | ns |
| t <sub>COMB</sub> | Combinatorial delay                                                                        |                |             | 2.0       |     | 1.0                   | ns |
| t <sub>IC</sub>   | Array clock delay                                                                          |                |             | 5.0       |     | 5.0                   | ns |
| t <sub>EN</sub>   | Register enable time                                                                       |                |             | 5.0       |     | 5.0                   | ns |
| t <sub>GLOB</sub> | Global control delay                                                                       |                |             | 1.0       |     | 1.0                   | ns |
| t <sub>PRE</sub>  | Register preset time                                                                       |                |             | 3.0       |     | 3.0                   | ns |
| t <sub>CLR</sub>  | Register clear time                                                                        |                |             | 3.0       |     | 3.0                   | ns |
| t <sub>PIA</sub>  | PIA delay                                                                                  |                |             | 1.0       |     | 1.0                   | ns |
| t <sub>LPA</sub>  | Low-power adder                                                                            | (8)            |             | 11.0      |     | 11.0                  | ns |

|                   | 5. MAX 7000 & MAX 7000E                     | -              | aramete |      | lote (1) |       |      |      |      |
|-------------------|---------------------------------------------|----------------|---------|------|----------|-------|------|------|------|
| Symbol            | Parameter                                   | Conditions     |         |      | Speed    | Grade |      |      | Unit |
|                   |                                             |                | -       | 15   | -1       | 5T    | -20  |      | ]    |
|                   |                                             |                | Min     | Max  | Min      | Max   | Min  | Max  |      |
| t <sub>PD1</sub>  | Input to non-registered output              | C1 = 35 pF     |         | 15.0 |          | 15.0  |      | 20.0 | ns   |
| t <sub>PD2</sub>  | I/O input to non-registered<br>output       | C1 = 35 pF     |         | 15.0 |          | 15.0  |      | 20.0 | ns   |
| t <sub>SU</sub>   | Global clock setup time                     |                | 11.0    |      | 11.0     |       | 12.0 |      | ns   |
| t <sub>H</sub>    | Global clock hold time                      |                | 0.0     |      | 0.0      |       | 0.0  |      | ns   |
| t <sub>FSU</sub>  | Global clock setup time of fast input       | (2)            | 3.0     |      | -        |       | 5.0  |      | ns   |
| t <sub>FH</sub>   | Global clock hold time of fast input        | (2)            | 0.0     |      | -        |       | 0.0  |      | ns   |
| t <sub>CO1</sub>  | Global clock to output delay                | C1 = 35 pF     |         | 8.0  |          | 8.0   |      | 12.0 | ns   |
| t <sub>CH</sub>   | Global clock high time                      |                | 5.0     |      | 6.0      |       | 6.0  |      | ns   |
| t <sub>CL</sub>   | Global clock low time                       |                | 5.0     |      | 6.0      |       | 6.0  |      | ns   |
| t <sub>ASU</sub>  | Array clock setup time                      |                | 4.0     |      | 4.0      |       | 5.0  |      | ns   |
| t <sub>AH</sub>   | Array clock hold time                       |                | 4.0     |      | 4.0      |       | 5.0  |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay                 | C1 = 35 pF     |         | 15.0 |          | 15.0  |      | 20.0 | ns   |
| t <sub>ACH</sub>  | Array clock high time                       |                | 6.0     |      | 6.5      |       | 8.0  |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                        |                | 6.0     |      | 6.5      |       | 8.0  |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear<br>and preset | (3)            | 6.0     |      | 6.5      |       | 8.0  |      | ns   |
| t <sub>ODH</sub>  | Output data hold time after<br>clock        | C1 = 35 pF (4) | 1.0     |      | 1.0      |       | 1.0  |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock period                 |                |         | 13.0 |          | 13.0  |      | 16.0 | ns   |
| fcnt              | Maximum internal global clock frequency     | (5)            | 76.9    |      | 76.9     |       | 62.5 |      | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period                  |                |         | 13.0 |          | 13.0  |      | 16.0 | ns   |
| facnt             | Maximum internal array clock frequency      | (5)            | 76.9    |      | 76.9     |       | 62.5 |      | MHz  |
| f <sub>MAX</sub>  | Maximum clock frequency                     | (6)            | 100     |      | 83.3     |       | 83.3 |      | MHz  |

| Symbol            | Parameter                         | Conditions     | Speed Grade |      |     |      |     |      |     |      |    |
|-------------------|-----------------------------------|----------------|-------------|------|-----|------|-----|------|-----|------|----|
|                   |                                   |                | -6          |      | -7  |      | -10 |      | -15 |      |    |
|                   |                                   |                | Min         | Max  | Min | Max  | Min | Max  | Min | Max  | -  |
| t <sub>IN</sub>   | Input pad and buffer delay        |                |             | 0.2  |     | 0.5  |     | 0.5  |     | 2.0  | ns |
| t <sub>IO</sub>   | I/O input pad and buffer delay    |                |             | 0.2  |     | 0.5  |     | 0.5  |     | 2.0  | ns |
| t <sub>FIN</sub>  | Fast input delay                  |                |             | 2.6  |     | 1.0  |     | 1.0  |     | 2.0  | ns |
| t <sub>SEXP</sub> | Shared expander delay             |                |             | 3.7  |     | 4.0  |     | 5.0  |     | 8.0  | ns |
| t <sub>PEXP</sub> | Parallel expander delay           |                |             | 1.1  |     | 0.8  |     | 0.8  |     | 1.0  | ns |
| t <sub>LAD</sub>  | Logic array delay                 |                |             | 3.0  |     | 3.0  |     | 5.0  |     | 6.0  | ns |
| t <sub>LAC</sub>  | Logic control array delay         |                |             | 3.0  |     | 3.0  |     | 5.0  |     | 6.0  | ns |
| t <sub>IOE</sub>  | Internal output enable delay      |                |             | 0.7  |     | 2.0  |     | 2.0  |     | 3.0  | ns |
| t <sub>OD1</sub>  | Output buffer and pad delay       | C1 = 35 pF     |             | 0.4  |     | 2.0  |     | 1.5  |     | 4.0  | ns |
| t <sub>OD2</sub>  | Output buffer and pad delay       | C1 = 35 pF (6) |             | 0.9  |     | 2.5  |     | 2.0  |     | 5.0  | ns |
| t <sub>OD3</sub>  | Output buffer and pad delay       | C1 = 35 pF     |             | 5.4  |     | 7.0  |     | 5.5  |     | 8.0  | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay        | C1 = 35 pF     |             | 4.0  |     | 4.0  |     | 5.0  |     | 6.0  | ns |
| t <sub>ZX2</sub>  | Output buffer enable delay        | C1 = 35 pF (6) |             | 4.5  |     | 4.5  |     | 5.5  |     | 7.0  | ns |
| t <sub>ZX3</sub>  | Output buffer enable delay        | C1 = 35 pF     |             | 9.0  |     | 9.0  |     | 9.0  |     | 10.0 | ns |
| t <sub>XZ</sub>   | Output buffer disable delay       | C1 = 5 pF      |             | 4.0  |     | 4.0  |     | 5.0  |     | 6.0  | ns |
| t <sub>SU</sub>   | Register setup time               |                | 1.0         |      | 3.0 |      | 2.0 |      | 4.0 |      | ns |
| t <sub>H</sub>    | Register hold time                |                | 1.7         |      | 2.0 |      | 5.0 |      | 4.0 |      | ns |
| t <sub>FSU</sub>  | Register setup time of fast input |                | 1.9         |      | 3.0 |      | 3.0 |      | 2.0 |      | ns |
| t <sub>FH</sub>   | Register hold time of fast input  |                | 0.6         |      | 0.5 |      | 0.5 |      | 1.0 |      | ns |
| t <sub>RD</sub>   | Register delay                    |                |             | 1.4  |     | 1.0  |     | 2.0  |     | 1.0  | ns |
| t <sub>COMB</sub> | Combinatorial delay               |                |             | 1.0  |     | 1.0  |     | 2.0  |     | 1.0  | ns |
| t <sub>IC</sub>   | Array clock delay                 |                |             | 3.1  |     | 3.0  |     | 5.0  |     | 6.0  | ns |
| t <sub>EN</sub>   | Register enable time              |                |             | 3.0  |     | 3.0  |     | 5.0  |     | 6.0  | ns |
| t <sub>GLOB</sub> | Global control delay              |                |             | 2.0  |     | 1.0  |     | 1.0  |     | 1.0  | ns |
| t <sub>PRE</sub>  | Register preset time              |                |             | 2.4  |     | 2.0  |     | 3.0  |     | 4.0  | ns |
| t <sub>CLR</sub>  | Register clear time               |                |             | 2.4  |     | 2.0  |     | 3.0  |     | 4.0  | ns |
| t <sub>PIA</sub>  | PIA delay                         | (7)            |             | 1.4  |     | 1.0  |     | 1.0  |     | 2.0  | ns |
| t <sub>LPA</sub>  | Low-power adder                   | (8)            |             | 11.0 |     | 10.0 |     | 11.0 |     | 13.0 | ns |

| Symbol            | Parameter                                | Conditions     | Speed Grade |     |       |      |       |      |     |
|-------------------|------------------------------------------|----------------|-------------|-----|-------|------|-------|------|-----|
|                   |                                          |                | -7          |     | -10   |      | -15   |      | 1   |
|                   |                                          |                | Min         | Мах | Min   | Max  | Min   | Max  | 1   |
| t <sub>AH</sub>   | Array clock hold time                    |                | 1.8         |     | 3.0   |      | 4.0   |      | ns  |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF     |             | 7.8 |       | 10.0 |       | 15.0 | ns  |
| t <sub>ACH</sub>  | Array clock high time                    |                | 3.0         |     | 4.0   |      | 6.0   |      | ns  |
| t <sub>ACL</sub>  | Array clock low time                     |                | 3.0         |     | 4.0   |      | 6.0   |      | ns  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (2)            | 3.0         |     | 4.0   |      | 6.0   |      | ns  |
| t <sub>ODH</sub>  | Output data hold time after clock        | C1 = 35 pF (3) | 1.0         |     | 1.0   |      | 1.0   |      | ns  |
| t <sub>CNT</sub>  | Minimum global clock period              |                |             | 8.0 |       | 10.0 |       | 13.0 | ns  |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (4)            | 125.0       |     | 100.0 |      | 76.9  |      | MHz |
| t <sub>ACNT</sub> | Minimum array clock period               |                |             | 8.0 |       | 10.0 |       | 13.0 | ns  |
| f <sub>acnt</sub> | Maximum internal array clock frequency   | (4)            | 125.0       |     | 100.0 |      | 76.9  |      | MHz |
| f <sub>MAX</sub>  | Maximum clock frequency                  | (5)            | 166.7       |     | 125.0 |      | 100.0 |      | MHz |

\_\_\_\_\_

| Table 3           | Table 36. EPM7192S Internal Timing Parameters (Part 1 of 2)       Note (1) |                |     |             |     |     |     |      |    |  |  |
|-------------------|----------------------------------------------------------------------------|----------------|-----|-------------|-----|-----|-----|------|----|--|--|
| Symbol            | Parameter                                                                  | Conditions     |     | Speed Grade |     |     |     |      |    |  |  |
|                   |                                                                            |                | -7  |             | -10 |     | -15 |      |    |  |  |
|                   |                                                                            |                | Min | Max         | Min | Max | Min | Max  |    |  |  |
| t <sub>IN</sub>   | Input pad and buffer delay                                                 |                |     | 0.3         |     | 0.5 |     | 2.0  | ns |  |  |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                             |                |     | 0.3         |     | 0.5 |     | 2.0  | ns |  |  |
| t <sub>FIN</sub>  | Fast input delay                                                           |                |     | 3.2         |     | 1.0 |     | 2.0  | ns |  |  |
| t <sub>SEXP</sub> | Shared expander delay                                                      |                |     | 4.2         |     | 5.0 |     | 8.0  | ns |  |  |
| t <sub>PEXP</sub> | Parallel expander delay                                                    |                |     | 1.2         |     | 0.8 |     | 1.0  | ns |  |  |
| t <sub>LAD</sub>  | Logic array delay                                                          |                |     | 3.1         |     | 5.0 |     | 6.0  | ns |  |  |
| t <sub>LAC</sub>  | Logic control array delay                                                  |                |     | 3.1         |     | 5.0 |     | 6.0  | ns |  |  |
| t <sub>IOE</sub>  | Internal output enable delay                                               |                |     | 0.9         |     | 2.0 |     | 3.0  | ns |  |  |
| t <sub>OD1</sub>  | Output buffer and pad delay                                                | C1 = 35 pF     |     | 0.5         |     | 1.5 |     | 4.0  | ns |  |  |
| t <sub>OD2</sub>  | Output buffer and pad delay                                                | C1 = 35 pF (6) |     | 1.0         |     | 2.0 |     | 5.0  | ns |  |  |
| t <sub>OD3</sub>  | Output buffer and pad delay                                                | C1 = 35 pF     |     | 5.5         |     | 5.5 |     | 7.0  | ns |  |  |
| t <sub>ZX1</sub>  | Output buffer enable delay                                                 | C1 = 35 pF     |     | 4.0         |     | 5.0 |     | 6.0  | ns |  |  |
| t <sub>ZX2</sub>  | Output buffer enable delay                                                 | C1 = 35 pF (6) |     | 4.5         |     | 5.5 |     | 7.0  | ns |  |  |
| t <sub>ZX3</sub>  | Output buffer enable delay                                                 | C1 = 35 pF     |     | 9.0         |     | 9.0 |     | 10.0 | ns |  |  |
| t <sub>XZ</sub>   | Output buffer disable delay                                                | C1 = 5 pF      |     | 4.0         |     | 5.0 |     | 6.0  | ns |  |  |
| t <sub>SU</sub>   | Register setup time                                                        |                | 1.1 |             | 2.0 |     | 4.0 |      | ns |  |  |

| Symbol            | Parameter                                   | Conditions     | Speed Grade |     |       |      |       |      |     |
|-------------------|---------------------------------------------|----------------|-------------|-----|-------|------|-------|------|-----|
|                   |                                             |                | -7          |     | -10   |      | -15   |      |     |
|                   |                                             |                | Min         | Max | Min   | Max  | Min   | Max  |     |
| t <sub>PD1</sub>  | Input to non-registered output              | C1 = 35 pF     |             | 7.5 |       | 10.0 |       | 15.0 | ns  |
| t <sub>PD2</sub>  | I/O input to non-registered<br>output       | C1 = 35 pF     |             | 7.5 |       | 10.0 |       | 15.0 | ns  |
| t <sub>SU</sub>   | Global clock setup time                     |                | 3.9         |     | 7.0   |      | 11.0  |      | ns  |
| t <sub>H</sub>    | Global clock hold time                      |                | 0.0         |     | 0.0   |      | 0.0   |      | ns  |
| t <sub>FSU</sub>  | Global clock setup time of fast input       |                | 3.0         |     | 3.0   |      | 3.0   |      | ns  |
| t <sub>FH</sub>   | Global clock hold time of fast input        |                | 0.0         |     | 0.5   |      | 0.0   |      | ns  |
| t <sub>CO1</sub>  | Global clock to output delay                | C1 = 35 pF     |             | 4.7 |       | 5.0  |       | 8.0  | ns  |
| t <sub>CH</sub>   | Global clock high time                      |                | 3.0         |     | 4.0   |      | 5.0   |      | ns  |
| t <sub>CL</sub>   | Global clock low time                       |                | 3.0         |     | 4.0   |      | 5.0   |      | ns  |
| t <sub>ASU</sub>  | Array clock setup time                      |                | 0.8         |     | 2.0   |      | 4.0   |      | ns  |
| t <sub>AH</sub>   | Array clock hold time                       |                | 1.9         |     | 3.0   |      | 4.0   |      | ns  |
| t <sub>ACO1</sub> | Array clock to output delay                 | C1 = 35 pF     |             | 7.8 |       | 10.0 |       | 15.0 | ns  |
| t <sub>ACH</sub>  | Array clock high time                       |                | 3.0         |     | 4.0   |      | 6.0   |      | ns  |
| t <sub>ACL</sub>  | Array clock low time                        |                | 3.0         |     | 4.0   |      | 6.0   |      | ns  |
| t <sub>CPPW</sub> | Minimum pulse width for clear<br>and preset | (2)            | 3.0         |     | 4.0   |      | 6.0   |      | ns  |
| t <sub>ODH</sub>  | Output data hold time after<br>clock        | C1 = 35 pF (3) | 1.0         |     | 1.0   |      | 1.0   |      | ns  |
| t <sub>CNT</sub>  | Minimum global clock period                 |                |             | 7.8 |       | 10.0 |       | 13.0 | ns  |
| fcnt              | Maximum internal global clock frequency     | (4)            | 128.2       |     | 100.0 |      | 76.9  |      | MHz |
| t <sub>ACNT</sub> | Minimum array clock period                  |                |             | 7.8 |       | 10.0 |       | 13.0 | ns  |
| f <sub>acnt</sub> | Maximum internal array clock frequency      | (4)            | 128.2       |     | 100.0 |      | 76.9  |      | MHz |
| f <sub>MAX</sub>  | Maximum clock frequency                     | (5)            | 166.7       |     | 125.0 |      | 100.0 |      | MHz |

## Tables 37 and 38 show the EPM7256S AC operating conditions.



Figure 14. I<sub>CC</sub> vs. Frequency for MAX 7000 Devices (Part 2 of 2)



#### Figure 15. I<sub>CC</sub> vs. Frequency for MAX 7000S Devices (Part 2 of 2)

# Device Pin-Outs

See the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information.

Figures 16 through 22 show the package pin-out diagrams for MAX 7000 devices.

#### Figure 16. 44-Pin Package Pin-Out Diagram

Package outlines not drawn to scale.



Notes:

- (1) The pin functions shown in parenthesis are only available in MAX 7000E and MAX 7000S devices.
- (2) JTAG ports are available in MAX 7000S devices only.

#### Figure 18. 84-Pin Package Pin-Out Diagram

Package outline not drawn to scale.



84-Pin PLCC

Notes:

- (1) Pins 6, 39, 46, and 79 are no-connect (N.C.) pins on EPM7096, EPM7160E, and EPM7160S devices.
- (2) The pin functions shown in parenthesis are only available in MAX 7000E and MAX 7000S devices.
- (3) JTAG ports are available in MAX 7000S devices only.