# E·XFL

# Intel - EPM7160EQC160-20 Datasheet



Welcome to E-XFL.COM

## Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

**Applications of Embedded - CPLDs** 

# Details

| Product Status                  | Obsolete                                                    |
|---------------------------------|-------------------------------------------------------------|
| Programmable Type               | EE PLD                                                      |
| Delay Time tpd(1) Max           | 20 ns                                                       |
| Voltage Supply - Internal       | 4.75V ~ 5.25V                                               |
| Number of Logic Elements/Blocks | 10                                                          |
| Number of Macrocells            | 160                                                         |
| Number of Gates                 | 3200                                                        |
| Number of I/O                   | 104                                                         |
| Operating Temperature           | 0°C ~ 70°C (TA)                                             |
| Mounting Type                   | Surface Mount                                               |
| Package / Case                  | 160-BQFP                                                    |
| Supplier Device Package         | 160-PQFP (28x28)                                            |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7160eqc160-20 |
|                                 |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

The MAX 7000E devices—including the EPM7128E, EPM7160E, EPM7192E, and EPM7256E devices—have several enhanced features: additional global clocking, additional output enable controls, enhanced interconnect resources, fast input registers, and a programmable slew rate.

In-system programmable MAX 7000 devices—called MAX 7000S devices—include the EPM7032S, EPM7064S, EPM7128S, EPM7160S, EPM7192S, and EPM7256S devices. MAX 7000S devices have the enhanced features of MAX 7000E devices as well as JTAG BST circuitry in devices with 128 or more macrocells, ISP, and an open-drain output option. See Table 4.

| Feature                         | EPM7032<br>EPM7064<br>EPM7096 | All<br>MAX 7000E<br>Devices | All<br>MAX 7000S<br>Devices |
|---------------------------------|-------------------------------|-----------------------------|-----------------------------|
| ISP via JTAG interface          |                               |                             | $\checkmark$                |
| JTAG BST circuitry              |                               |                             | ✓(1)                        |
| Open-drain output option        |                               |                             | $\checkmark$                |
| Fast input registers            |                               | ~                           | $\checkmark$                |
| Six global output enables       |                               | ~                           | $\checkmark$                |
| Two global clocks               |                               | ~                           | $\checkmark$                |
| Slew-rate control               |                               | ~                           | $\checkmark$                |
| MultiVolt interface (2)         | $\checkmark$                  | ~                           | $\checkmark$                |
| Programmable register           | $\checkmark$                  | ~                           | $\checkmark$                |
| Parallel expanders              | $\checkmark$                  | ~                           | $\checkmark$                |
| Shared expanders                | $\checkmark$                  | ~                           | $\checkmark$                |
| Power-saving mode               | $\checkmark$                  | ~                           | $\checkmark$                |
| Security bit                    | $\checkmark$                  | ~                           | $\checkmark$                |
| PCI-compliant devices available | $\checkmark$                  | $\checkmark$                | $\checkmark$                |

Notes:

(1) Available only in EPM7128S, EPM7160S, EPM7192S, and EPM7256S devices only.

(2) The MultiVolt I/O interface is not available in 44-pin packages.

The MAX 7000 architecture supports 100% TTL emulation and high-density integration of SSI, MSI, and LSI logic functions. The MAX 7000 architecture easily integrates multiple devices ranging from PALs, GALs, and 22V10s to MACH and pLSI devices. MAX 7000 devices are available in a wide range of packages, including PLCC, PGA, PQFP, RQFP, and TQFP packages. See Table 5.

| Table 5. M | Table 5. MAX 7000 Maximum User I/O Pins     Note (1) |                    |                    |                    |                    |                     |                     |                     |                    |                    |                     |                     |  |  |
|------------|------------------------------------------------------|--------------------|--------------------|--------------------|--------------------|---------------------|---------------------|---------------------|--------------------|--------------------|---------------------|---------------------|--|--|
| Device     | 44-<br>Pin<br>PLCC                                   | 44-<br>Pin<br>PQFP | 44-<br>Pin<br>TQFP | 68-<br>Pin<br>PLCC | 84-<br>Pin<br>PLCC | 100-<br>Pin<br>PQFP | 100-<br>Pin<br>TQFP | 160-<br>Pin<br>PQFP | 160-<br>Pin<br>PGA | 192-<br>Pin<br>PGA | 208-<br>Pin<br>PQFP | 208-<br>Pin<br>RQFP |  |  |
| EPM7032    | 36                                                   | 36                 | 36                 |                    |                    |                     |                     |                     |                    |                    |                     |                     |  |  |
| EPM7032S   | 36                                                   |                    | 36                 |                    |                    |                     |                     |                     |                    |                    |                     |                     |  |  |
| EPM7064    | 36                                                   |                    | 36                 | 52                 | 68                 | 68                  |                     |                     |                    |                    |                     |                     |  |  |
| EPM7064S   | 36                                                   |                    | 36                 |                    | 68                 |                     | 68                  |                     |                    |                    |                     |                     |  |  |
| EPM7096    |                                                      |                    |                    | 52                 | 64                 | 76                  |                     |                     |                    |                    |                     |                     |  |  |
| EPM7128E   |                                                      |                    |                    |                    | 68                 | 84                  |                     | 100                 |                    |                    |                     |                     |  |  |
| EPM7128S   |                                                      |                    |                    |                    | 68                 | 84                  | 84 (2)              | 100                 |                    |                    |                     |                     |  |  |
| EPM7160E   |                                                      |                    |                    |                    | 64                 | 84                  |                     | 104                 |                    |                    |                     |                     |  |  |
| EPM7160S   |                                                      |                    |                    |                    | 64                 |                     | 84 (2)              | 104                 |                    |                    |                     |                     |  |  |
| EPM7192E   |                                                      |                    |                    |                    |                    |                     |                     | 124                 | 124                |                    |                     |                     |  |  |
| EPM7192S   |                                                      |                    |                    |                    |                    |                     |                     | 124                 |                    |                    |                     |                     |  |  |
| EPM7256E   |                                                      |                    |                    |                    |                    |                     |                     | 132 (2)             |                    | 164                |                     | 164                 |  |  |
| EPM7256S   |                                                      |                    |                    |                    |                    |                     |                     |                     |                    |                    | 164 (2)             | 164                 |  |  |

Notes:

 When the JTAG interface in MAX 7000S devices is used for either boundary-scan testing or for ISP, four I/O pins become JTAG pins.

(2) Perform a complete thermal analysis before committing a design to this device package. For more information, see the *Operating Requirements for Altera Devices Data Sheet*.

MAX 7000 devices use CMOS EEPROM cells to implement logic functions. The user-configurable MAX 7000 architecture accommodates a variety of independent combinatorial and sequential logic functions. The devices can be reprogrammed for quick and efficient iterations during design development and debug cycles, and can be programmed and erased up to 100 times.

Each programmable register can be clocked in three different modes:

- By a global clock signal. This mode achieves the fastest clock-tooutput performance.
- By a global clock signal and enabled by an active-high clock enable. This mode provides an enable on each flipflop while still achieving the fast clock-to-output performance of the global clock.
- By an array clock implemented with a product term. In this mode, the flipflop can be clocked by signals from buried macrocells or I/O pins.

In EPM7032, EPM7064, and EPM7096 devices, the global clock signal is available from a dedicated clock pin, GCLK1, as shown in Figure 1. In MAX 7000E and MAX 7000S devices, two global clock signals are available. As shown in Figure 2, these global clock signals can be the true or the complement of either of the global clock pins, GCLK1 or GCLK2.

Each register also supports asynchronous preset and clear functions. As shown in Figures 3 and 4, the product-term select matrix allocates product terms to control these operations. Although the product-term-driven preset and clear of the register are active high, active-low control can be obtained by inverting the signal within the logic array. In addition, each register clear function can be individually driven by the active-low dedicated global clear pin (GCLRn). Upon power-up, each register in the device will be set to a low state.

All MAX 7000E and MAX 7000S I/O pins have a fast input path to a macrocell register. This dedicated path allows a signal to bypass the PIA and combinatorial logic and be driven to an input D flipflop with an extremely fast (2.5 ns) input setup time.

# **Expander Product Terms**

Although most logic functions can be implemented with the five product terms available in each macrocell, the more complex logic functions require additional product terms. Another macrocell can be used to supply the required logic resources; however, the MAX 7000 architecture also allows both shareable and parallel expander product terms ("expanders") that provide additional product terms directly to any macrocell in the same LAB. These expanders help ensure that logic is synthesized with the fewest possible logic resources to obtain the fastest possible speed.

### Shareable Expanders

Each LAB has 16 shareable expanders that can be viewed as a pool of uncommitted single product terms (one from each macrocell) with inverted outputs that feed back into the logic array. Each shareable expander can be used and shared by any or all macrocells in the LAB to build complex logic functions. A small delay ( $t_{SEXP}$ ) is incurred when shareable expanders are used. Figure 5 shows how shareable expanders can feed multiple macrocells.

### Figure 5. Shareable Expanders



Shareable expanders can be shared by any or all macrocells in an LAB.

## Parallel Expanders

Parallel expanders are unused product terms that can be allocated to a neighboring macrocell to implement fast, complex logic functions. Parallel expanders allow up to 20 product terms to directly feed the macrocell OR logic, with five product terms provided by the macrocell and 15 parallel expanders provided by neighboring macrocells in the LAB. The compiler can allocate up to three sets of up to five parallel expanders automatically to the macrocells that require additional product terms. Each set of five parallel expanders incurs a small, incremental timing delay ( $t_{PEXP}$ ). For example, if a macrocell requires 14 product terms, the Compiler uses the five dedicated product terms within the macrocell and allocates two sets of parallel expanders; the first set includes five product terms and the second set includes four product terms, increasing the total delay by  $2 \times t_{PEXP}$ .

Two groups of 8 macrocells within each LAB (e.g., macrocells 1 through 8 and 9 through 16) form two chains to lend or borrow parallel expanders. A macrocell borrows parallel expanders from lowernumbered macrocells. For example, macrocell 8 can borrow parallel expanders from macrocell 7, from macrocells 7 and 6, or from macrocells 7, 6, and 5. Within each group of 8, the lowest-numbered macrocell can only lend parallel expanders and the highest-numbered macrocell can only borrow them. Figure 6 shows how parallel expanders can be borrowed from a neighboring macrocell.

### Figure 6. Parallel Expanders



Unused product terms in a macrocell can be allocated to a neighboring macrocell.

# Programmable Interconnect Array

Logic is routed between LABs via the programmable interconnect array (PIA). This global bus is a programmable path that connects any signal source to any destination on the device. All MAX 7000 dedicated inputs, I/O pins, and macrocell outputs feed the PIA, which makes the signals available throughout the entire device. Only the signals required by each LAB are actually routed from the PIA into the LAB. Figure 7 shows how the PIA signals are routed into the LAB. An EEPROM cell controls one input to a 2-input AND gate, which selects a PIA signal to drive into the LAB.



While the routing delays of channel-based routing schemes in masked or FPGAs are cumulative, variable, and path-dependent, the MAX 7000 PIA has a fixed delay. The PIA thus eliminates skew between signals and makes timing performance easy to predict.

# I/O Control Blocks

The I/O control block allows each I/O pin to be individually configured for input, output, or bidirectional operation. All I/O pins have a tri-state buffer that is individually controlled by one of the global output enable signals or directly connected to ground or  $V_{CC}$ . Figure 8 shows the I/O control block for the MAX 7000 family. The I/O control block of EPM7032, EPM7064, and EPM7096 devices has two global output enable signals that are driven by two dedicated active-low output enable pins (OE1 and OE2). The I/O control block of MAX 7000E and MAX 7000S devices has six global output enable signals that are driven by the true or complement of two output enable signals, a subset of the I/O pins, or a subset of the I/O macrocells.

When the tri-state buffer control is connected to ground, the output is tri-stated (high impedance) and the I/O pin can be used as a dedicated input. When the tri-state buffer control is connected to  $V_{CC}$ , the output is enabled.

The MAX 7000 architecture provides dual I/O feedback, in which macrocell and pin feedbacks are independent. When an I/O pin is configured as an input, the associated macrocell can be used for buried logic.

# In-System Programmability (ISP)

MAX 7000S devices are in-system programmable via an industry-standard 4-pin Joint Test Action Group (JTAG) interface (IEEE Std. 1149.1-1990). ISP allows quick, efficient iterations during design development and debugging cycles. The MAX 7000S architecture internally generates the high programming voltage required to program EEPROM cells, allowing in-system programming with only a single 5.0 V power supply. During in-system programming, the I/O pins are tri-stated and pulled-up to eliminate board conflicts. The pull-up value is nominally 50 k<sup>3</sup>4.

ISP simplifies the manufacturing flow by allowing devices to be mounted on a printed circuit board with standard in-circuit test equipment before they are programmed. MAX 7000S devices can be programmed by downloading the information via in-circuit testers (ICT), embedded processors, or the Altera MasterBlaster, ByteBlasterMV, ByteBlaster, BitBlaster download cables. (The ByteBlaster cable is obsolete and is replaced by the ByteBlasterMV cable, which can program and configure 2.5-V, 3.3-V, and 5.0-V devices.) Programming the devices after they are placed on the board eliminates lead damage on high-pin-count packages (e.g., QFP packages) due to device handling and allows devices to be reprogrammed after a system has already shipped to the field. For example, product upgrades can be performed in the field via software or modem.

In-system programming can be accomplished with either an adaptive or constant algorithm. An adaptive algorithm reads information from the unit and adapts subsequent programming steps to achieve the fastest possible programming time for that unit. Because some in-circuit testers cannot support an adaptive algorithm, Altera offers devices tested with a constant algorithm. Devices tested to the constant algorithm have an "F" suffix in the ordering code.

The Jam<sup>™</sup> Standard Test and Programming Language (STAPL) can be used to program MAX 7000S devices with in-circuit testers, PCs, or embedded processor.



For more information on using the Jam language, refer to AN 122: Using Jam STAPL for ISP & ICR via an Embedded Processor.

The ISP circuitry in MAX 7000S devices is compatible with IEEE Std. 1532 specification. The IEEE Std. 1532 is a standard developed to allow concurrent ISP between multiple PLD vendors.

# **Programming Sequence**

During in-system programming, instructions, addresses, and data are shifted into the MAX 7000S device through the TDI input pin. Data is shifted out through the TDO output pin and compared against the expected data.

Programming a pattern into the device requires the following six ISP stages. A stand-alone verification of a programmed pattern involves only stages 1, 2, 5, and 6.

- 1. *Enter ISP*. The enter ISP stage ensures that the I/O pins transition smoothly from user mode to ISP mode. The enter ISP stage requires 1 ms.
- 2. *Check ID*. Before any program or verify process, the silicon ID is checked. The time required to read this silicon ID is relatively small compared to the overall programming time.
- 3. *Bulk Erase.* Erasing the device in-system involves shifting in the instructions to erase the device and applying one erase pulse of 100 ms.
- 4. *Program*. Programming the device in-system involves shifting in the address and data and then applying the programming pulse to program the EEPROM cells. This process is repeated for each EEPROM address.
- 5. *Verify.* Verifying an Altera device in-system involves shifting in addresses, applying the read pulse to verify the EEPROM cells, and shifting out the data for comparison. This process is repeated for each EEPROM address.
- 6. *Exit ISP*. An exit ISP stage ensures that the I/O pins transition smoothly from ISP mode to user mode. The exit ISP stage requires 1 ms.

# **Programming Times**

The time required to implement each of the six programming stages can be broken into the following two elements:

- A pulse time to erase, program, or read the EEPROM cells.
- A shifting time based on the test clock (TCK) frequency and the number of TCK cycles to shift instructions, address, and data into the device.

By combining the pulse and shift times for each of the programming stages, the program or verify time can be derived as a function of the TCK frequency, the number of devices, and specific target device(s). Because different ISP-capable devices have a different number of EEPROM cells, both the total fixed and total variable times are unique for a single device.

# Programming a Single MAX 7000S Device

The time required to program a single MAX 7000S device in-system can be calculated from the following formula:

$$t_{PROG} = t_{PPULSE} + \frac{Cycle_{PTCK}}{f_{TCK}}$$
where:  $t_{PROG}$  = Programming time  
 $t_{PPULSE}$  = Sum of the fixed times to erase, program, and  
verify the EEPROM cells  
 $Cycle_{PTCK}$  = Number of TCK cycles to program a device  
 $f_{TCK}$  = TCK frequency

The ISP times for a stand-alone verification of a single MAX 7000S device can be calculated from the following formula:

$$t_{VER} = t_{VPULSE} + \frac{Cycle_{VTCK}}{f_{TCK}}$$
where:  $t_{VER}$  = Verify time  
 $t_{VPULSE}$  = Sum of the fixed times to verify the EEPROM cells  
 $Cycle_{VTCK}$  = Number of TCK cycles to verify a device

By using an external 5.0-V pull-up resistor, output pins on MAX 7000S devices can be set to meet 5.0-V CMOS input voltages. When  $V_{CCIO}$  is 3.3 V, setting the open drain option will turn off the output pull-up transistor, allowing the external pull-up resistor to pull the output high enough to meet 5.0-V CMOS input voltages. When  $V_{CCIO}$  is 5.0 V, setting the output drain option is not necessary because the pull-up transistor will already turn off when the pin exceeds approximately 3.8 V, allowing the external pull-up resistor to pull the output high enough to meet 5.0-V CMOS input voltages.

# **Slew-Rate Control**

The output buffer for each MAX 7000E and MAX 7000S I/O pin has an adjustable output slew rate that can be configured for low-noise or high-speed performance. A faster slew rate provides high-speed transitions for high-performance systems. However, these fast transitions may introduce noise transients into the system. A slow slew rate reduces system noise, but adds a nominal delay of 4 to 5 ns. In MAX 7000E devices, when the Turbo Bit is turned off, the slew rate is set for low noise performance. For MAX 7000S devices, each I/O pin has an individual EEPROM bit that controls the slew rate, allowing designers to specify the slew rate on a pin-by-pin basis.

MAX 7000 devices can be programmed on Windows-based PCs with the Altera Logic Programmer card, the Master Programming Unit (MPU), and the appropriate device adapter. The MPU performs a continuity check to ensure adequate electrical contact between the adapter and the device.

For more information, see the *Altera Programming Hardware Data Sheet*.

The Altera development system can use text- or waveform-format test vectors created with the Text Editor or Waveform Editor to test the programmed device. For added design verification, designers can perform functional testing to compare the functional behavior of a MAX 7000 device with the results of simulation. Moreover, Data I/O, BP Microsystems, and other programming hardware manufacturers also provide programming support for Altera devices.



For more information, see the Programming Hardware Manufacturers.

# Programming with External Hardware

| Symbol            | Parameter                                                                                 | Conditions     | Speed | Grade -6 | Speed ( | Unit |    |
|-------------------|-------------------------------------------------------------------------------------------|----------------|-------|----------|---------|------|----|
|                   |                                                                                           |                | Min   | Max      | Min     | Max  |    |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                |                |       | 0.4      |         | 0.5  | ns |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                            |                |       | 0.4      |         | 0.5  | ns |
| t <sub>FIN</sub>  | Fast input delay                                                                          | (2)            |       | 0.8      |         | 1.0  | ns |
| t <sub>SEXP</sub> | Shared expander delay                                                                     |                |       | 3.5      |         | 4.0  | ns |
| t <sub>PEXP</sub> | Parallel expander delay                                                                   |                |       | 0.8      |         | 0.8  | ns |
| t <sub>LAD</sub>  | Logic array delay                                                                         |                |       | 2.0      |         | 3.0  | ns |
| t <sub>LAC</sub>  | Logic control array delay                                                                 |                |       | 2.0      |         | 3.0  | ns |
| t <sub>IOE</sub>  | Internal output enable delay                                                              | (2)            |       |          |         | 2.0  | ns |
| t <sub>OD1</sub>  | Output buffer and pad delay Slow slew rate = off, $V_{CCIO} = 5.0 V$                      | C1 = 35 pF     |       | 2.0      |         | 2.0  | ns |
| t <sub>OD2</sub>  | Output buffer and pad delay Slow slew rate = off, $V_{CCIO} = 3.3 V$                      | C1 = 35 pF (7) |       | 2.5      |         | 2.5  | ns |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>Slow slew rate = on,<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V | C1 = 35 pF (2) |       | 7.0      |         | 7.0  | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay Slow slew rate = off, $V_{CCIO} = 5.0 V$                       | C1 = 35 pF     |       | 4.0      |         | 4.0  | ns |
| t <sub>ZX2</sub>  | Output buffer enable delay Slow slew rate = off, $V_{CCIO} = 3.3 \text{ V}$               | C1 = 35 pF (7) |       | 4.5      |         | 4.5  | ns |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>Slow slew rate = on<br>$V_{CCIO} = 5.0 V \text{ or } 3.3 V$ | C1 = 35 pF (2) |       | 9.0      |         | 9.0  | ns |
| t <sub>XZ</sub>   | Output buffer disable delay                                                               | C1 = 5 pF      |       | 4.0      |         | 4.0  | ns |
| t <sub>SU</sub>   | Register setup time                                                                       |                | 3.0   |          | 3.0     |      | ns |
| t <sub>H</sub>    | Register hold time                                                                        |                | 1.5   |          | 2.0     |      | ns |
| t <sub>FSU</sub>  | Register setup time of fast input                                                         | (2)            | 2.5   |          | 3.0     |      | ns |
| t <sub>FH</sub>   | Register hold time of fast input                                                          | (2)            | 0.5   |          | 0.5     |      | ns |
| t <sub>RD</sub>   | Register delay                                                                            |                |       | 0.8      |         | 1.0  | ns |
| t <sub>COMB</sub> | Combinatorial delay                                                                       |                |       | 0.8      |         | 1.0  | ns |
| t <sub>IC</sub>   | Array clock delay                                                                         |                |       | 2.5      |         | 3.0  | ns |
| t <sub>EN</sub>   | Register enable time                                                                      |                |       | 2.0      |         | 3.0  | ns |
| t <sub>GLOB</sub> | Global control delay                                                                      |                |       | 0.8      |         | 1.0  | ns |
| t <sub>PRE</sub>  | Register preset time                                                                      |                |       | 2.0      |         | 2.0  | ns |
| t <sub>CLR</sub>  | Register clear time                                                                       |                |       | 2.0      |         | 2.0  | ns |
| t <sub>PIA</sub>  | PIA delay                                                                                 |                |       | 0.8      |         | 1.0  | ns |
| t <sub>LPA</sub>  | Low-power adder                                                                           | (8)            |       | 10.0     |         | 10.0 | ns |

| Table 2           | 21. MAX 7000 & MAX 7000E Ext               | ernal Timing Parame | eters Note  | (1)       |                  |      |     |  |  |
|-------------------|--------------------------------------------|---------------------|-------------|-----------|------------------|------|-----|--|--|
| Symbol            | Parameter                                  | Conditions          | Speed Grade |           |                  |      |     |  |  |
|                   |                                            |                     | MAX 700     | 0E (-10P) | MAX 70<br>Max 70 | ]    |     |  |  |
|                   |                                            |                     | Min         | Max       | Min              | Max  |     |  |  |
| t <sub>PD1</sub>  | Input to non-registered output             | C1 = 35 pF          |             | 10.0      |                  | 10.0 | ns  |  |  |
| t <sub>PD2</sub>  | I/O input to non-registered output         | C1 = 35 pF          |             | 10.0      |                  | 10.0 | ns  |  |  |
| t <sub>SU</sub>   | Global clock setup time                    |                     | 7.0         |           | 8.0              |      | ns  |  |  |
| t <sub>H</sub>    | Global clock hold time                     |                     | 0.0         |           | 0.0              |      | ns  |  |  |
| t <sub>FSU</sub>  | Global clock setup time of fast input      | (2)                 | 3.0         |           | 3.0              |      | ns  |  |  |
| t <sub>FH</sub>   | Global clock hold time of fast input       | (2)                 | 0.5         |           | 0.5              |      | ns  |  |  |
| t <sub>CO1</sub>  | Global clock to output delay               | C1 = 35 pF          |             | 5.0       |                  | 5    | ns  |  |  |
| t <sub>CH</sub>   | Global clock high time                     |                     | 4.0         |           | 4.0              |      | ns  |  |  |
| t <sub>CL</sub>   | Global clock low time                      |                     | 4.0         |           | 4.0              |      | ns  |  |  |
| t <sub>ASU</sub>  | Array clock setup time                     |                     | 2.0         |           | 3.0              |      | ns  |  |  |
| t <sub>AH</sub>   | Array clock hold time                      |                     | 3.0         |           | 3.0              |      | ns  |  |  |
| t <sub>ACO1</sub> | Array clock to output delay                | C1 = 35 pF          |             | 10.0      |                  | 10.0 | ns  |  |  |
| t <sub>ACH</sub>  | Array clock high time                      |                     | 4.0         |           | 4.0              |      | ns  |  |  |
| t <sub>ACL</sub>  | Array clock low time                       |                     | 4.0         |           | 4.0              |      | ns  |  |  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset   | (3)                 | 4.0         |           | 4.0              |      | ns  |  |  |
| t <sub>ODH</sub>  | Output data hold time after clock          | C1 = 35 pF (4)      | 1.0         |           | 1.0              |      | ns  |  |  |
| t <sub>CNT</sub>  | Minimum global clock period                |                     |             | 10.0      |                  | 10.0 | ns  |  |  |
| f <sub>CNT</sub>  | Maximum internal global clock<br>frequency | (5)                 | 100.0       |           | 100.0            |      | MHz |  |  |
| t <sub>ACNT</sub> | Minimum array clock period                 |                     |             | 10.0      |                  | 10.0 | ns  |  |  |
| f <sub>acnt</sub> | Maximum internal array clock<br>frequency  | (5)                 | 100.0       |           | 100.0            |      | MHz |  |  |
| f <sub>MAX</sub>  | Maximum clock frequency                    | (6)                 | 125.0       |           | 125.0            |      | MHz |  |  |

| Symbol            | Parameter                                                                                  | Conditions     | Speed Grade |           |     |                       |    |  |  |
|-------------------|--------------------------------------------------------------------------------------------|----------------|-------------|-----------|-----|-----------------------|----|--|--|
|                   |                                                                                            |                | MAX 700     | 0E (-10P) |     | 00 (-10)<br>Doe (-10) |    |  |  |
|                   |                                                                                            |                | Min         | Max       | Min | Max                   |    |  |  |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                 |                |             | 0.5       |     | 1.0                   | ns |  |  |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                             |                |             | 0.5       |     | 1.0                   | ns |  |  |
| t <sub>FIN</sub>  | Fast input delay                                                                           | (2)            |             | 1.0       |     | 1.0                   | ns |  |  |
| t <sub>SEXP</sub> | Shared expander delay                                                                      |                |             | 5.0       |     | 5.0                   | ns |  |  |
| t <sub>PEXP</sub> | Parallel expander delay                                                                    |                |             | 0.8       |     | 0.8                   | ns |  |  |
| t <sub>LAD</sub>  | Logic array delay                                                                          |                |             | 5.0       |     | 5.0                   | ns |  |  |
| t <sub>LAC</sub>  | Logic control array delay                                                                  |                |             | 5.0       |     | 5.0                   | ns |  |  |
| t <sub>IOE</sub>  | Internal output enable delay                                                               | (2)            |             | 2.0       |     | 2.0                   | ns |  |  |
| t <sub>OD1</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V           | C1 = 35 pF     |             | 1.5       |     | 2.0                   | ns |  |  |
| t <sub>OD2</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>$V_{CCIO} = 3.3 V$                  | C1 = 35 pF (7) |             | 2.0       |     | 2.5                   | ns |  |  |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>Slow slew rate = on<br>$V_{CCIO} = 5.0 V \text{ or } 3.3 V$ | C1 = 35 pF (2) |             | 5.5       |     | 6.0                   | ns |  |  |
| t <sub>ZX1</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V            | C1 = 35 pF     |             | 5.0       |     | 5.0                   | ns |  |  |
| t <sub>ZX2</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>$V_{CCIO} = 3.3 V$                   | C1 = 35 pF (7) |             | 5.5       |     | 5.5                   | ns |  |  |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V    | C1 = 35 pF (2) |             | 9.0       |     | 9.0                   | ns |  |  |
| t <sub>XZ</sub>   | Output buffer disable delay                                                                | C1 = 5 pF      |             | 5.0       |     | 5.0                   | ns |  |  |
| t <sub>SU</sub>   | Register setup time                                                                        |                | 2.0         |           | 3.0 |                       | ns |  |  |
| t <sub>H</sub>    | Register hold time                                                                         |                | 3.0         |           | 3.0 |                       | ns |  |  |
| t <sub>FSU</sub>  | Register setup time of fast input                                                          | (2)            | 3.0         |           | 3.0 |                       | ns |  |  |
| t <sub>FH</sub>   | Register hold time of fast input                                                           | (2)            | 0.5         |           | 0.5 |                       | ns |  |  |
| t <sub>RD</sub>   | Register delay                                                                             |                |             | 2.0       |     | 1.0                   | ns |  |  |
| t <sub>COMB</sub> | Combinatorial delay                                                                        |                |             | 2.0       |     | 1.0                   | ns |  |  |
| t <sub>IC</sub>   | Array clock delay                                                                          |                |             | 5.0       |     | 5.0                   | ns |  |  |
| t <sub>EN</sub>   | Register enable time                                                                       |                |             | 5.0       |     | 5.0                   | ns |  |  |
| t <sub>GLOB</sub> | Global control delay                                                                       |                |             | 1.0       |     | 1.0                   | ns |  |  |
| t <sub>PRE</sub>  | Register preset time                                                                       |                |             | 3.0       |     | 3.0                   | ns |  |  |
| t <sub>CLR</sub>  | Register clear time                                                                        |                |             | 3.0       |     | 3.0                   | ns |  |  |
| t <sub>PIA</sub>  | PIA delay                                                                                  |                |             | 1.0       |     | 1.0                   | ns |  |  |
| t <sub>LPA</sub>  | Low-power adder                                                                            | (8)            |             | 11.0      |     | 11.0                  | ns |  |  |

| Table 2           | 23. MAX 7000 & MAX 7000E Ext               | ernal Timing Param | eters Note  | e (1)     |       |                       |     |  |  |
|-------------------|--------------------------------------------|--------------------|-------------|-----------|-------|-----------------------|-----|--|--|
| Symbol            | Parameter                                  | Conditions         | Speed Grade |           |       |                       |     |  |  |
|                   |                                            |                    | MAX 700     | 0E (-12P) |       | 00 (-12)<br>Doe (-12) | 1   |  |  |
|                   |                                            |                    | Min         | Max       | Min   | Max                   |     |  |  |
| t <sub>PD1</sub>  | Input to non-registered output             | C1 = 35 pF         |             | 12.0      |       | 12.0                  | ns  |  |  |
| t <sub>PD2</sub>  | I/O input to non-registered output         | C1 = 35 pF         |             | 12.0      |       | 12.0                  | ns  |  |  |
| t <sub>SU</sub>   | Global clock setup time                    |                    | 7.0         |           | 10.0  |                       | ns  |  |  |
| t <sub>H</sub>    | Global clock hold time                     |                    | 0.0         |           | 0.0   |                       | ns  |  |  |
| t <sub>FSU</sub>  | Global clock setup time of fast input      | (2)                | 3.0         |           | 3.0   |                       | ns  |  |  |
| t <sub>FH</sub>   | Global clock hold time of fast input       | (2)                | 0.0         |           | 0.0   |                       | ns  |  |  |
| t <sub>CO1</sub>  | Global clock to output delay               | C1 = 35 pF         |             | 6.0       |       | 6.0                   | ns  |  |  |
| t <sub>CH</sub>   | Global clock high time                     |                    | 4.0         |           | 4.0   |                       | ns  |  |  |
| t <sub>CL</sub>   | Global clock low time                      |                    | 4.0         |           | 4.0   |                       | ns  |  |  |
| t <sub>ASU</sub>  | Array clock setup time                     |                    | 3.0         |           | 4.0   |                       | ns  |  |  |
| t <sub>AH</sub>   | Array clock hold time                      |                    | 4.0         |           | 4.0   |                       | ns  |  |  |
| t <sub>ACO1</sub> | Array clock to output delay                | C1 = 35 pF         |             | 12.0      |       | 12.0                  | ns  |  |  |
| t <sub>ACH</sub>  | Array clock high time                      |                    | 5.0         |           | 5.0   |                       | ns  |  |  |
| t <sub>ACL</sub>  | Array clock low time                       |                    | 5.0         |           | 5.0   |                       | ns  |  |  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset   | (3)                | 5.0         |           | 5.0   |                       | ns  |  |  |
| t <sub>ODH</sub>  | Output data hold time after clock          | C1 = 35 pF (4)     | 1.0         |           | 1.0   |                       | ns  |  |  |
| t <sub>CNT</sub>  | Minimum global clock period                |                    |             | 11.0      |       | 11.0                  | ns  |  |  |
| f <sub>CNT</sub>  | Maximum internal global clock<br>frequency | (5)                | 90.9        |           | 90.9  |                       | MHz |  |  |
| t <sub>ACNT</sub> | Minimum array clock period                 |                    |             | 11.0      |       | 11.0                  | ns  |  |  |
| f <sub>acnt</sub> | Maximum internal array clock<br>frequency  | (5)                | 90.9        |           | 90.9  |                       | MHz |  |  |
| f <sub>MAX</sub>  | Maximum clock frequency                    | (6)                | 125.0       |           | 125.0 |                       | MHz |  |  |

| Symbol            | Parameter                         | Conditions     | Speed Grade |      |     |      |     |      |     |      |    |
|-------------------|-----------------------------------|----------------|-------------|------|-----|------|-----|------|-----|------|----|
|                   |                                   |                | -6          |      | -7  |      | -10 |      | -15 |      |    |
|                   |                                   |                | Min         | Max  | Min | Max  | Min | Max  | Min | Max  | -  |
| t <sub>IN</sub>   | Input pad and buffer delay        |                |             | 0.2  |     | 0.5  |     | 0.5  |     | 2.0  | ns |
| t <sub>IO</sub>   | I/O input pad and buffer delay    |                |             | 0.2  |     | 0.5  |     | 0.5  |     | 2.0  | ns |
| t <sub>FIN</sub>  | Fast input delay                  |                |             | 2.6  |     | 1.0  |     | 1.0  |     | 2.0  | ns |
| t <sub>SEXP</sub> | Shared expander delay             |                |             | 3.7  |     | 4.0  |     | 5.0  |     | 8.0  | ns |
| t <sub>PEXP</sub> | Parallel expander delay           |                |             | 1.1  |     | 0.8  |     | 0.8  |     | 1.0  | ns |
| t <sub>LAD</sub>  | Logic array delay                 |                |             | 3.0  |     | 3.0  |     | 5.0  |     | 6.0  | ns |
| t <sub>LAC</sub>  | Logic control array delay         |                |             | 3.0  |     | 3.0  |     | 5.0  |     | 6.0  | ns |
| t <sub>IOE</sub>  | Internal output enable delay      |                |             | 0.7  |     | 2.0  |     | 2.0  |     | 3.0  | ns |
| t <sub>OD1</sub>  | Output buffer and pad delay       | C1 = 35 pF     |             | 0.4  |     | 2.0  |     | 1.5  |     | 4.0  | ns |
| t <sub>OD2</sub>  | Output buffer and pad delay       | C1 = 35 pF (6) |             | 0.9  |     | 2.5  |     | 2.0  |     | 5.0  | ns |
| t <sub>OD3</sub>  | Output buffer and pad delay       | C1 = 35 pF     |             | 5.4  |     | 7.0  |     | 5.5  |     | 8.0  | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay        | C1 = 35 pF     |             | 4.0  |     | 4.0  |     | 5.0  |     | 6.0  | ns |
| t <sub>ZX2</sub>  | Output buffer enable delay        | C1 = 35 pF (6) |             | 4.5  |     | 4.5  |     | 5.5  |     | 7.0  | ns |
| t <sub>ZX3</sub>  | Output buffer enable delay        | C1 = 35 pF     |             | 9.0  |     | 9.0  |     | 9.0  |     | 10.0 | ns |
| t <sub>XZ</sub>   | Output buffer disable delay       | C1 = 5 pF      |             | 4.0  |     | 4.0  |     | 5.0  |     | 6.0  | ns |
| t <sub>SU</sub>   | Register setup time               |                | 1.0         |      | 3.0 |      | 2.0 |      | 4.0 |      | ns |
| t <sub>H</sub>    | Register hold time                |                | 1.7         |      | 2.0 |      | 5.0 |      | 4.0 |      | ns |
| t <sub>FSU</sub>  | Register setup time of fast input |                | 1.9         |      | 3.0 |      | 3.0 |      | 2.0 |      | ns |
| t <sub>FH</sub>   | Register hold time of fast input  |                | 0.6         |      | 0.5 |      | 0.5 |      | 1.0 |      | ns |
| t <sub>RD</sub>   | Register delay                    |                |             | 1.4  |     | 1.0  |     | 2.0  |     | 1.0  | ns |
| t <sub>COMB</sub> | Combinatorial delay               |                |             | 1.0  |     | 1.0  |     | 2.0  |     | 1.0  | ns |
| t <sub>IC</sub>   | Array clock delay                 |                |             | 3.1  |     | 3.0  |     | 5.0  |     | 6.0  | ns |
| t <sub>EN</sub>   | Register enable time              |                |             | 3.0  |     | 3.0  |     | 5.0  |     | 6.0  | ns |
| t <sub>GLOB</sub> | Global control delay              |                |             | 2.0  |     | 1.0  |     | 1.0  |     | 1.0  | ns |
| t <sub>PRE</sub>  | Register preset time              |                |             | 2.4  |     | 2.0  |     | 3.0  |     | 4.0  | ns |
| t <sub>CLR</sub>  | Register clear time               |                |             | 2.4  |     | 2.0  |     | 3.0  |     | 4.0  | ns |
| t <sub>PIA</sub>  | PIA delay                         | (7)            |             | 1.4  |     | 1.0  |     | 1.0  |     | 2.0  | ns |
| t <sub>LPA</sub>  | Low-power adder                   | (8)            |             | 11.0 |     | 10.0 |     | 11.0 |     | 13.0 | ns |

#### Notes to tables:

- (1) These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path.
- (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (5) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- (6) Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use.
- (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (8) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $t_{ACL}$ , and  $t_{CPPW}$  parameters for macrocells running in the low-power mode.

#### Tables 33 and 34 show the EPM7160S AC operating conditions.

| Symbol            | Parameter                                   | Conditions            | Speed Grade |     |       |     |       |      |       |      |     |
|-------------------|---------------------------------------------|-----------------------|-------------|-----|-------|-----|-------|------|-------|------|-----|
|                   |                                             |                       | -6          |     | -7    |     | -1    | 0    | 0 -15 |      |     |
|                   |                                             |                       | Min         | Max | Min   | Max | Min   | Max  | Min   | Max  |     |
| t <sub>PD1</sub>  | Input to non-registered output              | C1 = 35 pF            |             | 6.0 |       | 7.5 |       | 10.0 |       | 15.0 | ns  |
| t <sub>PD2</sub>  | I/O input to non-registered<br>output       | C1 = 35 pF            |             | 6.0 |       | 7.5 |       | 10.0 |       | 15.0 | ns  |
| t <sub>SU</sub>   | Global clock setup time                     |                       | 3.4         |     | 4.2   |     | 7.0   |      | 11.0  |      | ns  |
| t <sub>H</sub>    | Global clock hold time                      |                       | 0.0         |     | 0.0   |     | 0.0   |      | 0.0   |      | ns  |
| t <sub>FSU</sub>  | Global clock setup time of fast input       |                       | 2.5         |     | 3.0   |     | 3.0   |      | 3.0   |      | ns  |
| t <sub>FH</sub>   | Global clock hold time of fast input        |                       | 0.0         |     | 0.0   |     | 0.5   |      | 0.0   |      | ns  |
| t <sub>CO1</sub>  | Global clock to output delay                | C1 = 35 pF            |             | 3.9 |       | 4.8 |       | 5    |       | 8    | ns  |
| t <sub>CH</sub>   | Global clock high time                      |                       | 3.0         |     | 3.0   |     | 4.0   |      | 5.0   |      | ns  |
| t <sub>CL</sub>   | Global clock low time                       |                       | 3.0         |     | 3.0   |     | 4.0   |      | 5.0   |      | ns  |
| t <sub>ASU</sub>  | Array clock setup time                      |                       | 0.9         |     | 1.1   |     | 2.0   |      | 4.0   |      | ns  |
| t <sub>AH</sub>   | Array clock hold time                       |                       | 1.7         |     | 2.1   |     | 3.0   |      | 4.0   |      | ns  |
| t <sub>ACO1</sub> | Array clock to output delay                 | C1 = 35 pF            |             | 6.4 |       | 7.9 |       | 10.0 |       | 15.0 | ns  |
| t <sub>ACH</sub>  | Array clock high time                       |                       | 3.0         |     | 3.0   |     | 4.0   |      | 6.0   |      | ns  |
| t <sub>ACL</sub>  | Array clock low time                        |                       | 3.0         |     | 3.0   |     | 4.0   |      | 6.0   |      | ns  |
| t <sub>CPPW</sub> | Minimum pulse width for clear<br>and preset | (2)                   | 2.5         |     | 3.0   |     | 4.0   |      | 6.0   |      | ns  |
| t <sub>ODH</sub>  | Output data hold time after<br>clock        | C1 = 35 pF <i>(3)</i> | 1.0         |     | 1.0   |     | 1.0   |      | 1.0   |      | ns  |
| t <sub>CNT</sub>  | Minimum global clock period                 |                       |             | 6.7 |       | 8.2 |       | 10.0 |       | 13.0 | ns  |
| f <sub>сnт</sub>  | Maximum internal global clock frequency     | (4)                   | 149.3       |     | 122.0 |     | 100.0 |      | 76.9  |      | MHz |

**Altera Corporation** 

Figure 15 shows typical supply current versus frequency for MAX 7000S devices.



#### Figure 18. 84-Pin Package Pin-Out Diagram

Package outline not drawn to scale.



84-Pin PLCC

Notes:

- (1) Pins 6, 39, 46, and 79 are no-connect (N.C.) pins on EPM7096, EPM7160E, and EPM7160S devices.
- (2) The pin functions shown in parenthesis are only available in MAX 7000E and MAX 7000S devices.
- (3) JTAG ports are available in MAX 7000S devices only.





101 Innovation Drive San Jose, CA 95134 (408) 544-7000 www.altera.com Applications Hotline: (800) 800-EPLD Literature Services: literature@altera.com Copyright © 2005 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability

arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.



Altera Corporation