



Welcome to **E-XFL.COM** 

**Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** 

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

# **Applications of Embedded - CPLDs**

| Details                         |                                                             |
|---------------------------------|-------------------------------------------------------------|
| Product Status                  | Obsolete                                                    |
| Programmable Type               | In System Programmable                                      |
| Delay Time tpd(1) Max           | 15 ns                                                       |
| Voltage Supply - Internal       | 4.75V ~ 5.25V                                               |
| Number of Logic Elements/Blocks | 10                                                          |
| Number of Macrocells            | 160                                                         |
| Number of Gates                 | 3200                                                        |
| Number of I/O                   | 104                                                         |
| Operating Temperature           | 0°C ~ 70°C (TA)                                             |
| Mounting Type                   | Surface Mount                                               |
| Package / Case                  | 100-BQFP                                                    |
| Supplier Device Package         | 100-PQFP (20x14)                                            |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7160sqc100-15 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

MAX 7000 devices contain from 32 to 256 macrocells that are combined into groups of 16 macrocells, called logic array blocks (LABs). Each macrocell has a programmable-AND/fixed-OR array and a configurable register with independently programmable clock, clock enable, clear, and preset functions. To build complex logic functions, each macrocell can be supplemented with both shareable expander product terms and high-speed parallel expander product terms to provide up to 32 product terms per macrocell.

The MAX 7000 family provides programmable speed/power optimization. Speed-critical portions of a design can run at high speed/full power, while the remaining portions run at reduced speed/low power. This speed/power optimization feature enables the designer to configure one or more macrocells to operate at 50% or lower power while adding only a nominal timing delay. MAX 7000E and MAX 7000S devices also provide an option that reduces the slew rate of the output buffers, minimizing noise transients when non-speed-critical signals are switching. The output drivers of all MAX 7000 devices (except 44-pin devices) can be set for either 3.3-V or 5.0-V operation, allowing MAX 7000 devices to be used in mixed-voltage systems.

The MAX 7000 family is supported by Altera development systems, which are integrated packages that offer schematic, text—including VHDL, Verilog HDL, and the Altera Hardware Description Language (AHDL)—and waveform design entry, compilation and logic synthesis, simulation and timing analysis, and device programming. The software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX-workstation-based EDA tools. The software runs on Windows-based PCs, as well as Sun SPARCstation, and HP 9000 Series 700/800 workstations.



For more information on development tools, see the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet.

# Functional Description

The MAX 7000 architecture includes the following elements:

- Logic array blocks
- Macrocells
- Expander product terms (shareable and parallel)
- Programmable interconnect array
- I/O control blocks

Each LAB is fed by the following signals:

- 36 signals from the PIA that are used for general logic inputs
- Global controls that are used for secondary register functions
- Direct input paths from I/O pins to the registers that are used for fast setup times for MAX 7000E and MAX 7000S devices

### **Macrocells**

The MAX 7000 macrocell can be individually configured for either sequential or combinatorial logic operation. The macrocell consists of three functional blocks: the logic array, the product-term select matrix, and the programmable register. The macrocell of EPM7032, EPM7064, and EPM7096 devices is shown in Figure 3.

Figure 3. EPM7032, EPM7064 & EPM7096 Device Macrocell





Figure 4 shows a MAX 7000E and MAX 7000S device macrocell.

Combinatorial logic is implemented in the logic array, which provides five product terms per macrocell. The product-term select matrix allocates these product terms for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as secondary inputs to the macrocell's register clear, preset, clock, and clock enable control functions. Two kinds of expander product terms ("expanders") are available to supplement macrocell logic resources:

- Shareable expanders, which are inverted product terms that are fed back into the logic array
- Parallel expanders, which are product terms borrowed from adjacent macrocells

The Altera development system automatically optimizes product-term allocation according to the logic requirements of the design.

For registered functions, each macrocell flipflop can be individually programmed to implement D, T, JK, or SR operation with programmable clock control. The flipflop can be bypassed for combinatorial operation. During design entry, the designer specifies the desired flipflop type; the Altera development software then selects the most efficient flipflop operation for each registered function to optimize resource utilization.

## Programmable Interconnect Array

Logic is routed between LABs via the programmable interconnect array (PIA). This global bus is a programmable path that connects any signal source to any destination on the device. All MAX 7000 dedicated inputs, I/O pins, and macrocell outputs feed the PIA, which makes the signals available throughout the entire device. Only the signals required by each LAB are actually routed from the PIA into the LAB. Figure 7 shows how the PIA signals are routed into the LAB. An EEPROM cell controls one input to a 2-input AND gate, which selects a PIA signal to drive into the LAB.

Figure 7. PIA Routing



While the routing delays of channel-based routing schemes in masked or FPGAs are cumulative, variable, and path-dependent, the MAX 7000 PIA has a fixed delay. The PIA thus eliminates skew between signals and makes timing performance easy to predict.

#### I/O Control Blocks

The I/O control block allows each I/O pin to be individually configured for input, output, or bidirectional operation. All I/O pins have a tri-state buffer that is individually controlled by one of the global output enable signals or directly connected to ground or V<sub>CC</sub>. Figure 8 shows the I/O control block for the MAX 7000 family. The I/O control block of EPM7032, EPM7064, and EPM7096 devices has two global output enable signals that are driven by two dedicated active-low output enable pins (OE1 and OE2). The I/O control block of MAX 7000E and MAX 7000S devices has six global output enable signals that are driven by the true or complement of two output enable signals, a subset of the I/O pins, or a subset of the I/O macrocells.

Figure 8. I/O Control Block of MAX 7000 Devices

### EPM7032, EPM7064 & EPM7096 Devices



#### MAX 7000E & MAX 7000S Devices



#### Note:

(1) The open-drain output option is available only in MAX 7000S devices.



For more information on using the Jam language, refer to AN 122: Using Jam STAPL for ISP & ICR via an Embedded Processor.

The ISP circuitry in MAX 7000S devices is compatible with IEEE Std. 1532 specification. The IEEE Std. 1532 is a standard developed to allow concurrent ISP between multiple PLD vendors.

## **Programming Sequence**

During in-system programming, instructions, addresses, and data are shifted into the MAX 7000S device through the TDI input pin. Data is shifted out through the TDO output pin and compared against the expected data.

Programming a pattern into the device requires the following six ISP stages. A stand-alone verification of a programmed pattern involves only stages 1, 2, 5, and 6.

- Enter ISP. The enter ISP stage ensures that the I/O pins transition smoothly from user mode to ISP mode. The enter ISP stage requires 1 ms.
- 2. *Check ID*. Before any program or verify process, the silicon ID is checked. The time required to read this silicon ID is relatively small compared to the overall programming time.
- 3. *Bulk Erase*. Erasing the device in-system involves shifting in the instructions to erase the device and applying one erase pulse of 100 ms.
- Program. Programming the device in-system involves shifting in the address and data and then applying the programming pulse to program the EEPROM cells. This process is repeated for each EEPROM address.
- Verify. Verifying an Altera device in-system involves shifting in addresses, applying the read pulse to verify the EEPROM cells, and shifting out the data for comparison. This process is repeated for each EEPROM address.
- 6. Exit ISP. An exit ISP stage ensures that the I/O pins transition smoothly from ISP mode to user mode. The exit ISP stage requires 1 ms.

By using an external 5.0-V pull-up resistor, output pins on MAX 7000S devices can be set to meet 5.0-V CMOS input voltages. When  $V_{\rm CCIO}$  is 3.3 V, setting the open drain option will turn off the output pull-up transistor, allowing the external pull-up resistor to pull the output high enough to meet 5.0-V CMOS input voltages. When  $V_{\rm CCIO}$  is 5.0 V, setting the output drain option is not necessary because the pull-up transistor will already turn off when the pin exceeds approximately 3.8 V, allowing the external pull-up resistor to pull the output high enough to meet 5.0-V CMOS input voltages.

#### Slew-Rate Control

The output buffer for each MAX 7000E and MAX 7000S I/O pin has an adjustable output slew rate that can be configured for low-noise or high-speed performance. A faster slew rate provides high-speed transitions for high-performance systems. However, these fast transitions may introduce noise transients into the system. A slow slew rate reduces system noise, but adds a nominal delay of 4 to 5 ns. In MAX 7000E devices, when the Turbo Bit is turned off, the slew rate is set for low noise performance. For MAX 7000S devices, each I/O pin has an individual EEPROM bit that controls the slew rate, allowing designers to specify the slew rate on a pin-by-pin basis.

# Programming with External Hardware

MAX 7000 devices can be programmed on Windows-based PCs with the Altera Logic Programmer card, the Master Programming Unit (MPU), and the appropriate device adapter. The MPU performs a continuity check to ensure adequate electrical contact between the adapter and the device.



For more information, see the *Altera Programming Hardware Data Sheet*.

The Altera development system can use text- or waveform-format test vectors created with the Text Editor or Waveform Editor to test the programmed device. For added design verification, designers can perform functional testing to compare the functional behavior of a MAX 7000 device with the results of simulation. Moreover, Data I/O, BP Microsystems, and other programming hardware manufacturers also provide programming support for Altera devices.



For more information, see the *Programming Hardware Manufacturers*.

| Symbol          | Parameter                                  | Conditions                                                   | Min                     | Max                      | Unit |
|-----------------|--------------------------------------------|--------------------------------------------------------------|-------------------------|--------------------------|------|
| V <sub>IH</sub> | High-level input voltage                   |                                                              | 2.0                     | V <sub>CCINT</sub> + 0.5 | V    |
| V <sub>IL</sub> | Low-level input voltage                    |                                                              | -0.5 (8)                | 0.8                      | V    |
| V <sub>OH</sub> | 5.0-V high-level TTL output voltage        | I <sub>OH</sub> = -4 mA DC, V <sub>CCIO</sub> = 4.75 V (10)  | 2.4                     |                          | V    |
| 3.              | 3.3-V high-level TTL output voltage        | I <sub>OH</sub> = -4 mA DC, V <sub>CCIO</sub> = 3.00 V (10)  | 2.4                     |                          | V    |
|                 | 3.3-V high-level CMOS output voltage       | $I_{OH} = -0.1 \text{ mA DC}, V_{CCIO} = 3.0 \text{ V} (10)$ | V <sub>CCIO</sub> - 0.2 |                          | V    |
| V <sub>OL</sub> | 5.0-V low-level TTL output voltage         | I <sub>OL</sub> = 12 mA DC, V <sub>CCIO</sub> = 4.75 V (11)  |                         | 0.45                     | V    |
|                 | 3.3-V low-level TTL output voltage         | I <sub>OL</sub> = 12 mA DC, V <sub>CCIO</sub> = 3.00 V (11)  |                         | 0.45                     | V    |
|                 | 3.3-V low-level CMOS output voltage        | $I_{OL} = 0.1 \text{ mA DC}, V_{CCIO} = 3.0 \text{ V}(11)$   |                         | 0.2                      | V    |
| lı              | Leakage current of dedicated input pins    | $V_I = -0.5 \text{ to } 5.5 \text{ V } (11)$                 | -10                     | 10                       | μА   |
| l <sub>OZ</sub> | I/O pin tri-state output off-state current | $V_I = -0.5 \text{ to } 5.5 \text{ V } (11), (12)$           | -40                     | 40                       | μА   |

| Table 16. MAX 7000 5.0-V Device Capacitance: EPM7032, EPM7064 & EPM7096 Devices |                       |                                     |     |      |    |  |  |  |  |  |
|---------------------------------------------------------------------------------|-----------------------|-------------------------------------|-----|------|----|--|--|--|--|--|
| Symbol                                                                          | Parameter             | Min                                 | Max | Unit |    |  |  |  |  |  |
| C <sub>IN</sub>                                                                 | Input pin capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 12   | pF |  |  |  |  |  |
| C <sub>I/O</sub>                                                                | I/O pin capacitance   | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 12   | pF |  |  |  |  |  |

| Table 1          | Table 17. MAX 7000 5.0-V Device Capacitance: MAX 7000E Devices       Note (13) |                                     |     |     |      |  |  |  |  |  |  |  |
|------------------|--------------------------------------------------------------------------------|-------------------------------------|-----|-----|------|--|--|--|--|--|--|--|
| Symbol           | Parameter                                                                      | Conditions                          | Min | Max | Unit |  |  |  |  |  |  |  |
| C <sub>IN</sub>  | Input pin capacitance                                                          | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 15  | pF   |  |  |  |  |  |  |  |
| C <sub>I/O</sub> | I/O pin capacitance                                                            | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 15  | pF   |  |  |  |  |  |  |  |

| Table 1          | Table 18. MAX 7000 5.0-V Device Capacitance: MAX 7000S Devices   Note (13) |                                     |     |     |      |  |  |  |  |  |  |
|------------------|----------------------------------------------------------------------------|-------------------------------------|-----|-----|------|--|--|--|--|--|--|
| Symbol           | Parameter                                                                  | Conditions                          | Min | Max | Unit |  |  |  |  |  |  |
| C <sub>IN</sub>  | Dedicated input pin capacitance                                            | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 10  | pF   |  |  |  |  |  |  |
| C <sub>I/O</sub> | I/O pin capacitance                                                        | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 10  | pF   |  |  |  |  |  |  |

#### Notes to tables:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input voltage on I/O pins is –0.5 V and on 4 dedicated input pins is –0.3 V. During transitions, the inputs may undershoot to –2.0 V or overshoot to 7.0 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) Numbers in parentheses are for industrial-temperature-range devices.
- (4)  $V_{CC}$  must rise monotonically.
- (5) The POR time for all 7000S devices does not exceed 300 μs. The sufficient V<sub>CCINT</sub> voltage level for POR is 4.5 V. The device is fully initialized within the POR time after V<sub>CCINT</sub> reaches the sufficient POR voltage level.
- (6) 3.3-V I/O operation is not available for 44-pin packages.
- (7) The V<sub>CCISP</sub> parameter applies only to MAX 7000S devices.
- (8) During in-system programming, the minimum DC input voltage is –0.3 V.
- (9) These values are specified under the MAX 7000 recommended operating conditions in Table 14 on page 26.
- (10) The parameter is measured with 50% of the outputs each sourcing the specified current. The I<sub>OH</sub> parameter refers to high-level TTL or CMOS output current.
- (11) The parameter is measured with 50% of the outputs each sinking the specified current. The I<sub>OL</sub> parameter refers to low-level TTL, PCI, or CMOS output current.
- (12) When the JTAG interface is enabled in MAX 7000S devices, the input leakage current on the JTAG pins is typically -60 uA.
- (13) Capacitance is measured at 25° C and is sample-tested only. The OE1 pin has a maximum capacitance of 20 pF.

Figure 11 shows the typical output drive characteristics of MAX 7000 devices.



Figure 11. Output Drive Characteristics of 5.0-V MAX 7000 Devices

# **Timing Model**

MAX 7000 device timing can be analyzed with the Altera software, with a variety of popular industry-standard EDA simulators and timing analyzers, or with the timing model shown in Figure 12. MAX 7000 devices have fixed internal delays that enable the designer to determine the worst-case timing of any design. The Altera software provides timing simulation, point-to-point delay prediction, and detailed timing analysis for a device-wide performance evaluation.

Figure 12. MAX 7000 Timing Model



#### Notes:

- (1) Only available in MAX 7000E and MAX 7000S devices.
- (2) Not available in 44-pin devices.

The timing characteristics of any signal path can be derived from the timing model and parameters of a particular device. External timing parameters, which represent pin-to-pin timing delays, can be calculated as the sum of internal parameters. Figure 13 shows the internal timing relationship of internal and external delay parameters.



For more infomration, see *Application Note* 94 (Understanding MAX 7000 *Timing*).

Tables 19 through 26 show the MAX 7000 and MAX 7000E AC operating conditions.

| Symbol            | Parameter                                | Conditions     | -6 Spee | d Grade | -7 Spee | d Grade | Unit |
|-------------------|------------------------------------------|----------------|---------|---------|---------|---------|------|
|                   |                                          |                | Min     | Max     | Min     | Max     |      |
| t <sub>PD1</sub>  | Input to non-registered output           | C1 = 35 pF     |         | 6.0     |         | 7.5     | ns   |
| t <sub>PD2</sub>  | I/O input to non-registered output       | C1 = 35 pF     |         | 6.0     |         | 7.5     | ns   |
| t <sub>SU</sub>   | Global clock setup time                  |                | 5.0     |         | 6.0     |         | ns   |
| t <sub>H</sub>    | Global clock hold time                   |                | 0.0     |         | 0.0     |         | ns   |
| t <sub>FSU</sub>  | Global clock setup time of fast input    | (2)            | 2.5     |         | 3.0     |         | ns   |
| t <sub>FH</sub>   | Global clock hold time of fast input     | (2)            | 0.5     |         | 0.5     |         | ns   |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF     |         | 4.0     |         | 4.5     | ns   |
| t <sub>CH</sub>   | Global clock high time                   |                | 2.5     |         | 3.0     |         | ns   |
| t <sub>CL</sub>   | Global clock low time                    |                | 2.5     |         | 3.0     |         | ns   |
| t <sub>ASU</sub>  | Array clock setup time                   |                | 2.5     |         | 3.0     |         | ns   |
| t <sub>AH</sub>   | Array clock hold time                    |                | 2.0     |         | 2.0     |         | ns   |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF     |         | 6.5     |         | 7.5     | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                | 3.0     |         | 3.0     |         | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                | 3.0     |         | 3.0     |         | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)            | 3.0     |         | 3.0     |         | ns   |
| t <sub>ODH</sub>  | Output data hold time after clock        | C1 = 35 pF (4) | 1.0     |         | 1.0     |         | ns   |
| t <sub>CNT</sub>  | Minimum global clock period              |                |         | 6.6     |         | 8.0     | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (5)            | 151.5   |         | 125.0   |         | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period               |                |         | 6.6     |         | 8.0     | ns   |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (5)            | 151.5   |         | 125.0   |         | MHz  |
| f <sub>MAX</sub>  | Maximum clock frequency                  | (6)            | 200     |         | 166.7   |         | MHz  |

#### Notes to tables:

- (1) These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- (2) This parameter applies to MAX 7000E devices only.
- This minimum pulse width for preset and clear applies for both global clear and array controls. The  $t_{LPA}$  parameter must be added to this minimum width if the clear or reset signal incorporates the  $t_{LAD}$  parameter into the signal path.
- (4) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (5) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (6) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- (7) Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use.
- (8) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $t_{ACL}$ , and  $t_{CPPW}$  parameters for macrocells running in the low-power mode.

Tables 27 and 28 show the EPM7032S AC operating conditions.

| Table 2           | 77. EPM7032\$ External Time              | ing Parameter  | s (Part | 1 of 2 | <b>)</b> No | ote (1) |       |     |       |      |      |
|-------------------|------------------------------------------|----------------|---------|--------|-------------|---------|-------|-----|-------|------|------|
| Symbol            | Parameter                                | Conditions     |         |        |             | Speed   | Grade |     |       |      | Unit |
|                   |                                          |                | -       | 5      | -           | 6       | -     | 7   | -1    | 10   |      |
|                   |                                          |                | Min     | Max    | Min         | Max     | Min   | Max | Min   | Max  |      |
| t <sub>PD1</sub>  | Input to non-registered output           | C1 = 35 pF     |         | 5.0    |             | 6.0     |       | 7.5 |       | 10.0 | ns   |
| t <sub>PD2</sub>  | I/O input to non-registered output       | C1 = 35 pF     |         | 5.0    |             | 6.0     |       | 7.5 |       | 10.0 | ns   |
| t <sub>SU</sub>   | Global clock setup time                  |                | 2.9     |        | 4.0         |         | 5.0   |     | 7.0   |      | ns   |
| t <sub>H</sub>    | Global clock hold time                   |                | 0.0     |        | 0.0         |         | 0.0   |     | 0.0   |      | ns   |
| t <sub>FSU</sub>  | Global clock setup time of fast input    |                | 2.5     |        | 2.5         |         | 2.5   |     | 3.0   |      | ns   |
| t <sub>FH</sub>   | Global clock hold time of fast input     |                | 0.0     |        | 0.0         |         | 0.0   |     | 0.5   |      | ns   |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF     |         | 3.2    |             | 3.5     |       | 4.3 |       | 5.0  | ns   |
| t <sub>CH</sub>   | Global clock high time                   |                | 2.0     |        | 2.5         |         | 3.0   |     | 4.0   |      | ns   |
| t <sub>CL</sub>   | Global clock low time                    |                | 2.0     |        | 2.5         |         | 3.0   |     | 4.0   |      | ns   |
| t <sub>ASU</sub>  | Array clock setup time                   |                | 0.7     |        | 0.9         |         | 1.1   |     | 2.0   |      | ns   |
| t <sub>AH</sub>   | Array clock hold time                    |                | 1.8     |        | 2.1         |         | 2.7   |     | 3.0   |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF     |         | 5.4    |             | 6.6     |       | 8.2 |       | 10.0 | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                | 2.5     |        | 2.5         |         | 3.0   |     | 4.0   |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                | 2.5     |        | 2.5         |         | 3.0   |     | 4.0   |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (2)            | 2.5     |        | 2.5         |         | 3.0   |     | 4.0   |      | ns   |
| t <sub>ODH</sub>  | Output data hold time after clock        | C1 = 35 pF (3) | 1.0     |        | 1.0         |         | 1.0   |     | 1.0   |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock period              |                |         | 5.7    |             | 7.0     |       | 8.6 |       | 10.0 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (4)            | 175.4   |        | 142.9       |         | 116.3 |     | 100.0 |      | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period               |                |         | 5.7    |             | 7.0     |       | 8.6 |       | 10.0 | ns   |

| Table 2           | 9. EPM7064\$ External Timi               | ing Parameters | (Part 2 | 2 of 2) | No    | te (1) |       |     |       |      |      |
|-------------------|------------------------------------------|----------------|---------|---------|-------|--------|-------|-----|-------|------|------|
| Symbol            | Parameter                                | Conditions     |         |         |       | Speed  | Grade |     |       |      | Unit |
|                   |                                          |                | -       | -5 -6   |       |        | -7    |     | -10   |      |      |
|                   |                                          |                | Min     | Max     | Min   | Max    | Min   | Max | Min   | Max  |      |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF     |         | 5.4     |       | 6.7    |       | 7.5 |       | 10.0 | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                | 2.5     |         | 2.5   |        | 3.0   |     | 4.0   |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                | 2.5     |         | 2.5   |        | 3.0   |     | 4.0   |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (2)            | 2.5     |         | 2.5   |        | 3.0   |     | 4.0   |      | ns   |
| t <sub>ODH</sub>  | Output data hold time after clock        | C1 = 35 pF (3) | 1.0     |         | 1.0   |        | 1.0   |     | 1.0   |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock period              |                |         | 5.7     |       | 7.1    |       | 8.0 |       | 10.0 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (4)            | 175.4   |         | 140.8 |        | 125.0 |     | 100.0 |      | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period               |                |         | 5.7     |       | 7.1    |       | 8.0 |       | 10.0 | ns   |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (4)            | 175.4   |         | 140.8 |        | 125.0 |     | 100.0 |      | MHz  |
| f <sub>MAX</sub>  | Maximum clock frequency                  | (5)            | 250.0   |         | 200.0 |        | 166.7 |     | 125.0 |      | MHz  |

| Table 3           | O. EPM7064\$ Internal Tim      | ing Parameters | (Part | 1 of 2) | No  | te (1) |       |     |     |     |      |
|-------------------|--------------------------------|----------------|-------|---------|-----|--------|-------|-----|-----|-----|------|
| Symbol            | Parameter                      | Conditions     |       |         |     | Speed  | Grade |     |     |     | Unit |
|                   |                                |                | -     | -5      |     | 6      | -7    |     | -10 |     |      |
|                   |                                |                | Min   | Max     | Min | Max    | Min   | Max | Min | Max |      |
| $t_{IN}$          | Input pad and buffer delay     |                |       | 0.2     |     | 0.2    |       | 0.5 |     | 0.5 | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay |                |       | 0.2     |     | 0.2    |       | 0.5 |     | 0.5 | ns   |
| t <sub>FIN</sub>  | Fast input delay               |                |       | 2.2     |     | 2.6    |       | 1.0 |     | 1.0 | ns   |
| t <sub>SEXP</sub> | Shared expander delay          |                |       | 3.1     |     | 3.8    |       | 4.0 |     | 5.0 | ns   |
| t <sub>PEXP</sub> | Parallel expander delay        |                |       | 0.9     |     | 1.1    |       | 0.8 |     | 0.8 | ns   |
| $t_{LAD}$         | Logic array delay              |                |       | 2.6     |     | 3.2    |       | 3.0 |     | 5.0 | ns   |
| t <sub>LAC</sub>  | Logic control array delay      |                |       | 2.5     |     | 3.2    |       | 3.0 |     | 5.0 | ns   |
| t <sub>IOE</sub>  | Internal output enable delay   |                |       | 0.7     |     | 0.8    |       | 2.0 |     | 2.0 | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay    | C1 = 35 pF     |       | 0.2     |     | 0.3    |       | 2.0 |     | 1.5 | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay    | C1 = 35 pF (6) |       | 0.7     |     | 0.8    |       | 2.5 |     | 2.0 | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay    | C1 = 35 pF     |       | 5.2     |     | 5.3    |       | 7.0 |     | 5.5 | ns   |
| $t_{ZX1}$         | Output buffer enable delay     | C1 = 35 pF     |       | 4.0     |     | 4.0    |       | 4.0 |     | 5.0 | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay     | C1 = 35 pF (6) |       | 4.5     |     | 4.5    |       | 4.5 |     | 5.5 | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay     | C1 = 35 pF     |       | 9.0     |     | 9.0    |       | 9.0 |     | 9.0 | ns   |
| $t_{XZ}$          | Output buffer disable delay    | C1 = 5 pF      |       | 4.0     |     | 4.0    |       | 4.0 |     | 5.0 | ns   |
| t <sub>SU</sub>   | Register setup time            |                | 0.8   |         | 1.0 |        | 3.0   |     | 2.0 |     | ns   |
| t <sub>H</sub>    | Register hold time             |                | 1.7   |         | 2.0 |        | 2.0   |     | 3.0 |     | ns   |

Tables 31 and 32 show the EPM7128S AC operating conditions.

| Table 3           | 11. EPM7128\$ External Time              | ing Parameters | : No  | te (1) |       |       |       |      |       |      |      |
|-------------------|------------------------------------------|----------------|-------|--------|-------|-------|-------|------|-------|------|------|
| Symbol            | Parameter                                | Conditions     |       |        |       | Speed | Grade | )    |       |      | Unit |
|                   |                                          |                | -     | 6      | -     | -7    |       | 10   | -15   |      |      |
|                   |                                          |                | Min   | Max    | Min   | Max   | Min   | Max  | Min   | Max  |      |
| t <sub>PD1</sub>  | Input to non-registered output           | C1 = 35 pF     |       | 6.0    |       | 7.5   |       | 10.0 |       | 15.0 | ns   |
| t <sub>PD2</sub>  | I/O input to non-registered output       | C1 = 35 pF     |       | 6.0    |       | 7.5   |       | 10.0 |       | 15.0 | ns   |
| t <sub>SU</sub>   | Global clock setup time                  |                | 3.4   |        | 6.0   |       | 7.0   |      | 11.0  |      | ns   |
| t <sub>H</sub>    | Global clock hold time                   |                | 0.0   |        | 0.0   |       | 0.0   |      | 0.0   |      | ns   |
| t <sub>FSU</sub>  | Global clock setup time of fast input    |                | 2.5   |        | 3.0   |       | 3.0   |      | 3.0   |      | ns   |
| t <sub>FH</sub>   | Global clock hold time of fast input     |                | 0.0   |        | 0.5   |       | 0.5   |      | 0.0   |      | ns   |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF     |       | 4.0    |       | 4.5   |       | 5.0  |       | 8.0  | ns   |
| t <sub>CH</sub>   | Global clock high time                   |                | 3.0   |        | 3.0   |       | 4.0   |      | 5.0   |      | ns   |
| t <sub>CL</sub>   | Global clock low time                    |                | 3.0   |        | 3.0   |       | 4.0   |      | 5.0   |      | ns   |
| t <sub>ASU</sub>  | Array clock setup time                   |                | 0.9   |        | 3.0   |       | 2.0   |      | 4.0   |      | ns   |
| t <sub>AH</sub>   | Array clock hold time                    |                | 1.8   |        | 2.0   |       | 5.0   |      | 4.0   |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF     |       | 6.5    |       | 7.5   |       | 10.0 |       | 15.0 | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                | 3.0   |        | 3.0   |       | 4.0   |      | 6.0   |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                | 3.0   |        | 3.0   |       | 4.0   |      | 6.0   |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (2)            | 3.0   |        | 3.0   |       | 4.0   |      | 6.0   |      | ns   |
| t <sub>ODH</sub>  | Output data hold time after clock        | C1 = 35 pF (3) | 1.0   |        | 1.0   |       | 1.0   |      | 1.0   |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock period              |                |       | 6.8    |       | 8.0   |       | 10.0 |       | 13.0 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (4)            | 147.1 |        | 125.0 |       | 100.0 |      | 76.9  |      | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period               |                |       | 6.8    |       | 8.0   |       | 10.0 |       | 13.0 | ns   |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (4)            | 147.1 |        | 125.0 |       | 100.0 |      | 76.9  |      | MHz  |
| f <sub>MAX</sub>  | Maximum clock frequency                  | (5)            | 166.7 |        | 166.7 |       | 125.0 |      | 100.0 |      | MHz  |

| Table 33. EPM7160S External Timing Parameters (Part 2 of 2) Note (1) |                                        |            |       |               |       |     |       |      |       |      |     |  |
|----------------------------------------------------------------------|----------------------------------------|------------|-------|---------------|-------|-----|-------|------|-------|------|-----|--|
| Symbol                                                               | Parameter                              | Conditions |       | Speed Grade   |       |     |       |      |       |      |     |  |
|                                                                      |                                        |            | -     | -6 -7 -10 -15 |       |     |       |      |       |      |     |  |
|                                                                      |                                        |            | Min   | Max           | Min   | Max | Min   | Max  | Min   | Max  |     |  |
| t <sub>ACNT</sub>                                                    | Minimum array clock period             |            |       | 6.7           |       | 8.2 |       | 10.0 |       | 13.0 | ns  |  |
| f <sub>ACNT</sub>                                                    | Maximum internal array clock frequency | (4)        | 149.3 |               | 122.0 |     | 100.0 |      | 76.9  |      | MHz |  |
| f <sub>MAX</sub>                                                     | Maximum clock frequency                | (5)        | 166.7 |               | 166.7 |     | 125.0 |      | 100.0 |      | MHz |  |

| Table 3           | 4. EPM7160\$ Internal Tim         | ing Parameters | (Part | 1 of 2) | No  | te (1) |       |     |     |      |      |
|-------------------|-----------------------------------|----------------|-------|---------|-----|--------|-------|-----|-----|------|------|
| Symbol            | Parameter                         | Conditions     |       |         |     | Speed  | Grade |     |     |      | Unit |
|                   |                                   |                | -     | 6       | -   | 7      | -10   |     | -1  | 15   |      |
|                   |                                   |                | Min   | Max     | Min | Max    | Min   | Max | Min | Max  |      |
| t <sub>IN</sub>   | Input pad and buffer delay        |                |       | 0.2     |     | 0.3    |       | 0.5 |     | 2.0  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay    |                |       | 0.2     |     | 0.3    |       | 0.5 |     | 2.0  | ns   |
| t <sub>FIN</sub>  | Fast input delay                  |                |       | 2.6     |     | 3.2    |       | 1.0 |     | 2.0  | ns   |
| t <sub>SEXP</sub> | Shared expander delay             |                |       | 3.6     |     | 4.3    |       | 5.0 |     | 8.0  | ns   |
| t <sub>PEXP</sub> | Parallel expander delay           |                |       | 1.0     |     | 1.3    |       | 0.8 |     | 1.0  | ns   |
| $t_{LAD}$         | Logic array delay                 |                |       | 2.8     |     | 3.4    |       | 5.0 |     | 6.0  | ns   |
| t <sub>LAC</sub>  | Logic control array delay         |                |       | 2.8     |     | 3.4    |       | 5.0 |     | 6.0  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay      |                |       | 0.7     |     | 0.9    |       | 2.0 |     | 3.0  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay       | C1 = 35 pF     |       | 0.4     |     | 0.5    |       | 1.5 |     | 4.0  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay       | C1 = 35 pF (6) |       | 0.9     |     | 1.0    |       | 2.0 |     | 5.0  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay       | C1 = 35 pF     |       | 5.4     |     | 5.5    |       | 5.5 |     | 8.0  | ns   |
| $t_{ZX1}$         | Output buffer enable delay        | C1 = 35 pF     |       | 4.0     |     | 4.0    |       | 5.0 |     | 6.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay        | C1 = 35 pF (6) |       | 4.5     |     | 4.5    |       | 5.5 |     | 7.0  | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay        | C1 = 35 pF     |       | 9.0     |     | 9.0    |       | 9.0 |     | 10.0 | ns   |
| t <sub>XZ</sub>   | Output buffer disable delay       | C1 = 5 pF      |       | 4.0     |     | 4.0    |       | 5.0 |     | 6.0  | ns   |
| t <sub>SU</sub>   | Register setup time               |                | 1.0   |         | 1.2 |        | 2.0   |     | 4.0 |      | ns   |
| t <sub>H</sub>    | Register hold time                |                | 1.6   |         | 2.0 |        | 3.0   |     | 4.0 |      | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input |                | 1.9   |         | 2.2 |        | 3.0   |     | 2.0 |      | ns   |
| t <sub>FH</sub>   | Register hold time of fast input  |                | 0.6   |         | 0.8 |        | 0.5   |     | 1.0 |      | ns   |
| $t_{RD}$          | Register delay                    |                |       | 1.3     |     | 1.6    |       | 2.0 |     | 1.0  | ns   |
| t <sub>COMB</sub> | Combinatorial delay               |                |       | 1.0     |     | 1.3    |       | 2.0 |     | 1.0  | ns   |
| t <sub>IC</sub>   | Array clock delay                 |                |       | 2.9     |     | 3.5    |       | 5.0 |     | 6.0  | ns   |
| t <sub>EN</sub>   | Register enable time              |                |       | 2.8     |     | 3.4    |       | 5.0 |     | 6.0  | ns   |
| t <sub>GLOB</sub> | Global control delay              |                |       | 2.0     |     | 2.4    |       | 1.0 |     | 1.0  | ns   |
| t <sub>PRE</sub>  | Register preset time              |                |       | 2.4     |     | 3.0    |       | 3.0 |     | 4.0  | ns   |

Tables 37 and 38 show the EPM7256S AC operating conditions.

| Symbol            | Parameter                                                         | Conditions               | Speed Grade |     |        |      |        |      | Unit     |
|-------------------|-------------------------------------------------------------------|--------------------------|-------------|-----|--------|------|--------|------|----------|
|                   |                                                                   |                          | -7 -10      |     |        |      | -15    |      | Oiiit    |
|                   |                                                                   |                          | Min         | Max | Min    | Max  | Min    | Max  |          |
| 4                 | Innut to non variatored output                                    | C4 25 pF                 | IVIIII      | 7.5 | IVIIII | 10.0 | IVIIII | 15.0 |          |
| t <sub>PD1</sub>  | Input to non-registered output I/O input to non-registered output | C1 = 35 pF<br>C1 = 35 pF |             | 7.5 |        | 10.0 |        | 15.0 | ns<br>ns |
| t <sub>SU</sub>   | Global clock setup time                                           |                          | 3.9         |     | 7.0    |      | 11.0   |      | ns       |
| t <sub>H</sub>    | Global clock hold time                                            |                          | 0.0         |     | 0.0    |      | 0.0    |      | ns       |
| t <sub>FSU</sub>  | Global clock setup time of fast input                             |                          | 3.0         |     | 3.0    |      | 3.0    |      | ns       |
| t <sub>FH</sub>   | Global clock hold time of fast input                              |                          | 0.0         |     | 0.5    |      | 0.0    |      | ns       |
| t <sub>CO1</sub>  | Global clock to output delay                                      | C1 = 35 pF               |             | 4.7 |        | 5.0  |        | 8.0  | ns       |
| t <sub>CH</sub>   | Global clock high time                                            |                          | 3.0         |     | 4.0    |      | 5.0    |      | ns       |
| t <sub>CL</sub>   | Global clock low time                                             |                          | 3.0         |     | 4.0    |      | 5.0    |      | ns       |
| t <sub>ASU</sub>  | Array clock setup time                                            |                          | 0.8         |     | 2.0    |      | 4.0    |      | ns       |
| t <sub>AH</sub>   | Array clock hold time                                             |                          | 1.9         |     | 3.0    |      | 4.0    |      | ns       |
| t <sub>ACO1</sub> | Array clock to output delay                                       | C1 = 35 pF               |             | 7.8 |        | 10.0 |        | 15.0 | ns       |
| t <sub>ACH</sub>  | Array clock high time                                             |                          | 3.0         |     | 4.0    |      | 6.0    |      | ns       |
| t <sub>ACL</sub>  | Array clock low time                                              |                          | 3.0         |     | 4.0    |      | 6.0    |      | ns       |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset                          | (2)                      | 3.0         |     | 4.0    |      | 6.0    |      | ns       |
| t <sub>ODH</sub>  | Output data hold time after clock                                 | C1 = 35 pF (3)           | 1.0         |     | 1.0    |      | 1.0    |      | ns       |
| t <sub>CNT</sub>  | Minimum global clock period                                       |                          |             | 7.8 |        | 10.0 |        | 13.0 | ns       |
| f <sub>CNT</sub>  | Maximum internal global clock frequency                           | (4)                      | 128.2       |     | 100.0  |      | 76.9   |      | MHz      |
| t <sub>ACNT</sub> | Minimum array clock period                                        |                          |             | 7.8 |        | 10.0 |        | 13.0 | ns       |
| f <sub>ACNT</sub> | Maximum internal array clock frequency                            | (4)                      | 128.2       |     | 100.0  |      | 76.9   |      | MHz      |
| f <sub>MAX</sub>  | Maximum clock frequency                                           | (5)                      | 166.7       |     | 125.0  |      | 100.0  |      | MHz      |

| Symbol            | Parameter                         | Conditions     | Speed Grade |      |     |      |     |      | Unit |
|-------------------|-----------------------------------|----------------|-------------|------|-----|------|-----|------|------|
|                   |                                   |                | -7          |      | -10 |      | -15 |      |      |
|                   |                                   |                | Min         | Max  | Min | Max  | Min | Max  |      |
| t <sub>IN</sub>   | Input pad and buffer delay        |                |             | 0.3  |     | 0.5  |     | 2.0  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay    |                |             | 0.3  |     | 0.5  |     | 2.0  | ns   |
| t <sub>FIN</sub>  | Fast input delay                  |                |             | 3.4  |     | 1.0  |     | 2.0  | ns   |
| t <sub>SEXP</sub> | Shared expander delay             |                |             | 3.9  |     | 5.0  |     | 8.0  | ns   |
| $t_{PEXP}$        | Parallel expander delay           |                |             | 1.1  |     | 0.8  |     | 1.0  | ns   |
| $t_{LAD}$         | Logic array delay                 |                |             | 2.6  |     | 5.0  |     | 6.0  | ns   |
| t <sub>LAC</sub>  | Logic control array delay         |                |             | 2.6  |     | 5.0  |     | 6.0  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay      |                |             | 0.8  |     | 2.0  |     | 3.0  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay       | C1 = 35 pF     |             | 0.5  |     | 1.5  |     | 4.0  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay       | C1 = 35 pF (6) |             | 1.0  |     | 2.0  |     | 5.0  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay       | C1 = 35 pF     |             | 5.5  |     | 5.5  |     | 8.0  | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay        | C1 = 35 pF     |             | 4.0  |     | 5.0  |     | 6.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay        | C1 = 35 pF (6) |             | 4.5  |     | 5.5  |     | 7.0  | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay        | C1 = 35 pF     |             | 9.0  |     | 9.0  |     | 10.0 | ns   |
| $t_{XZ}$          | Output buffer disable delay       | C1 = 5 pF      |             | 4.0  |     | 5.0  |     | 6.0  | ns   |
| t <sub>SU</sub>   | Register setup time               |                | 1.1         |      | 2.0 |      | 4.0 |      | ns   |
| t <sub>H</sub>    | Register hold time                |                | 1.6         |      | 3.0 |      | 4.0 |      | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input |                | 2.4         |      | 3.0 |      | 2.0 |      | ns   |
| t <sub>FH</sub>   | Register hold time of fast input  |                | 0.6         |      | 0.5 |      | 1.0 |      | ns   |
| $t_{RD}$          | Register delay                    |                |             | 1.1  |     | 2.0  |     | 1.0  | ns   |
| t <sub>COMB</sub> | Combinatorial delay               |                |             | 1.1  |     | 2.0  |     | 1.0  | ns   |
| t <sub>IC</sub>   | Array clock delay                 |                |             | 2.9  |     | 5.0  |     | 6.0  | ns   |
| $t_{EN}$          | Register enable time              |                |             | 2.6  |     | 5.0  |     | 6.0  | ns   |
| t <sub>GLOB</sub> | Global control delay              |                |             | 2.8  |     | 1.0  |     | 1.0  | ns   |
| t <sub>PRE</sub>  | Register preset time              |                |             | 2.7  |     | 3.0  |     | 4.0  | ns   |
| t <sub>CLR</sub>  | Register clear time               |                |             | 2.7  |     | 3.0  |     | 4.0  | ns   |
| t <sub>PIA</sub>  | PIA delay                         | (7)            |             | 3.0  |     | 1.0  |     | 2.0  | ns   |
| t <sub>LPA</sub>  | Low-power adder                   | (8)            |             | 10.0 | İ   | 11.0 |     | 13.0 | ns   |

#### Notes to tables:

- These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path.
- (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (5) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- (6) Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use.
- (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (8) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $\mathbf{t_{ACL}}$ , and  $\mathbf{t_{CPPW}}$  parameters for macrocells running in the low-power mode.

# Power Consumption

Supply power (P) versus frequency ( $f_{MAX}$  in MHz) for MAX 7000 devices is calculated with the following equation:

$$P = P_{INT} + P_{IO} = I_{CCINT} \times V_{CC} + P_{IO}$$

The  $P_{IO}$  value, which depends on the device output load characteristics and switching frequency, can be calculated using the guidelines given in *Application Note* 74 (*Evaluating Power for Altera Devices*).

The I<sub>CCINT</sub> value, which depends on the switching frequency and the application logic, is calculated with the following equation:

$$I_{CCINT} =$$

$$A \times MC_{TON} + B \times (MC_{DEV} - MC_{TON}) + C \times MC_{USED} \times f_{MAX} \times tog_{USED}$$

The parameters in this equation are shown below:

 $MC_{TON}$  = Number of macrocells with the Turbo Bit option turned on,

as reported in the MAX+PLUS II Report File (.rpt)

 $MC_{DEV}$  = Number of macrocells in the device

MC<sub>USED</sub> = Total number of macrocells in the design, as reported

in the MAX+PLUS II Report File (.rpt)

 $f_{MAX}$  = Highest clock frequency to the device

tog<sub>LC</sub> = Average ratio of logic cells toggling at each clock

(typically 0.125)

A, B, C = Constants, shown in Table 39

| Table 39. MAX 7000 I <sub>CC</sub> Equation Constants |      |      |       |  |  |  |
|-------------------------------------------------------|------|------|-------|--|--|--|
| Device                                                | Α    | В    | С     |  |  |  |
| EPM7032                                               | 1.87 | 0.52 | 0.144 |  |  |  |
| EPM7064                                               | 1.63 | 0.74 | 0.144 |  |  |  |
| EPM7096                                               | 1.63 | 0.74 | 0.144 |  |  |  |
| EPM7128E                                              | 1.17 | 0.54 | 0.096 |  |  |  |
| EPM7160E                                              | 1.17 | 0.54 | 0.096 |  |  |  |
| EPM7192E                                              | 1.17 | 0.54 | 0.096 |  |  |  |
| EPM7256E                                              | 1.17 | 0.54 | 0.096 |  |  |  |
| EPM7032S                                              | 0.93 | 0.40 | 0.040 |  |  |  |
| EPM7064S                                              | 0.93 | 0.40 | 0.040 |  |  |  |
| EPM7128S                                              | 0.93 | 0.40 | 0.040 |  |  |  |
| EPM7160S                                              | 0.93 | 0.40 | 0.040 |  |  |  |
| EPM7192S                                              | 0.93 | 0.40 | 0.040 |  |  |  |
| EPM7256S                                              | 0.93 | 0.40 | 0.040 |  |  |  |

This calculation provides an  $I_{CC}$  estimate based on typical conditions using a pattern of a 16-bit, loadable, enabled, up/down counter in each LAB with no output load. Actual  $I_{CC}$  values should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions.

Figure 14 shows typical supply current versus frequency for MAX 7000 devices.

Figure 14. I<sub>CC</sub> vs. Frequency for MAX 7000 Devices (Part 1 of 2)



#### EPM7096

