# E·XFL

#### Intel - EPM7160STC100-10N Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

#### Applications of Embedded - CPLDs

#### Details

| Product Status                  | Obsolete                                                     |
|---------------------------------|--------------------------------------------------------------|
| Programmable Type               | In System Programmable                                       |
| Delay Time tpd(1) Max           | 10 ns                                                        |
| Voltage Supply - Internal       | 4.75V ~ 5.25V                                                |
| Number of Logic Elements/Blocks | 10                                                           |
| Number of Macrocells            | 160                                                          |
| Number of Gates                 | 3200                                                         |
| Number of I/O                   | 84                                                           |
| Operating Temperature           | 0°C ~ 70°C (TA)                                              |
| Mounting Type                   | Surface Mount                                                |
| Package / Case                  | 100-TQFP                                                     |
| Supplier Device Package         | 100-TQFP (14x14)                                             |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7160stc100-10n |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

The MAX 7000 architecture supports 100% TTL emulation and high-density integration of SSI, MSI, and LSI logic functions. The MAX 7000 architecture easily integrates multiple devices ranging from PALs, GALs, and 22V10s to MACH and pLSI devices. MAX 7000 devices are available in a wide range of packages, including PLCC, PGA, PQFP, RQFP, and TQFP packages. See Table 5.

| Table 5. M. | Table 5. MAX 7000 Maximum User I/O Pins     Note (1) |                    |                    |                    |                    |                     |                     |                     |                    |                    |                     |                     |
|-------------|------------------------------------------------------|--------------------|--------------------|--------------------|--------------------|---------------------|---------------------|---------------------|--------------------|--------------------|---------------------|---------------------|
| Device      | 44-<br>Pin<br>PLCC                                   | 44-<br>Pin<br>PQFP | 44-<br>Pin<br>TQFP | 68-<br>Pin<br>PLCC | 84-<br>Pin<br>PLCC | 100-<br>Pin<br>PQFP | 100-<br>Pin<br>TQFP | 160-<br>Pin<br>PQFP | 160-<br>Pin<br>PGA | 192-<br>Pin<br>PGA | 208-<br>Pin<br>PQFP | 208-<br>Pin<br>RQFP |
| EPM7032     | 36                                                   | 36                 | 36                 |                    |                    |                     |                     |                     |                    |                    |                     |                     |
| EPM7032S    | 36                                                   |                    | 36                 |                    |                    |                     |                     |                     |                    |                    |                     |                     |
| EPM7064     | 36                                                   |                    | 36                 | 52                 | 68                 | 68                  |                     |                     |                    |                    |                     |                     |
| EPM7064S    | 36                                                   |                    | 36                 |                    | 68                 |                     | 68                  |                     |                    |                    |                     |                     |
| EPM7096     |                                                      |                    |                    | 52                 | 64                 | 76                  |                     |                     |                    |                    |                     |                     |
| EPM7128E    |                                                      |                    |                    |                    | 68                 | 84                  |                     | 100                 |                    |                    |                     |                     |
| EPM7128S    |                                                      |                    |                    |                    | 68                 | 84                  | 84 (2)              | 100                 |                    |                    |                     |                     |
| EPM7160E    |                                                      |                    |                    |                    | 64                 | 84                  |                     | 104                 |                    |                    |                     |                     |
| EPM7160S    |                                                      |                    |                    |                    | 64                 |                     | 84 (2)              | 104                 |                    |                    |                     |                     |
| EPM7192E    |                                                      |                    |                    |                    |                    |                     |                     | 124                 | 124                |                    |                     |                     |
| EPM7192S    |                                                      |                    |                    |                    |                    |                     |                     | 124                 |                    |                    |                     |                     |
| EPM7256E    |                                                      |                    |                    |                    |                    |                     |                     | 132 (2)             |                    | 164                |                     | 164                 |
| EPM7256S    |                                                      |                    |                    |                    |                    |                     |                     |                     |                    |                    | 164 (2)             | 164                 |

Notes:

 When the JTAG interface in MAX 7000S devices is used for either boundary-scan testing or for ISP, four I/O pins become JTAG pins.

(2) Perform a complete thermal analysis before committing a design to this device package. For more information, see the *Operating Requirements for Altera Devices Data Sheet*.

MAX 7000 devices use CMOS EEPROM cells to implement logic functions. The user-configurable MAX 7000 architecture accommodates a variety of independent combinatorial and sequential logic functions. The devices can be reprogrammed for quick and efficient iterations during design development and debug cycles, and can be programmed and erased up to 100 times.

MAX 7000 devices contain from 32 to 256 macrocells that are combined into groups of 16 macrocells, called logic array blocks (LABs). Each macrocell has a programmable-AND/fixed-OR array and a configurable register with independently programmable clock, clock enable, clear, and preset functions. To build complex logic functions, each macrocell can be supplemented with both shareable expander product terms and highspeed parallel expander product terms to provide up to 32 product terms per macrocell.

The MAX 7000 family provides programmable speed/power optimization. Speed-critical portions of a design can run at high speed/full power, while the remaining portions run at reduced speed/low power. This speed/power optimization feature enables the designer to configure one or more macrocells to operate at 50% or lower power while adding only a nominal timing delay. MAX 7000E and MAX 7000S devices also provide an option that reduces the slew rate of the output buffers, minimizing noise transients when non-speed-critical signals are switching. The output drivers of all MAX 7000 devices (except 44-pin devices) can be set for either 3.3-V or 5.0-V operation, allowing MAX 7000 devices to be used in mixed-voltage systems.

The MAX 7000 family is supported by Altera development systems, which are integrated packages that offer schematic, text—including VHDL, Verilog HDL, and the Altera Hardware Description Language (AHDL)— and waveform design entry, compilation and logic synthesis, simulation and timing analysis, and device programming. The software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX-workstation-based EDA tools. The software runs on Windows-based PCs, as well as Sun SPARCstation, and HP 9000 Series 700/800 workstations.

-

For more information on development tools, see the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet.

# Functional Description

The MAX 7000 architecture includes the following elements:

- Logic array blocks
- Macrocells
- Expander product terms (shareable and parallel)
- Programmable interconnect array
- I/O control blocks

The compiler can allocate up to three sets of up to five parallel expanders automatically to the macrocells that require additional product terms. Each set of five parallel expanders incurs a small, incremental timing delay ( $t_{PEXP}$ ). For example, if a macrocell requires 14 product terms, the Compiler uses the five dedicated product terms within the macrocell and allocates two sets of parallel expanders; the first set includes five product terms and the second set includes four product terms, increasing the total delay by  $2 \times t_{PEXP}$ .

Two groups of 8 macrocells within each LAB (e.g., macrocells 1 through 8 and 9 through 16) form two chains to lend or borrow parallel expanders. A macrocell borrows parallel expanders from lowernumbered macrocells. For example, macrocell 8 can borrow parallel expanders from macrocell 7, from macrocells 7 and 6, or from macrocells 7, 6, and 5. Within each group of 8, the lowest-numbered macrocell can only lend parallel expanders and the highest-numbered macrocell can only borrow them. Figure 6 shows how parallel expanders can be borrowed from a neighboring macrocell.

#### Figure 6. Parallel Expanders



Unused product terms in a macrocell can be allocated to a neighboring macrocell.



For more information on using the Jam language, refer to AN 122: Using Jam STAPL for ISP & ICR via an Embedded Processor.

The ISP circuitry in MAX 7000S devices is compatible with IEEE Std. 1532 specification. The IEEE Std. 1532 is a standard developed to allow concurrent ISP between multiple PLD vendors.

#### **Programming Sequence**

During in-system programming, instructions, addresses, and data are shifted into the MAX 7000S device through the TDI input pin. Data is shifted out through the TDO output pin and compared against the expected data.

Programming a pattern into the device requires the following six ISP stages. A stand-alone verification of a programmed pattern involves only stages 1, 2, 5, and 6.

- 1. *Enter ISP*. The enter ISP stage ensures that the I/O pins transition smoothly from user mode to ISP mode. The enter ISP stage requires 1 ms.
- 2. *Check ID*. Before any program or verify process, the silicon ID is checked. The time required to read this silicon ID is relatively small compared to the overall programming time.
- 3. *Bulk Erase.* Erasing the device in-system involves shifting in the instructions to erase the device and applying one erase pulse of 100 ms.
- 4. *Program*. Programming the device in-system involves shifting in the address and data and then applying the programming pulse to program the EEPROM cells. This process is repeated for each EEPROM address.
- 5. *Verify.* Verifying an Altera device in-system involves shifting in addresses, applying the read pulse to verify the EEPROM cells, and shifting out the data for comparison. This process is repeated for each EEPROM address.
- 6. *Exit ISP*. An exit ISP stage ensures that the I/O pins transition smoothly from ISP mode to user mode. The exit ISP stage requires 1 ms.

The programming times described in Tables 6 through 8 are associated

| Table 6. MAX 7000S t <sub>PULSE</sub> & Cycle <sub>TCK</sub> Values |                         |                       |                         |                       |  |  |  |
|---------------------------------------------------------------------|-------------------------|-----------------------|-------------------------|-----------------------|--|--|--|
| Device                                                              | Progra                  | imming                | Stand-Alone             | e Verification        |  |  |  |
|                                                                     | t <sub>PPULSE</sub> (s) | Cycle <sub>PTCK</sub> | t <sub>VPULSE</sub> (s) | Cycle <sub>VTCK</sub> |  |  |  |
| EPM7032S                                                            | 4.02                    | 342,000               | 0.03                    | 200,000               |  |  |  |
| EPM7064S                                                            | 4.50                    | 504,000               | 0.03                    | 308,000               |  |  |  |
| EPM7128S                                                            | 5.11                    | 832,000               | 0.03                    | 528,000               |  |  |  |
| EPM7160S                                                            | 5.35                    | 1,001,000             | 0.03                    | 640,000               |  |  |  |
| EPM7192S                                                            | 5.71                    | 1,192,000             | 0.03                    | 764,000               |  |  |  |
| EPM7256S                                                            | 6.43                    | 1,603,000             | 0.03                    | 1,024,000             |  |  |  |

with the worst-case method using the enhanced ISP algorithm.

Tables 7 and 8 show the in-system programming and stand alone verification times for several common test clock frequencies.

| Table 7. MAX 7000S In-System Programming Times for Different Test Clock Frequencies |        |       |       |       |         |         |         |        |       |
|-------------------------------------------------------------------------------------|--------|-------|-------|-------|---------|---------|---------|--------|-------|
| Device                                                                              |        |       |       | 1     | тск     |         |         |        | Units |
|                                                                                     | 10 MHz | 5 MHz | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz |       |
| EPM7032S                                                                            | 4.06   | 4.09  | 4.19  | 4.36  | 4.71    | 5.73    | 7.44    | 10.86  | S     |
| EPM7064S                                                                            | 4.55   | 4.60  | 4.76  | 5.01  | 5.51    | 7.02    | 9.54    | 14.58  | S     |
| EPM7128S                                                                            | 5.19   | 5.27  | 5.52  | 5.94  | 6.77    | 9.27    | 13.43   | 21.75  | S     |
| EPM7160S                                                                            | 5.45   | 5.55  | 5.85  | 6.35  | 7.35    | 10.35   | 15.36   | 25.37  | S     |
| EPM7192S                                                                            | 5.83   | 5.95  | 6.30  | 6.90  | 8.09    | 11.67   | 17.63   | 29.55  | S     |
| EPM7256S                                                                            | 6.59   | 6.75  | 7.23  | 8.03  | 9.64    | 14.45   | 22.46   | 38.49  | S     |

Table 8. MAX 7000S Stand-Alone Verification Times for Different Test Clock Frequencies

|          | 1      |                  |       |       |         |         |         |        |   |
|----------|--------|------------------|-------|-------|---------|---------|---------|--------|---|
| Device   |        | f <sub>TCK</sub> |       |       |         |         |         |        |   |
|          | 10 MHz | 5 MHz            | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz |   |
| EPM7032S | 0.05   | 0.07             | 0.13  | 0.23  | 0.43    | 1.03    | 2.03    | 4.03   | S |
| EPM7064S | 0.06   | 0.09             | 0.18  | 0.34  | 0.64    | 1.57    | 3.11    | 6.19   | S |
| EPM7128S | 0.08   | 0.14             | 0.29  | 0.56  | 1.09    | 2.67    | 5.31    | 10.59  | S |
| EPM7160S | 0.09   | 0.16             | 0.35  | 0.67  | 1.31    | 3.23    | 6.43    | 12.83  | S |
| EPM7192S | 0.11   | 0.18             | 0.41  | 0.79  | 1.56    | 3.85    | 7.67    | 15.31  | S |
| EPM7256S | 0.13   | 0.24             | 0.54  | 1.06  | 2.08    | 5.15    | 10.27   | 20.51  | S |

The instruction register length of MAX 7000S devices is 10 bits. Tables 10 and 11 show the boundary-scan register length and device IDCODE information for MAX 7000S devices.

| Table 10. MAX 7000S Boundary-Scan Register Length |                               |  |  |  |  |  |
|---------------------------------------------------|-------------------------------|--|--|--|--|--|
| Device                                            | Boundary-Scan Register Length |  |  |  |  |  |
| EPM7032S                                          | 1 (1)                         |  |  |  |  |  |
| EPM7064S                                          | 1 (1)                         |  |  |  |  |  |
| EPM7128S                                          | 288                           |  |  |  |  |  |
| EPM7160S                                          | 312                           |  |  |  |  |  |
| EPM7192S                                          | 360                           |  |  |  |  |  |
| EPM7256S                                          | 480                           |  |  |  |  |  |

Note:

 This device does not support JTAG boundary-scan testing. Selecting either the EXTEST or SAMPLE/PRELOAD instruction will select the one-bit bypass register.

| Table 11. 32 | Table 11. 32-Bit MAX 7000 Device IDCODE       Note (1) |                       |                                      |                         |  |  |  |  |  |  |
|--------------|--------------------------------------------------------|-----------------------|--------------------------------------|-------------------------|--|--|--|--|--|--|
| Device       |                                                        | IDCODE (32 Bits)      |                                      |                         |  |  |  |  |  |  |
|              | Version<br>(4 Bits)                                    | Part Number (16 Bits) | Manufacturer's<br>Identity (11 Bits) | <b>1 (1 Bit)</b><br>(2) |  |  |  |  |  |  |
| EPM7032S     | 0000                                                   | 0111 0000 0011 0010   | 00001101110                          | 1                       |  |  |  |  |  |  |
| EPM7064S     | 0000                                                   | 0111 0000 0110 0100   | 00001101110                          | 1                       |  |  |  |  |  |  |
| EPM7128S     | 0000                                                   | 0111 0001 0010 1000   | 00001101110                          | 1                       |  |  |  |  |  |  |
| EPM7160S     | 0000                                                   | 0111 0001 0110 0000   | 00001101110                          | 1                       |  |  |  |  |  |  |
| EPM7192S     | 0000                                                   | 0111 0001 1001 0010   | 00001101110                          | 1                       |  |  |  |  |  |  |
| EPM7256S     | 0000                                                   | 0111 0010 0101 0110   | 00001101110                          | 1                       |  |  |  |  |  |  |

Notes:

(1) The most significant bit (MSB) is on the left.

(2) The least significant bit (LSB) for all JTAG IDCODEs is 1.

# **Design Security** All MAX 7000 devices contain a programmable security bit that controls access to the data programmed into the device. When this bit is programmed, a proprietary design implemented in the device cannot be copied or retrieved. This feature provides a high level of design security because programmed data within EEPROM cells is invisible. The security bit that controls this function, as well as all other programmed data, is reset only when the device is reprogrammed.

### **Generic Testing**

Each MAX 7000 device is functionally tested. Complete testing of each programmable EEPROM bit and all internal logic elements ensures 100% programming yield. AC test measurements are taken under conditions equivalent to those shown in Figure 10. Test patterns can be used and then erased during early stages of the production flow.

#### Figure 10. MAX 7000 AC Test Conditions



# QFP Carrier & Development Socket

MAX 7000 and MAX 7000E devices in QFP packages with 100 or more pins are shipped in special plastic carriers to protect the QFP leads. The carrier is used with a prototype development socket and special programming hardware available from Altera. This carrier technology makes it possible to program, test, erase, and reprogram a device without exposing the leads to mechanical stress.



For detailed information and carrier dimensions, refer to the *QFP Carrier* & *Development Socket Data Sheet*.

MAX 7000S devices are not shipped in carriers.

# Operating Conditions

Tables 13 through 18 provide information about absolute maximum ratings, recommended operating conditions, operating conditions, and capacitance for 5.0-V MAX 7000 devices.

#### Table 13. MAX 7000 5.0-V Device Absolute Maximum Ratings Note (1)

| Symbol           | Parameter                  | Conditions                         | Min  | Max | Unit |
|------------------|----------------------------|------------------------------------|------|-----|------|
| V <sub>CC</sub>  | Supply voltage             | With respect to ground (2)         | -2.0 | 7.0 | V    |
| VI               | DC input voltage           |                                    | -2.0 | 7.0 | V    |
| I <sub>OUT</sub> | DC output current, per pin |                                    | -25  | 25  | mA   |
| T <sub>STG</sub> | Storage temperature        | No bias                            | -65  | 150 | °C   |
| T <sub>AMB</sub> | Ambient temperature        | Under bias                         | -65  | 135 | °C   |
| TJ               | Junction temperature       | Ceramic packages, under bias       |      | 150 | °C   |
|                  |                            | PQFP and RQFP packages, under bias |      | 135 | °C   |

| Table 1            | 4. MAX 7000 5.0-V Device Reco                       | ommended Operating Conditions |                |                          |      |
|--------------------|-----------------------------------------------------|-------------------------------|----------------|--------------------------|------|
| Symbol             | Parameter                                           | Conditions                    | Min            | Max                      | Unit |
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (3), (4), (5)                 | 4.75<br>(4.50) | 5.25<br>(5.50)           | V    |
| V <sub>CCIO</sub>  | Supply voltage for output drivers, 5.0-V operation  | (3), (4)                      | 4.75<br>(4.50) | 5.25<br>(5.50)           | V    |
|                    | Supply voltage for output drivers, 3.3-V operation  | (3), (4), (6)                 | 3.00<br>(3.00) | 3.60<br>(3.60)           | V    |
| V <sub>CCISP</sub> | Supply voltage during ISP                           | (7)                           | 4.75           | 5.25                     | V    |
| VI                 | Input voltage                                       |                               | -0.5 (8)       | V <sub>CCINT</sub> + 0.5 | V    |
| Vo                 | Output voltage                                      |                               | 0              | V <sub>CCIO</sub>        | V    |
| T <sub>A</sub>     | Ambient temperature                                 | For commercial use            | 0              | 70                       | °C   |
|                    |                                                     | For industrial use            | -40            | 85                       | °C   |
| TJ                 | Junction temperature                                | For commercial use            | 0              | 90                       | °C   |
|                    |                                                     | For industrial use            | -40            | 105                      | °C   |
| t <sub>R</sub>     | Input rise time                                     |                               |                | 40                       | ns   |
| t <sub>F</sub>     | Input fall time                                     |                               |                | 40                       | ns   |

| Table 1         | Table 15. MAX 7000 5.0-V Device DC Operating Conditions     Note (9) |                                                              |                         |                          |      |  |  |  |  |  |
|-----------------|----------------------------------------------------------------------|--------------------------------------------------------------|-------------------------|--------------------------|------|--|--|--|--|--|
| Symbol          | Parameter                                                            | Conditions                                                   | Min                     | Max                      | Unit |  |  |  |  |  |
| V <sub>IH</sub> | High-level input voltage                                             |                                                              | 2.0                     | V <sub>CCINT</sub> + 0.5 | V    |  |  |  |  |  |
| V <sub>IL</sub> | Low-level input voltage                                              |                                                              | -0.5 (8)                | 0.8                      | V    |  |  |  |  |  |
| V <sub>OH</sub> | 5.0-V high-level TTL output voltage                                  | $I_{OH}$ = -4 mA DC, $V_{CCIO}$ = 4.75 V (10)                | 2.4                     |                          | V    |  |  |  |  |  |
|                 | 3.3-V high-level TTL output voltage                                  | $I_{OH} = -4 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V} (10)$  | 2.4                     |                          | V    |  |  |  |  |  |
|                 | 3.3-V high-level CMOS output<br>voltage                              | $I_{OH} = -0.1 \text{ mA DC}, V_{CCIO} = 3.0 \text{ V} (10)$ | V <sub>CCIO</sub> – 0.2 |                          | V    |  |  |  |  |  |
| V <sub>OL</sub> | 5.0-V low-level TTL output voltage                                   | $I_{OL}$ = 12 mA DC, $V_{CCIO}$ = 4.75 V (11)                |                         | 0.45                     | V    |  |  |  |  |  |
|                 | 3.3-V low-level TTL output voltage                                   | $I_{OL}$ = 12 mA DC, $V_{CCIO}$ = 3.00 V (11)                |                         | 0.45                     | V    |  |  |  |  |  |
|                 | 3.3-V low-level CMOS output<br>voltage                               | I <sub>OL</sub> = 0.1 mA DC, V <sub>CCIO</sub> = 3.0 V(11)   |                         | 0.2                      | V    |  |  |  |  |  |
| II.             | Leakage current of dedicated input pins                              | $V_{I} = -0.5$ to 5.5 V (11)                                 | -10                     | 10                       | μA   |  |  |  |  |  |
| I <sub>OZ</sub> | I/O pin tri-state output off-state<br>current                        | V <sub>I</sub> = -0.5 to 5.5 V (11), (12)                    | -40                     | 40                       | μA   |  |  |  |  |  |

| Table 1          | Table 16. MAX 7000 5.0-V Device Capacitance: EPM7032, EPM7064 & EPM7096 Devices       Note (13) |                                     |  |    |    |  |  |  |
|------------------|-------------------------------------------------------------------------------------------------|-------------------------------------|--|----|----|--|--|--|
| Symbol           | ol Parameter Conditions Min                                                                     |                                     |  |    |    |  |  |  |
| CIN              | Input pin capacitance                                                                           | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |  | 12 | pF |  |  |  |
| C <sub>I/O</sub> | I/O pin capacitance                                                                             | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |  | 12 | pF |  |  |  |

| Table 17. MAX 7000 5.0-V Device Capacitance: MAX 7000E Devices       Note (13) |                       |                                     |     |     |      |  |
|--------------------------------------------------------------------------------|-----------------------|-------------------------------------|-----|-----|------|--|
| Symbol                                                                         | Parameter             | Conditions                          | Min | Max | Unit |  |
| C <sub>IN</sub>                                                                | Input pin capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 15  | pF   |  |
| C <sub>I/O</sub>                                                               | I/O pin capacitance   | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 15  | pF   |  |

| Table 1          | 8. MAX 7000 5.0-V Device Capa   | (13)                                |     |     |      |
|------------------|---------------------------------|-------------------------------------|-----|-----|------|
| Symbol           | Parameter                       | Conditions                          | Min | Max | Unit |
| CIN              | Dedicated input pin capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 10  | pF   |
| C <sub>I/O</sub> | I/O pin capacitance             | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 10  | pF   |

.

Figure 12. MAX 7000 Timing Model



#### Notes:

- (1) Only available in MAX 7000E and MAX 7000S devices.
- (2) Not available in 44-pin devices.

The timing characteristics of any signal path can be derived from the timing model and parameters of a particular device. External timing parameters, which represent pin-to-pin timing delays, can be calculated as the sum of internal parameters. Figure 13 shows the internal timing relationship of internal and external delay parameters.



For more infomration, see *Application Note 94* (Understanding MAX 7000 *Timing*).

#### Figure 13. Switching Waveforms



| Symbol            | Parameter                                                                                 | Conditions     | Speed | Grade -6 | Speed ( | Grade -7 | Unit |
|-------------------|-------------------------------------------------------------------------------------------|----------------|-------|----------|---------|----------|------|
|                   |                                                                                           |                | Min   | Max      | Min     | Max      |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                |                |       | 0.4      |         | 0.5      | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                            |                |       | 0.4      |         | 0.5      | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                          | (2)            |       | 0.8      |         | 1.0      | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                     |                |       | 3.5      |         | 4.0      | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                                   |                |       | 0.8      |         | 0.8      | ns   |
| t <sub>LAD</sub>  | Logic array delay                                                                         |                |       | 2.0      |         | 3.0      | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                                 |                |       | 2.0      |         | 3.0      | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                              | (2)            |       |          |         | 2.0      | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay<br>Slow slew rate = off, V <sub>CCIO</sub> = 5.0 V            | C1 = 35 pF     |       | 2.0      |         | 2.0      | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay<br>Slow slew rate = off, V <sub>CCIO</sub> = 3.3 V            | C1 = 35 pF (7) |       | 2.5      |         | 2.5      | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>Slow slew rate = on,<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V | C1 = 35 pF (2) |       | 7.0      |         | 7.0      | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay Slow slew rate = off, $V_{CCIO} = 5.0 \text{ V}$               | C1 = 35 pF     |       | 4.0      |         | 4.0      | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay Slow slew rate = off, $V_{CCIO} = 3.3 \text{ V}$               | C1 = 35 pF (7) |       | 4.5      |         | 4.5      | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>Slow slew rate = on<br>$V_{CCIO} = 5.0 V \text{ or } 3.3 V$ | C1 = 35 pF (2) |       | 9.0      |         | 9.0      | ns   |
| t <sub>XZ</sub>   | Output buffer disable delay                                                               | C1 = 5 pF      |       | 4.0      |         | 4.0      | ns   |
| t <sub>SU</sub>   | Register setup time                                                                       |                | 3.0   |          | 3.0     |          | ns   |
| t <sub>H</sub>    | Register hold time                                                                        |                | 1.5   |          | 2.0     |          | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                         | (2)            | 2.5   |          | 3.0     |          | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                                          | (2)            | 0.5   |          | 0.5     |          | ns   |
| t <sub>RD</sub>   | Register delay                                                                            |                |       | 0.8      |         | 1.0      | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                       |                |       | 0.8      |         | 1.0      | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                         |                |       | 2.5      |         | 3.0      | ns   |
| t <sub>EN</sub>   | Register enable time                                                                      |                |       | 2.0      |         | 3.0      | ns   |
| t <sub>GLOB</sub> | Global control delay                                                                      |                |       | 0.8      |         | 1.0      | ns   |
| t <sub>PRE</sub>  | Register preset time                                                                      |                |       | 2.0      |         | 2.0      | ns   |
| t <sub>CLR</sub>  | Register clear time                                                                       |                |       | 2.0      |         | 2.0      | ns   |
| t <sub>PIA</sub>  | PIA delay                                                                                 |                |       | 0.8      |         | 1.0      | ns   |
| t <sub>I PA</sub> | Low-power adder                                                                           | (8)            |       | 10.0     |         | 10.0     | ns   |

| Symbol            | Parameter                                  | Conditions     |         | Speed     | Grade            |      | Unit |
|-------------------|--------------------------------------------|----------------|---------|-----------|------------------|------|------|
|                   |                                            |                | MAX 700 | OE (-10P) | MAX 70<br>Max 70 |      |      |
|                   |                                            |                | Min     | Max       | Min              | Max  |      |
| t <sub>PD1</sub>  | Input to non-registered output             | C1 = 35 pF     |         | 10.0      |                  | 10.0 | ns   |
| t <sub>PD2</sub>  | I/O input to non-registered output         | C1 = 35 pF     |         | 10.0      |                  | 10.0 | ns   |
| t <sub>SU</sub>   | Global clock setup time                    |                | 7.0     |           | 8.0              |      | ns   |
| t <sub>H</sub>    | Global clock hold time                     |                | 0.0     |           | 0.0              |      | ns   |
| t <sub>FSU</sub>  | Global clock setup time of fast input      | (2)            | 3.0     |           | 3.0              |      | ns   |
| t <sub>FH</sub>   | Global clock hold time of fast input       | (2)            | 0.5     |           | 0.5              |      | ns   |
| t <sub>CO1</sub>  | Global clock to output delay               | C1 = 35 pF     |         | 5.0       |                  | 5    | ns   |
| t <sub>CH</sub>   | Global clock high time                     |                | 4.0     |           | 4.0              |      | ns   |
| t <sub>CL</sub>   | Global clock low time                      |                | 4.0     |           | 4.0              |      | ns   |
| t <sub>ASU</sub>  | Array clock setup time                     |                | 2.0     |           | 3.0              |      | ns   |
| t <sub>AH</sub>   | Array clock hold time                      |                | 3.0     |           | 3.0              |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay                | C1 = 35 pF     |         | 10.0      |                  | 10.0 | ns   |
| t <sub>ACH</sub>  | Array clock high time                      |                | 4.0     |           | 4.0              |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                       |                | 4.0     |           | 4.0              |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset   | (3)            | 4.0     |           | 4.0              |      | ns   |
| t <sub>ODH</sub>  | Output data hold time after clock          | C1 = 35 pF (4) | 1.0     |           | 1.0              |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock period                |                |         | 10.0      |                  | 10.0 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock<br>frequency | (5)            | 100.0   |           | 100.0            |      | MHz  |
| tACNT             | Minimum array clock period                 |                |         | 10.0      |                  | 10.0 | ns   |
| f <sub>acnt</sub> | Maximum internal array clock<br>frequency  | (5)            | 100.0   |           | 100.0            |      | MHz  |
| f <sub>MAX</sub>  | Maximum clock frequency                    | (6)            | 125.0   |           | 125.0            |      | MHz  |

| Symbol            | Parameter                                                                                  | Conditions     |         | Speed      | Grade            |                        | Unit |
|-------------------|--------------------------------------------------------------------------------------------|----------------|---------|------------|------------------|------------------------|------|
|                   |                                                                                            |                | MAX 700 | IOE (-12P) | MAX 70<br>Max 70 | 100 (-12)<br>Doe (-12) |      |
|                   |                                                                                            |                | Min     | Max        | Min              | Max                    |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                 |                |         | 1.0        |                  | 2.0                    | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                             |                |         | 1.0        |                  | 2.0                    | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                           | (2)            |         | 1.0        |                  | 1.0                    | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                      |                |         | 7.0        |                  | 7.0                    | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                                    |                |         | 1.0        |                  | 1.0                    | ns   |
| t <sub>LAD</sub>  | Logic array delay                                                                          |                |         | 7.0        |                  | 5.0                    | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                                  |                |         | 5.0        |                  | 5.0                    | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                               | (2)            |         | 2.0        |                  | 2.0                    | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>$V_{CCIO} = 5.0 V$                  | C1 = 35 pF     |         | 1.0        |                  | 3.0                    | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>$V_{CCIO} = 3.3 V$                  | C1 = 35 pF (7) |         | 2.0        |                  | 4.0                    | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>Slow slew rate = on<br>$V_{CCIO} = 5.0 V \text{ or } 3.3 V$ | C1 = 35 pF (2) |         | 5.0        |                  | 7.0                    | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>$V_{CCIO} = 5.0 V$                   | C1 = 35 pF     |         | 6.0        |                  | 6.0                    | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>$V_{CCIO} = 3.3 V$                   | C1 = 35 pF (7) |         | 7.0        |                  | 7.0                    | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>Slow slew rate = on<br>$V_{CCIO} = 5.0 V \text{ or } 3.3 V$  | C1 = 35 pF (2) |         | 10.0       |                  | 10.0                   | ns   |
| t <sub>XZ</sub>   | Output buffer disable delay                                                                | C1 = 5 pF      |         | 6.0        |                  | 6.0                    | ns   |
| t <sub>SU</sub>   | Register setup time                                                                        |                | 1.0     |            | 4.0              |                        | ns   |
| t <sub>H</sub>    | Register hold time                                                                         |                | 6.0     |            | 4.0              |                        | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                          | (2)            | 4.0     |            | 2.0              |                        | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                                           | (2)            | 0.0     |            | 2.0              |                        | ns   |
| t <sub>RD</sub>   | Register delay                                                                             |                |         | 2.0        |                  | 1.0                    | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                        |                |         | 2.0        |                  | 1.0                    | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                          |                |         | 5.0        |                  | 5.0                    | ns   |
| t <sub>EN</sub>   | Register enable time                                                                       |                |         | 7.0        |                  | 5.0                    | ns   |
| t <sub>GLOB</sub> | Global control delay                                                                       |                |         | 2.0        |                  | 0.0                    | ns   |
| t <sub>PRE</sub>  | Register preset time                                                                       |                |         | 4.0        |                  | 3.0                    | ns   |
| t <sub>CLR</sub>  | Register clear time                                                                        |                |         | 4.0        |                  | 3.0                    | ns   |
| t <sub>PIA</sub>  | PIA delay                                                                                  |                |         | 1.0        |                  | 1.0                    | ns   |
| t <sub>LPA</sub>  | Low-power adder                                                                            | (8)            |         | 12.0       |                  | 12.0                   | ns   |

#### Notes to tables:

- (1) These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- (2) This parameter applies to MAX 7000E devices only.
- (3) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path.
- (4) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (5) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (6) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- (7) Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use.
- (8) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $t_{ACL}$ , and  $t_{CPPW}$  parameters for macrocells running in the low-power mode.

#### Tables 27 and 28 show the EPM7032S AC operating conditions.

| Symbol            | Parameter                                   | Conditions     |       |     |       | Speed | Grade | )   |       |      | Unit |
|-------------------|---------------------------------------------|----------------|-------|-----|-------|-------|-------|-----|-------|------|------|
|                   |                                             |                | -     | 5   | -     | -6    |       | 7   | -10   |      |      |
|                   |                                             |                | Min   | Max | Min   | Max   | Min   | Max | Min   | Max  |      |
| t <sub>PD1</sub>  | Input to non-registered output              | C1 = 35 pF     |       | 5.0 |       | 6.0   |       | 7.5 |       | 10.0 | ns   |
| t <sub>PD2</sub>  | I/O input to non-registered<br>output       | C1 = 35 pF     |       | 5.0 |       | 6.0   |       | 7.5 |       | 10.0 | ns   |
| t <sub>SU</sub>   | Global clock setup time                     |                | 2.9   |     | 4.0   |       | 5.0   |     | 7.0   |      | ns   |
| t <sub>H</sub>    | Global clock hold time                      |                | 0.0   |     | 0.0   |       | 0.0   |     | 0.0   |      | ns   |
| t <sub>FSU</sub>  | Global clock setup time of fast input       |                | 2.5   |     | 2.5   |       | 2.5   |     | 3.0   |      | ns   |
| t <sub>FH</sub>   | Global clock hold time of fast input        |                | 0.0   |     | 0.0   |       | 0.0   |     | 0.5   |      | ns   |
| t <sub>CO1</sub>  | Global clock to output delay                | C1 = 35 pF     |       | 3.2 |       | 3.5   |       | 4.3 |       | 5.0  | ns   |
| t <sub>CH</sub>   | Global clock high time                      |                | 2.0   |     | 2.5   |       | 3.0   |     | 4.0   |      | ns   |
| t <sub>CL</sub>   | Global clock low time                       |                | 2.0   |     | 2.5   |       | 3.0   |     | 4.0   |      | ns   |
| t <sub>ASU</sub>  | Array clock setup time                      |                | 0.7   |     | 0.9   |       | 1.1   |     | 2.0   |      | ns   |
| t <sub>AH</sub>   | Array clock hold time                       |                | 1.8   |     | 2.1   |       | 2.7   |     | 3.0   |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay                 | C1 = 35 pF     |       | 5.4 |       | 6.6   |       | 8.2 |       | 10.0 | ns   |
| t <sub>ACH</sub>  | Array clock high time                       |                | 2.5   |     | 2.5   |       | 3.0   |     | 4.0   |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                        |                | 2.5   |     | 2.5   |       | 3.0   |     | 4.0   |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear<br>and preset | (2)            | 2.5   |     | 2.5   |       | 3.0   |     | 4.0   |      | ns   |
| t <sub>ODH</sub>  | Output data hold time after clock           | C1 = 35 pF (3) | 1.0   |     | 1.0   |       | 1.0   |     | 1.0   |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock period                 |                |       | 5.7 |       | 7.0   |       | 8.6 |       | 10.0 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency     | (4)            | 175.4 |     | 142.9 |       | 116.3 |     | 100.0 |      | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period                  |                |       | 5.7 |       | 7.0   |       | 8.6 |       | 10.0 | ns   |

| Table 33. EPM7160S External Timing Parameters (Part 2 of 2)       Note (1) |                                           |            |       |       |       |       |       |      |       |      |      |
|----------------------------------------------------------------------------|-------------------------------------------|------------|-------|-------|-------|-------|-------|------|-------|------|------|
| Symbol                                                                     | Parameter                                 | Conditions |       |       |       | Speed | Grade | 1    |       |      | Unit |
|                                                                            |                                           |            | -     | -6 -7 |       | -1    | 0     | -15  |       |      |      |
|                                                                            |                                           |            | Min   | Max   | Min   | Max   | Min   | Max  | Min   | Max  |      |
| t <sub>ACNT</sub>                                                          | Minimum array clock period                |            |       | 6.7   |       | 8.2   |       | 10.0 |       | 13.0 | ns   |
| facnt                                                                      | Maximum internal array clock<br>frequency | (4)        | 149.3 |       | 122.0 |       | 100.0 |      | 76.9  |      | MHz  |
| f <sub>MAX</sub>                                                           | Maximum clock frequency                   | (5)        | 166.7 |       | 166.7 |       | 125.0 |      | 100.0 |      | MHz  |

| Symbol            | Parameter                         | Conditions     |     |     |     | Speed | Grade | ļ   |     |      | Unit |
|-------------------|-----------------------------------|----------------|-----|-----|-----|-------|-------|-----|-----|------|------|
|                   |                                   |                | -   | 6   | -7  |       | -10   |     | -15 |      |      |
|                   |                                   |                | Min | Max | Min | Max   | Min   | Max | Min | Max  |      |
| t <sub>IN</sub>   | Input pad and buffer delay        |                |     | 0.2 |     | 0.3   |       | 0.5 |     | 2.0  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay    |                |     | 0.2 |     | 0.3   |       | 0.5 |     | 2.0  | ns   |
| t <sub>FIN</sub>  | Fast input delay                  |                |     | 2.6 |     | 3.2   |       | 1.0 |     | 2.0  | ns   |
| t <sub>SEXP</sub> | Shared expander delay             |                |     | 3.6 |     | 4.3   |       | 5.0 |     | 8.0  | ns   |
| t <sub>PEXP</sub> | Parallel expander delay           |                |     | 1.0 |     | 1.3   |       | 0.8 |     | 1.0  | ns   |
| t <sub>LAD</sub>  | Logic array delay                 |                |     | 2.8 |     | 3.4   |       | 5.0 |     | 6.0  | ns   |
| t <sub>LAC</sub>  | Logic control array delay         |                |     | 2.8 |     | 3.4   |       | 5.0 |     | 6.0  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay      |                |     | 0.7 |     | 0.9   |       | 2.0 |     | 3.0  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay       | C1 = 35 pF     |     | 0.4 |     | 0.5   |       | 1.5 |     | 4.0  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay       | C1 = 35 pF (6) |     | 0.9 |     | 1.0   |       | 2.0 |     | 5.0  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay       | C1 = 35 pF     |     | 5.4 |     | 5.5   |       | 5.5 |     | 8.0  | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay        | C1 = 35 pF     |     | 4.0 |     | 4.0   |       | 5.0 |     | 6.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay        | C1 = 35 pF (6) |     | 4.5 |     | 4.5   |       | 5.5 |     | 7.0  | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay        | C1 = 35 pF     |     | 9.0 |     | 9.0   |       | 9.0 |     | 10.0 | ns   |
| t <sub>XZ</sub>   | Output buffer disable delay       | C1 = 5 pF      |     | 4.0 |     | 4.0   |       | 5.0 |     | 6.0  | ns   |
| t <sub>SU</sub>   | Register setup time               |                | 1.0 |     | 1.2 |       | 2.0   |     | 4.0 |      | ns   |
| t <sub>H</sub>    | Register hold time                |                | 1.6 |     | 2.0 |       | 3.0   |     | 4.0 |      | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input |                | 1.9 |     | 2.2 |       | 3.0   |     | 2.0 |      | ns   |
| t <sub>FH</sub>   | Register hold time of fast input  |                | 0.6 |     | 0.8 |       | 0.5   |     | 1.0 |      | ns   |
| t <sub>RD</sub>   | Register delay                    |                |     | 1.3 |     | 1.6   |       | 2.0 |     | 1.0  | ns   |
| t <sub>COMB</sub> | Combinatorial delay               |                |     | 1.0 |     | 1.3   |       | 2.0 |     | 1.0  | ns   |
| t <sub>IC</sub>   | Array clock delay                 |                |     | 2.9 |     | 3.5   |       | 5.0 |     | 6.0  | ns   |
| t <sub>EN</sub>   | Register enable time              |                |     | 2.8 |     | 3.4   |       | 5.0 |     | 6.0  | ns   |
| t <sub>GLOB</sub> | Global control delay              |                |     | 2.0 |     | 2.4   |       | 1.0 |     | 1.0  | ns   |
| t <sub>PRF</sub>  | Register preset time              |                |     | 2.4 |     | 3.0   |       | 3.0 |     | 4.0  | ns   |

Г

-

| Table 3           | Table 35. EPM7192S External Timing Parameters (Part 2 of 2)       Note (1) |                |             |     |       |      |       |      |     |  |  |  |
|-------------------|----------------------------------------------------------------------------|----------------|-------------|-----|-------|------|-------|------|-----|--|--|--|
| Symbol            | Parameter                                                                  | Conditions     | Speed Grade |     |       |      |       |      |     |  |  |  |
|                   |                                                                            |                | -           | -7  |       | -10  |       | -15  |     |  |  |  |
|                   |                                                                            |                | Min         | Max | Min   | Max  | Min   | Max  |     |  |  |  |
| t <sub>AH</sub>   | Array clock hold time                                                      |                | 1.8         |     | 3.0   |      | 4.0   |      | ns  |  |  |  |
| t <sub>ACO1</sub> | Array clock to output delay                                                | C1 = 35 pF     |             | 7.8 |       | 10.0 |       | 15.0 | ns  |  |  |  |
| t <sub>ACH</sub>  | Array clock high time                                                      |                | 3.0         |     | 4.0   |      | 6.0   |      | ns  |  |  |  |
| t <sub>ACL</sub>  | Array clock low time                                                       |                | 3.0         |     | 4.0   |      | 6.0   |      | ns  |  |  |  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset                                   | (2)            | 3.0         |     | 4.0   |      | 6.0   |      | ns  |  |  |  |
| t <sub>ODH</sub>  | Output data hold time after clock                                          | C1 = 35 pF (3) | 1.0         |     | 1.0   |      | 1.0   |      | ns  |  |  |  |
| t <sub>CNT</sub>  | Minimum global clock period                                                |                |             | 8.0 |       | 10.0 |       | 13.0 | ns  |  |  |  |
| f <sub>CNT</sub>  | Maximum internal global clock frequency                                    | (4)            | 125.0       |     | 100.0 |      | 76.9  |      | MHz |  |  |  |
| t <sub>ACNT</sub> | Minimum array clock period                                                 |                |             | 8.0 |       | 10.0 |       | 13.0 | ns  |  |  |  |
| f <sub>ACNT</sub> | Maximum internal array clock<br>frequency                                  | (4)            | 125.0       |     | 100.0 |      | 76.9  |      | MHz |  |  |  |
| f <sub>MAX</sub>  | Maximum clock frequency                                                    | (5)            | 166.7       |     | 125.0 |      | 100.0 |      | MHz |  |  |  |

\_\_\_\_\_

| Symbol            | Parameter                      | Conditions     |     | Speed Grade |     |     |     |      |    |  |  |  |
|-------------------|--------------------------------|----------------|-----|-------------|-----|-----|-----|------|----|--|--|--|
|                   |                                |                | -   | -7          |     | -10 |     | -15  |    |  |  |  |
|                   |                                |                | Min | Max         | Min | Max | Min | Max  |    |  |  |  |
| t <sub>IN</sub>   | Input pad and buffer delay     |                |     | 0.3         |     | 0.5 |     | 2.0  | ns |  |  |  |
| t <sub>IO</sub>   | I/O input pad and buffer delay |                |     | 0.3         |     | 0.5 |     | 2.0  | ns |  |  |  |
| t <sub>FIN</sub>  | Fast input delay               |                |     | 3.2         |     | 1.0 |     | 2.0  | ns |  |  |  |
| t <sub>SEXP</sub> | Shared expander delay          |                |     | 4.2         |     | 5.0 |     | 8.0  | ns |  |  |  |
| t <sub>PEXP</sub> | Parallel expander delay        |                |     | 1.2         |     | 0.8 |     | 1.0  | ns |  |  |  |
| t <sub>LAD</sub>  | Logic array delay              |                |     | 3.1         |     | 5.0 |     | 6.0  | ns |  |  |  |
| t <sub>LAC</sub>  | Logic control array delay      |                |     | 3.1         |     | 5.0 |     | 6.0  | ns |  |  |  |
| t <sub>IOE</sub>  | Internal output enable delay   |                |     | 0.9         |     | 2.0 |     | 3.0  | ns |  |  |  |
| t <sub>OD1</sub>  | Output buffer and pad delay    | C1 = 35 pF     |     | 0.5         |     | 1.5 |     | 4.0  | ns |  |  |  |
| t <sub>OD2</sub>  | Output buffer and pad delay    | C1 = 35 pF (6) |     | 1.0         |     | 2.0 |     | 5.0  | ns |  |  |  |
| t <sub>OD3</sub>  | Output buffer and pad delay    | C1 = 35 pF     |     | 5.5         |     | 5.5 |     | 7.0  | ns |  |  |  |
| t <sub>ZX1</sub>  | Output buffer enable delay     | C1 = 35 pF     |     | 4.0         |     | 5.0 |     | 6.0  | ns |  |  |  |
| t <sub>ZX2</sub>  | Output buffer enable delay     | C1 = 35 pF (6) |     | 4.5         |     | 5.5 |     | 7.0  | ns |  |  |  |
| t <sub>ZX3</sub>  | Output buffer enable delay     | C1 = 35 pF     |     | 9.0         |     | 9.0 |     | 10.0 | ns |  |  |  |
| t <sub>XZ</sub>   | Output buffer disable delay    | C1 = 5 pF      |     | 4.0         |     | 5.0 |     | 6.0  | ns |  |  |  |
| t <sub>SU</sub>   | Register setup time            |                | 1.1 |             | 2.0 |     | 4.0 |      | ns |  |  |  |

#### Figure 19. 100-Pin Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 20. 160-Pin Package Pin-Out Diagram

Package outline not drawn to scale.



## Revision History

The information contained in the *MAX 7000 Programmable Logic Device Family Data Sheet* version 6.7 supersedes information published in previous versions. The following changes were made in the *MAX 7000 Programmable Logic Device Family Data Sheet* version 6.7:

#### Version 6.7

The following changes were made in the *MAX* 7000 *Programmable Logic Device Family Data Sheet* version 6.7:

Reference to AN 88: Using the Jam Language for ISP & ICR via an Embedded Processor has been replaced by AN 122: Using Jam STAPL for ISP & ICR via an Embedded Processor.

#### Version 6.6

The following changes were made in the *MAX* 7000 *Programmable Logic Device Family Data Sheet* version 6.6:

- Added Tables 6 through 8.
- Added "Programming Sequence" section on page 17 and "Programming Times" section on page 18.

#### Version 6.5

The following changes were made in the *MAX* 7000 *Programmable Logic Device Family Data Sheet* version 6.5:

Updated text on page 16.

#### Version 6.4

The following changes were made in the *MAX* 7000 Programmable Logic Device Family Data Sheet version 6.4:

Added Note (5) on page 28.

#### Version 6.3

The following changes were made in the *MAX* 7000 *Programmable Logic Device Family Data Sheet* version 6.3:

 Updated the "Open-Drain Output Option (MAX 7000S Devices Only)" section on page 20.

