



Welcome to **E-XFL.COM** 

**Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** 

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

## **Applications of Embedded - CPLDs**

| Details                         |                                                             |
|---------------------------------|-------------------------------------------------------------|
| Product Status                  | Obsolete                                                    |
| Programmable Type               | EE PLD                                                      |
| Delay Time tpd(1) Max           | 15 ns                                                       |
| Voltage Supply - Internal       | 4.75V ~ 5.25V                                               |
| Number of Logic Elements/Blocks | 12                                                          |
| Number of Macrocells            | 192                                                         |
| Number of Gates                 | 3750                                                        |
| Number of I/O                   | 124                                                         |
| Operating Temperature           | 0°C ~ 70°C (TA)                                             |
| Mounting Type                   | Surface Mount                                               |
| Package / Case                  | 160-BQFP                                                    |
| Supplier Device Package         | 160-PQFP (28x28)                                            |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7192eqc160-15 |
|                                 |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Figure 2. MAX 7000E & MAX 7000S Device Block Diagram



Figure 2 shows the architecture of MAX 7000E and MAX 7000S devices.

**Logic Array Blocks** 

The MAX 7000 device architecture is based on the linking of high-performance, flexible, logic array modules called logic array blocks (LABs). LABs consist of 16-macrocell arrays, as shown in Figures 1 and 2. Multiple LABs are linked together via the programmable interconnect array (PIA), a global bus that is fed by all dedicated inputs, I/O pins, and macrocells.

# Programmable Speed/Power Control

MAX 7000 devices offer a power-saving mode that supports low-power operation across user-defined signal paths or the entire device. This feature allows total power dissipation to be reduced by 50% or more, because most logic applications require only a small fraction of all gates to operate at maximum frequency.

The designer can program each individual macrocell in a MAX 7000 device for either high-speed (i.e., with the Turbo Bit<sup>TM</sup> option turned on) or low-power (i.e., with the Turbo Bit option turned off) operation. As a result, speed-critical paths in the design can run at high speed, while the remaining paths can operate at reduced power. Macrocells that run at low power incur a nominal timing delay adder ( $t_{LPA}$ ) for the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ , and  $t_{SEXP}$ ,  $t_{ACL}$ , and  $t_{CPPW}$  parameters.

# Output Configuration

MAX 7000 device outputs can be programmed to meet a variety of system-level requirements.

### MultiVolt I/O Interface

MAX 7000 devices—except 44-pin devices—support the MultiVolt I/O interface feature, which allows MAX 7000 devices to interface with systems that have differing supply voltages. The 5.0-V devices in all packages can be set for 3.3-V or 5.0-V I/O pin operation. These devices have one set of VCC pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO).

The VCCINT pins must always be connected to a 5.0-V power supply. With a 5.0-V  $V_{\rm CCINT}$  level, input voltage thresholds are at TTL levels, and are therefore compatible with both 3.3-V and 5.0-V inputs.

The VCCIO pins can be connected to either a 3.3-V or a 5.0-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 5.0-V supply, the output levels are compatible with 5.0-V systems. When  $V_{\rm CCIO}$  is connected to a 3.3-V supply, the output high is 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with  $V_{\rm CCIO}$  levels lower than 4.75 V incur a nominally greater timing delay of  $t_{\rm OD2}$  instead of  $t_{\rm OD1}$ .

# Open-Drain Output Option (MAX 7000S Devices Only)

MAX 7000S devices provide an optional open-drain (functionally equivalent to open-collector) output for each I/O pin. This open-drain output enables the device to provide system-level control signals (e.g., interrupt and write enable signals) that can be asserted by any of several devices. It can also provide an additional wired-OR plane.

By using an external 5.0-V pull-up resistor, output pins on MAX 7000S devices can be set to meet 5.0-V CMOS input voltages. When  $V_{\rm CCIO}$  is 3.3 V, setting the open drain option will turn off the output pull-up transistor, allowing the external pull-up resistor to pull the output high enough to meet 5.0-V CMOS input voltages. When  $V_{\rm CCIO}$  is 5.0 V, setting the output drain option is not necessary because the pull-up transistor will already turn off when the pin exceeds approximately 3.8 V, allowing the external pull-up resistor to pull the output high enough to meet 5.0-V CMOS input voltages.

### Slew-Rate Control

The output buffer for each MAX 7000E and MAX 7000S I/O pin has an adjustable output slew rate that can be configured for low-noise or high-speed performance. A faster slew rate provides high-speed transitions for high-performance systems. However, these fast transitions may introduce noise transients into the system. A slow slew rate reduces system noise, but adds a nominal delay of 4 to 5 ns. In MAX 7000E devices, when the Turbo Bit is turned off, the slew rate is set for low noise performance. For MAX 7000S devices, each I/O pin has an individual EEPROM bit that controls the slew rate, allowing designers to specify the slew rate on a pin-by-pin basis.

# Programming with External Hardware

MAX 7000 devices can be programmed on Windows-based PCs with the Altera Logic Programmer card, the Master Programming Unit (MPU), and the appropriate device adapter. The MPU performs a continuity check to ensure adequate electrical contact between the adapter and the device.



For more information, see the *Altera Programming Hardware Data Sheet*.

The Altera development system can use text- or waveform-format test vectors created with the Text Editor or Waveform Editor to test the programmed device. For added design verification, designers can perform functional testing to compare the functional behavior of a MAX 7000 device with the results of simulation. Moreover, Data I/O, BP Microsystems, and other programming hardware manufacturers also provide programming support for Altera devices.



For more information, see the *Programming Hardware Manufacturers*.

| Symbol          | Parameter                                  | Conditions                                                   | Min                     | Max                      | Unit |
|-----------------|--------------------------------------------|--------------------------------------------------------------|-------------------------|--------------------------|------|
| V <sub>IH</sub> | High-level input voltage                   |                                                              | 2.0                     | V <sub>CCINT</sub> + 0.5 | V    |
| V <sub>IL</sub> | Low-level input voltage                    |                                                              | -0.5 (8)                | 0.8                      | V    |
| V <sub>OH</sub> | 5.0-V high-level TTL output voltage        | I <sub>OH</sub> = -4 mA DC, V <sub>CCIO</sub> = 4.75 V (10)  | 2.4                     |                          | V    |
|                 | 3.3-V high-level TTL output voltage        | I <sub>OH</sub> = -4 mA DC, V <sub>CCIO</sub> = 3.00 V (10)  | 2.4                     |                          | V    |
|                 | 3.3-V high-level CMOS output voltage       | $I_{OH} = -0.1 \text{ mA DC}, V_{CCIO} = 3.0 \text{ V} (10)$ | V <sub>CCIO</sub> - 0.2 |                          | V    |
| V <sub>OL</sub> | 5.0-V low-level TTL output voltage         | I <sub>OL</sub> = 12 mA DC, V <sub>CCIO</sub> = 4.75 V (11)  |                         | 0.45                     | V    |
|                 | 3.3-V low-level TTL output voltage         | I <sub>OL</sub> = 12 mA DC, V <sub>CCIO</sub> = 3.00 V (11)  |                         | 0.45                     | V    |
|                 | 3.3-V low-level CMOS output voltage        | $I_{OL} = 0.1 \text{ mA DC}, V_{CCIO} = 3.0 \text{ V}(11)$   |                         | 0.2                      | V    |
| lı              | Leakage current of dedicated input pins    | $V_I = -0.5 \text{ to } 5.5 \text{ V } (11)$                 | -10                     | 10                       | μА   |
| l <sub>OZ</sub> | I/O pin tri-state output off-state current | $V_I = -0.5 \text{ to } 5.5 \text{ V } (11), (12)$           | -40                     | 40                       | μА   |

| Table 1          | 6. MAX 7000 5.0-V Device Capa   | ncitance: EPM7032, EPM7064 & EPM7   | 7096 Devices | Note (1 | 3) |
|------------------|---------------------------------|-------------------------------------|--------------|---------|----|
| Symbol           | Symbol Parameter Conditions Min |                                     |              |         |    |
| C <sub>IN</sub>  | Input pin capacitance           | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |              | 12      | pF |
| C <sub>I/O</sub> | I/O pin capacitance             | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |              | 12      | pF |

| Table 1          | 7. MAX 7000 5.0-V Device Capa | acitance: MAX 7000E Devices Note    | (13) |     |      |
|------------------|-------------------------------|-------------------------------------|------|-----|------|
| Symbol           | Parameter                     | Conditions                          | Min  | Max | Unit |
| C <sub>IN</sub>  | Input pin capacitance         | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |      | 15  | pF   |
| C <sub>I/O</sub> | I/O pin capacitance           | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |      | 15  | pF   |

| Table 1          | 8. MAX 7000 5.0-V Device Capa   | acitance: MAX 7000S Devices Note    | (13) |     |      |
|------------------|---------------------------------|-------------------------------------|------|-----|------|
| Symbol           | Parameter                       | Conditions                          | Min  | Max | Unit |
| C <sub>IN</sub>  | Dedicated input pin capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |      | 10  | pF   |
| C <sub>I/O</sub> | I/O pin capacitance             | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |      | 10  | pF   |

#### Notes to tables:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input voltage on I/O pins is –0.5 V and on 4 dedicated input pins is –0.3 V. During transitions, the inputs may undershoot to –2.0 V or overshoot to 7.0 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) Numbers in parentheses are for industrial-temperature-range devices.
- (4)  $V_{CC}$  must rise monotonically.
- (5) The POR time for all 7000S devices does not exceed 300 μs. The sufficient V<sub>CCINT</sub> voltage level for POR is 4.5 V. The device is fully initialized within the POR time after V<sub>CCINT</sub> reaches the sufficient POR voltage level.
- (6) 3.3-V I/O operation is not available for 44-pin packages.
- (7) The V<sub>CCISP</sub> parameter applies only to MAX 7000S devices.
- (8) During in-system programming, the minimum DC input voltage is –0.3 V.
- (9) These values are specified under the MAX 7000 recommended operating conditions in Table 14 on page 26.
- (10) The parameter is measured with 50% of the outputs each sourcing the specified current. The I<sub>OH</sub> parameter refers to high-level TTL or CMOS output current.
- (11) The parameter is measured with 50% of the outputs each sinking the specified current. The I<sub>OL</sub> parameter refers to low-level TTL, PCI, or CMOS output current.
- (12) When the JTAG interface is enabled in MAX 7000S devices, the input leakage current on the JTAG pins is typically -60 uA.
- (13) Capacitance is measured at 25° C and is sample-tested only. The OE1 pin has a maximum capacitance of 20 pF.

Figure 11 shows the typical output drive characteristics of MAX 7000 devices.



Figure 11. Output Drive Characteristics of 5.0-V MAX 7000 Devices

# **Timing Model**

MAX 7000 device timing can be analyzed with the Altera software, with a variety of popular industry-standard EDA simulators and timing analyzers, or with the timing model shown in Figure 12. MAX 7000 devices have fixed internal delays that enable the designer to determine the worst-case timing of any design. The Altera software provides timing simulation, point-to-point delay prediction, and detailed timing analysis for a device-wide performance evaluation.

## Figure 13. Switching Waveforms



30 Altera Corporation

Register Output to Pin

Tables 19 through 26 show the MAX 7000 and MAX 7000E AC operating conditions.

| Symbol            | Parameter                                | Conditions     | -6 Speed Grade |     | -7 Spee | d Grade | Unit |
|-------------------|------------------------------------------|----------------|----------------|-----|---------|---------|------|
|                   |                                          |                | Min            | Max | Min     | Max     |      |
| t <sub>PD1</sub>  | Input to non-registered output           | C1 = 35 pF     |                | 6.0 |         | 7.5     | ns   |
| t <sub>PD2</sub>  | I/O input to non-registered output       | C1 = 35 pF     |                | 6.0 |         | 7.5     | ns   |
| t <sub>SU</sub>   | Global clock setup time                  |                | 5.0            |     | 6.0     |         | ns   |
| t <sub>H</sub>    | Global clock hold time                   |                | 0.0            |     | 0.0     |         | ns   |
| t <sub>FSU</sub>  | Global clock setup time of fast input    | (2)            | 2.5            |     | 3.0     |         | ns   |
| t <sub>FH</sub>   | Global clock hold time of fast input     | (2)            | 0.5            |     | 0.5     |         | ns   |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF     |                | 4.0 |         | 4.5     | ns   |
| t <sub>CH</sub>   | Global clock high time                   |                | 2.5            |     | 3.0     |         | ns   |
| t <sub>CL</sub>   | Global clock low time                    |                | 2.5            |     | 3.0     |         | ns   |
| t <sub>ASU</sub>  | Array clock setup time                   |                | 2.5            |     | 3.0     |         | ns   |
| t <sub>AH</sub>   | Array clock hold time                    |                | 2.0            |     | 2.0     |         | ns   |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF     |                | 6.5 |         | 7.5     | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                | 3.0            |     | 3.0     |         | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                | 3.0            |     | 3.0     |         | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)            | 3.0            |     | 3.0     |         | ns   |
| t <sub>ODH</sub>  | Output data hold time after clock        | C1 = 35 pF (4) | 1.0            |     | 1.0     |         | ns   |
| t <sub>CNT</sub>  | Minimum global clock period              |                |                | 6.6 |         | 8.0     | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (5)            | 151.5          |     | 125.0   |         | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period               |                |                | 6.6 |         | 8.0     | ns   |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (5)            | 151.5          |     | 125.0   |         | MHz  |
| f <sub>MAX</sub>  | Maximum clock frequency                  | (6)            | 200            |     | 166.7   |         | MHz  |

| Symbol            | Parameter                                                                                | Conditions     |         |           | Unit |                       |    |
|-------------------|------------------------------------------------------------------------------------------|----------------|---------|-----------|------|-----------------------|----|
|                   |                                                                                          |                | MAX 700 | OE (-10P) |      | 00 (-10)<br>DOE (-10) |    |
|                   |                                                                                          |                | Min     | Max       | Min  | Max                   |    |
| t <sub>IN</sub>   | Input pad and buffer delay                                                               |                |         | 0.5       |      | 1.0                   | ns |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                           |                |         | 0.5       |      | 1.0                   | ns |
| t <sub>FIN</sub>  | Fast input delay                                                                         | (2)            |         | 1.0       |      | 1.0                   | ns |
| t <sub>SEXP</sub> | Shared expander delay                                                                    |                |         | 5.0       |      | 5.0                   | ns |
| t <sub>PEXP</sub> | Parallel expander delay                                                                  |                |         | 0.8       |      | 0.8                   | ns |
| $t_{LAD}$         | Logic array delay                                                                        |                |         | 5.0       |      | 5.0                   | ns |
| t <sub>LAC</sub>  | Logic control array delay                                                                |                |         | 5.0       |      | 5.0                   | ns |
| t <sub>IOE</sub>  | Internal output enable delay                                                             | (2)            |         | 2.0       |      | 2.0                   | ns |
| t <sub>OD1</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V         | C1 = 35 pF     |         | 1.5       |      | 2.0                   | ns |
| t <sub>OD2</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V         | C1 = 35 pF (7) |         | 2.0       |      | 2.5                   | ns |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V | C1 = 35 pF (2) |         | 5.5       |      | 6.0                   | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V          | C1 = 35 pF     |         | 5.0       |      | 5.0                   | ns |
| t <sub>ZX2</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V          | C1 = 35 pF (7) |         | 5.5       |      | 5.5                   | ns |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V  | C1 = 35 pF (2) |         | 9.0       |      | 9.0                   | ns |
| $t_{XZ}$          | Output buffer disable delay                                                              | C1 = 5 pF      |         | 5.0       |      | 5.0                   | ns |
| $t_{SU}$          | Register setup time                                                                      |                | 2.0     |           | 3.0  |                       | ns |
| $t_H$             | Register hold time                                                                       |                | 3.0     |           | 3.0  |                       | ns |
| t <sub>FSU</sub>  | Register setup time of fast input                                                        | (2)            | 3.0     |           | 3.0  |                       | ns |
| $t_{FH}$          | Register hold time of fast input                                                         | (2)            | 0.5     |           | 0.5  |                       | ns |
| $t_{RD}$          | Register delay                                                                           |                |         | 2.0       |      | 1.0                   | ns |
| t <sub>COMB</sub> | Combinatorial delay                                                                      |                |         | 2.0       |      | 1.0                   | ns |
| t <sub>IC</sub>   | Array clock delay                                                                        |                |         | 5.0       |      | 5.0                   | ns |
| $t_{EN}$          | Register enable time                                                                     |                |         | 5.0       |      | 5.0                   | ns |
| t <sub>GLOB</sub> | Global control delay                                                                     |                |         | 1.0       |      | 1.0                   | ns |
| t <sub>PRE</sub>  | Register preset time                                                                     |                |         | 3.0       |      | 3.0                   | ns |
| t <sub>CLR</sub>  | Register clear time                                                                      |                |         | 3.0       |      | 3.0                   | ns |
| t <sub>PIA</sub>  | PIA delay                                                                                |                |         | 1.0       |      | 1.0                   | ns |
| t <sub>LPA</sub>  | Low-power adder                                                                          | (8)            |         | 11.0      |      | 11.0                  | ns |

| Table 2           | 23. MAX 7000 & MAX 7000E Ext             | ernal Timing Param | <b>eters</b> Note | e (1)     |       |                       |     |  |  |
|-------------------|------------------------------------------|--------------------|-------------------|-----------|-------|-----------------------|-----|--|--|
| Symbol            | Parameter                                | Conditions         | Speed Grade       |           |       |                       |     |  |  |
|                   |                                          |                    | MAX 700           | 0E (-12P) |       | 00 (-12)<br>DOE (-12) |     |  |  |
|                   |                                          |                    | Min               | Max       | Min   | Max                   |     |  |  |
| t <sub>PD1</sub>  | Input to non-registered output           | C1 = 35 pF         |                   | 12.0      |       | 12.0                  | ns  |  |  |
| t <sub>PD2</sub>  | I/O input to non-registered output       | C1 = 35 pF         |                   | 12.0      |       | 12.0                  | ns  |  |  |
| t <sub>SU</sub>   | Global clock setup time                  |                    | 7.0               |           | 10.0  |                       | ns  |  |  |
| t <sub>H</sub>    | Global clock hold time                   |                    | 0.0               |           | 0.0   |                       | ns  |  |  |
| t <sub>FSU</sub>  | Global clock setup time of fast input    | (2)                | 3.0               |           | 3.0   |                       | ns  |  |  |
| t <sub>FH</sub>   | Global clock hold time of fast input     | (2)                | 0.0               |           | 0.0   |                       | ns  |  |  |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF         |                   | 6.0       |       | 6.0                   | ns  |  |  |
| t <sub>CH</sub>   | Global clock high time                   |                    | 4.0               |           | 4.0   |                       | ns  |  |  |
| t <sub>CL</sub>   | Global clock low time                    |                    | 4.0               |           | 4.0   |                       | ns  |  |  |
| t <sub>ASU</sub>  | Array clock setup time                   |                    | 3.0               |           | 4.0   |                       | ns  |  |  |
| t <sub>AH</sub>   | Array clock hold time                    |                    | 4.0               |           | 4.0   |                       | ns  |  |  |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF         |                   | 12.0      |       | 12.0                  | ns  |  |  |
| t <sub>ACH</sub>  | Array clock high time                    |                    | 5.0               |           | 5.0   |                       | ns  |  |  |
| t <sub>ACL</sub>  | Array clock low time                     |                    | 5.0               |           | 5.0   |                       | ns  |  |  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)                | 5.0               |           | 5.0   |                       | ns  |  |  |
| t <sub>ODH</sub>  | Output data hold time after clock        | C1 = 35 pF (4)     | 1.0               |           | 1.0   |                       | ns  |  |  |
| t <sub>CNT</sub>  | Minimum global clock period              |                    |                   | 11.0      |       | 11.0                  | ns  |  |  |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (5)                | 90.9              |           | 90.9  |                       | MHz |  |  |
| t <sub>ACNT</sub> | Minimum array clock period               |                    |                   | 11.0      |       | 11.0                  | ns  |  |  |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (5)                | 90.9              |           | 90.9  |                       | MHz |  |  |
| f <sub>MAX</sub>  | Maximum clock frequency                  | (6)                | 125.0             |           | 125.0 |                       | MHz |  |  |

| Table 24          | 4. MAX 7000 & MAX 7000E Int                                                              | ernal Timing Parame | eters Note  | e (1)     |     |                        |    |  |  |
|-------------------|------------------------------------------------------------------------------------------|---------------------|-------------|-----------|-----|------------------------|----|--|--|
| Symbol            | Parameter                                                                                | Conditions          | Speed Grade |           |     |                        |    |  |  |
|                   |                                                                                          |                     | MAX 700     | OE (-12P) |     | 000 (-12)<br>00E (-12) |    |  |  |
|                   |                                                                                          |                     | Min         | Max       | Min | Max                    |    |  |  |
| t <sub>IN</sub>   | Input pad and buffer delay                                                               |                     |             | 1.0       |     | 2.0                    | ns |  |  |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                           |                     |             | 1.0       |     | 2.0                    | ns |  |  |
| t <sub>FIN</sub>  | Fast input delay                                                                         | (2)                 |             | 1.0       |     | 1.0                    | ns |  |  |
| t <sub>SEXP</sub> | Shared expander delay                                                                    |                     |             | 7.0       |     | 7.0                    | ns |  |  |
| t <sub>PEXP</sub> | Parallel expander delay                                                                  |                     |             | 1.0       |     | 1.0                    | ns |  |  |
| t <sub>LAD</sub>  | Logic array delay                                                                        |                     |             | 7.0       |     | 5.0                    | ns |  |  |
| t <sub>LAC</sub>  | Logic control array delay                                                                |                     |             | 5.0       |     | 5.0                    | ns |  |  |
| t <sub>IOE</sub>  | Internal output enable delay                                                             | (2)                 |             | 2.0       |     | 2.0                    | ns |  |  |
| t <sub>OD1</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V         | C1 = 35 pF          |             | 1.0       |     | 3.0                    | ns |  |  |
| t <sub>OD2</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V         | C1 = 35 pF (7)      |             | 2.0       |     | 4.0                    | ns |  |  |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V | C1 = 35 pF (2)      |             | 5.0       |     | 7.0                    | ns |  |  |
| t <sub>ZX1</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V          | C1 = 35 pF          |             | 6.0       |     | 6.0                    | ns |  |  |
| t <sub>ZX2</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V          | C1 = 35 pF (7)      |             | 7.0       |     | 7.0                    | ns |  |  |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V  | C1 = 35 pF (2)      |             | 10.0      |     | 10.0                   | ns |  |  |
| $t_{XZ}$          | Output buffer disable delay                                                              | C1 = 5 pF           |             | 6.0       |     | 6.0                    | ns |  |  |
| t <sub>SU</sub>   | Register setup time                                                                      |                     | 1.0         |           | 4.0 |                        | ns |  |  |
| t <sub>H</sub>    | Register hold time                                                                       |                     | 6.0         |           | 4.0 |                        | ns |  |  |
| t <sub>FSU</sub>  | Register setup time of fast input                                                        | (2)                 | 4.0         |           | 2.0 |                        | ns |  |  |
| t <sub>FH</sub>   | Register hold time of fast input                                                         | (2)                 | 0.0         |           | 2.0 |                        | ns |  |  |
| t <sub>RD</sub>   | Register delay                                                                           |                     |             | 2.0       |     | 1.0                    | ns |  |  |
| t <sub>COMB</sub> | Combinatorial delay                                                                      |                     |             | 2.0       |     | 1.0                    | ns |  |  |
| t <sub>IC</sub>   | Array clock delay                                                                        |                     |             | 5.0       |     | 5.0                    | ns |  |  |
| t <sub>EN</sub>   | Register enable time                                                                     |                     |             | 7.0       |     | 5.0                    | ns |  |  |
| t <sub>GLOB</sub> | Global control delay                                                                     |                     |             | 2.0       |     | 0.0                    | ns |  |  |
| t <sub>PRE</sub>  | Register preset time                                                                     |                     |             | 4.0       |     | 3.0                    | ns |  |  |
| t <sub>CLR</sub>  | Register clear time                                                                      |                     |             | 4.0       |     | 3.0                    | ns |  |  |
| t <sub>PIA</sub>  | PIA delay                                                                                |                     |             | 1.0       |     | 1.0                    | ns |  |  |
| t <sub>LPA</sub>  | Low-power adder                                                                          | (8)                 |             | 12.0      |     | 12.0                   | ns |  |  |

| Table 2           | 5. MAX 7000 & MAX 7000E                  | External Timing I | Paramete | ers / | lote (1) |       |      |      |      |
|-------------------|------------------------------------------|-------------------|----------|-------|----------|-------|------|------|------|
| Symbol            | Parameter                                | Conditions        |          |       | Speed    | Grade |      |      | Unit |
|                   |                                          |                   | -        | -15   |          | -15T  |      | 20   |      |
|                   |                                          |                   | Min      | Max   | Min      | Max   | Min  | Max  |      |
| t <sub>PD1</sub>  | Input to non-registered output           | C1 = 35 pF        |          | 15.0  |          | 15.0  |      | 20.0 | ns   |
| t <sub>PD2</sub>  | I/O input to non-registered output       | C1 = 35 pF        |          | 15.0  |          | 15.0  |      | 20.0 | ns   |
| t <sub>SU</sub>   | Global clock setup time                  |                   | 11.0     |       | 11.0     |       | 12.0 |      | ns   |
| t <sub>H</sub>    | Global clock hold time                   |                   | 0.0      |       | 0.0      |       | 0.0  |      | ns   |
| t <sub>FSU</sub>  | Global clock setup time of fast input    | (2)               | 3.0      |       | -        |       | 5.0  |      | ns   |
| t <sub>FH</sub>   | Global clock hold time of fast input     | (2)               | 0.0      |       | -        |       | 0.0  |      | ns   |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF        |          | 8.0   |          | 8.0   |      | 12.0 | ns   |
| t <sub>CH</sub>   | Global clock high time                   |                   | 5.0      |       | 6.0      |       | 6.0  |      | ns   |
| t <sub>CL</sub>   | Global clock low time                    |                   | 5.0      |       | 6.0      |       | 6.0  |      | ns   |
| t <sub>ASU</sub>  | Array clock setup time                   |                   | 4.0      |       | 4.0      |       | 5.0  |      | ns   |
| t <sub>AH</sub>   | Array clock hold time                    |                   | 4.0      |       | 4.0      |       | 5.0  |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF        |          | 15.0  |          | 15.0  |      | 20.0 | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                   | 6.0      |       | 6.5      |       | 8.0  |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                   | 6.0      |       | 6.5      |       | 8.0  |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)               | 6.0      |       | 6.5      |       | 8.0  |      | ns   |
| t <sub>ODH</sub>  | Output data hold time after clock        | C1 = 35 pF (4)    | 1.0      |       | 1.0      |       | 1.0  |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock period              |                   |          | 13.0  |          | 13.0  |      | 16.0 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (5)               | 76.9     |       | 76.9     |       | 62.5 |      | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period               |                   |          | 13.0  |          | 13.0  |      | 16.0 | ns   |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (5)               | 76.9     |       | 76.9     |       | 62.5 |      | MHz  |
| f <sub>MAX</sub>  | Maximum clock frequency                  | (6)               | 100      |       | 83.3     | _     | 83.3 | _    | MHz  |

| Symbol            | Parameter                         | Conditions     |     |      |     | Speed | Grade |      |     |      | Unit |
|-------------------|-----------------------------------|----------------|-----|------|-----|-------|-------|------|-----|------|------|
|                   |                                   |                | -6  |      | -7  |       | -10   |      | -15 |      |      |
|                   |                                   |                | Min | Max  | Min | Max   | Min   | Max  | Min | Max  | -    |
| t <sub>IN</sub>   | Input pad and buffer delay        |                |     | 0.2  |     | 0.5   |       | 0.5  |     | 2.0  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay    |                |     | 0.2  |     | 0.5   |       | 0.5  |     | 2.0  | ns   |
| t <sub>FIN</sub>  | Fast input delay                  |                |     | 2.6  |     | 1.0   |       | 1.0  |     | 2.0  | ns   |
| t <sub>SEXP</sub> | Shared expander delay             |                |     | 3.7  |     | 4.0   |       | 5.0  |     | 8.0  | ns   |
| t <sub>PEXP</sub> | Parallel expander delay           |                |     | 1.1  |     | 0.8   |       | 0.8  |     | 1.0  | ns   |
| $t_{LAD}$         | Logic array delay                 |                |     | 3.0  |     | 3.0   |       | 5.0  |     | 6.0  | ns   |
| $t_{LAC}$         | Logic control array delay         |                |     | 3.0  |     | 3.0   |       | 5.0  |     | 6.0  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay      |                |     | 0.7  |     | 2.0   |       | 2.0  |     | 3.0  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay       | C1 = 35 pF     |     | 0.4  |     | 2.0   |       | 1.5  |     | 4.0  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay       | C1 = 35 pF (6) |     | 0.9  |     | 2.5   |       | 2.0  |     | 5.0  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay       | C1 = 35 pF     |     | 5.4  |     | 7.0   |       | 5.5  |     | 8.0  | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay        | C1 = 35 pF     |     | 4.0  |     | 4.0   |       | 5.0  |     | 6.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay        | C1 = 35 pF (6) |     | 4.5  |     | 4.5   |       | 5.5  |     | 7.0  | ns   |
| $t_{ZX3}$         | Output buffer enable delay        | C1 = 35 pF     |     | 9.0  |     | 9.0   |       | 9.0  |     | 10.0 | ns   |
| $t_{XZ}$          | Output buffer disable delay       | C1 = 5 pF      |     | 4.0  |     | 4.0   |       | 5.0  |     | 6.0  | ns   |
| t <sub>SU</sub>   | Register setup time               |                | 1.0 |      | 3.0 |       | 2.0   |      | 4.0 |      | ns   |
| t <sub>H</sub>    | Register hold time                |                | 1.7 |      | 2.0 |       | 5.0   |      | 4.0 |      | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input |                | 1.9 |      | 3.0 |       | 3.0   |      | 2.0 |      | ns   |
| t <sub>FH</sub>   | Register hold time of fast input  |                | 0.6 |      | 0.5 |       | 0.5   |      | 1.0 |      | ns   |
| $t_{RD}$          | Register delay                    |                |     | 1.4  |     | 1.0   |       | 2.0  |     | 1.0  | ns   |
| t <sub>COMB</sub> | Combinatorial delay               |                |     | 1.0  |     | 1.0   |       | 2.0  |     | 1.0  | ns   |
| t <sub>IC</sub>   | Array clock delay                 |                |     | 3.1  |     | 3.0   |       | 5.0  |     | 6.0  | ns   |
| t <sub>EN</sub>   | Register enable time              |                |     | 3.0  |     | 3.0   |       | 5.0  |     | 6.0  | ns   |
| $t_{GLOB}$        | Global control delay              |                |     | 2.0  |     | 1.0   |       | 1.0  |     | 1.0  | ns   |
| t <sub>PRE</sub>  | Register preset time              |                |     | 2.4  |     | 2.0   |       | 3.0  |     | 4.0  | ns   |
| t <sub>CLR</sub>  | Register clear time               |                |     | 2.4  |     | 2.0   |       | 3.0  |     | 4.0  | ns   |
| $t_{PIA}$         | PIA delay                         | (7)            |     | 1.4  |     | 1.0   |       | 1.0  |     | 2.0  | ns   |
| $t_{LPA}$         | Low-power adder                   | (8)            |     | 11.0 |     | 10.0  |       | 11.0 |     | 13.0 | ns   |

#### Notes to tables:

- These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path.
- (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (5) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- (6) Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use.
- (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (8) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $\mathbf{t_{ACL}}$ , and  $\mathbf{t_{CPPW}}$  parameters for macrocells running in the low-power mode.

Tables 33 and 34 show the EPM7160S AC operating conditions.

| Table 3           | 33. EPM7160S External Timi               | ng Parameters  | (Part | 1 of 2) | No    | nte (1) |       |      |      |      |      |
|-------------------|------------------------------------------|----------------|-------|---------|-------|---------|-------|------|------|------|------|
| Symbol            | Parameter                                | Conditions     |       |         |       | Speed   | Grade | )    |      |      | Unit |
|                   |                                          |                | -     | -6      |       | -7      |       | -10  |      | -15  |      |
|                   |                                          |                | Min   | Max     | Min   | Max     | Min   | Max  | Min  | Max  |      |
| t <sub>PD1</sub>  | Input to non-registered output           | C1 = 35 pF     |       | 6.0     |       | 7.5     |       | 10.0 |      | 15.0 | ns   |
| t <sub>PD2</sub>  | I/O input to non-registered output       | C1 = 35 pF     |       | 6.0     |       | 7.5     |       | 10.0 |      | 15.0 | ns   |
| t <sub>SU</sub>   | Global clock setup time                  |                | 3.4   |         | 4.2   |         | 7.0   |      | 11.0 |      | ns   |
| t <sub>H</sub>    | Global clock hold time                   |                | 0.0   |         | 0.0   |         | 0.0   |      | 0.0  |      | ns   |
| t <sub>FSU</sub>  | Global clock setup time of fast input    |                | 2.5   |         | 3.0   |         | 3.0   |      | 3.0  |      | ns   |
| t <sub>FH</sub>   | Global clock hold time of fast input     |                | 0.0   |         | 0.0   |         | 0.5   |      | 0.0  |      | ns   |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF     |       | 3.9     |       | 4.8     |       | 5    |      | 8    | ns   |
| t <sub>CH</sub>   | Global clock high time                   |                | 3.0   |         | 3.0   |         | 4.0   |      | 5.0  |      | ns   |
| t <sub>CL</sub>   | Global clock low time                    |                | 3.0   |         | 3.0   |         | 4.0   |      | 5.0  |      | ns   |
| t <sub>ASU</sub>  | Array clock setup time                   |                | 0.9   |         | 1.1   |         | 2.0   |      | 4.0  |      | ns   |
| t <sub>AH</sub>   | Array clock hold time                    |                | 1.7   |         | 2.1   |         | 3.0   |      | 4.0  |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF     |       | 6.4     |       | 7.9     |       | 10.0 |      | 15.0 | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                | 3.0   |         | 3.0   |         | 4.0   |      | 6.0  |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                | 3.0   |         | 3.0   |         | 4.0   |      | 6.0  |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (2)            | 2.5   |         | 3.0   |         | 4.0   |      | 6.0  |      | ns   |
| t <sub>ODH</sub>  | Output data hold time after clock        | C1 = 35 pF (3) | 1.0   |         | 1.0   |         | 1.0   |      | 1.0  |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock period              |                |       | 6.7     |       | 8.2     |       | 10.0 |      | 13.0 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (4)            | 149.3 |         | 122.0 |         | 100.0 |      | 76.9 |      | MHz  |

| Table 3           | Table 33. EPM7160S External Timing Parameters (Part 2 of 2)Note (1) |            |                        |               |       |     |       |      |       |      |     |
|-------------------|---------------------------------------------------------------------|------------|------------------------|---------------|-------|-----|-------|------|-------|------|-----|
| Symbol            | Parameter                                                           | Conditions | Conditions Speed Grade |               |       |     |       |      |       | Unit |     |
|                   |                                                                     |            | -                      | -6 -7 -10 -15 |       |     |       |      |       |      |     |
|                   |                                                                     |            | Min                    | Max           | Min   | Max | Min   | Max  | Min   | Max  |     |
| t <sub>ACNT</sub> | Minimum array clock period                                          |            |                        | 6.7           |       | 8.2 |       | 10.0 |       | 13.0 | ns  |
| f <sub>ACNT</sub> | Maximum internal array clock frequency                              | (4)        | 149.3                  |               | 122.0 |     | 100.0 |      | 76.9  |      | MHz |
| f <sub>MAX</sub>  | Maximum clock frequency                                             | (5)        | 166.7                  |               | 166.7 |     | 125.0 |      | 100.0 |      | MHz |

| Table 3           | 4. EPM7160\$ Internal Tim         | ing Parameters | (Part | 1 of 2) | No  | te (1) |       |     |     |      |      |
|-------------------|-----------------------------------|----------------|-------|---------|-----|--------|-------|-----|-----|------|------|
| Symbol            | Parameter                         | Conditions     |       |         |     | Speed  | Grade |     |     |      | Unit |
|                   |                                   |                | -     | 6       | -   | 7      | -1    | 10  | -1  | 15   |      |
|                   |                                   |                | Min   | Max     | Min | Max    | Min   | Max | Min | Max  |      |
| t <sub>IN</sub>   | Input pad and buffer delay        |                |       | 0.2     |     | 0.3    |       | 0.5 |     | 2.0  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay    |                |       | 0.2     |     | 0.3    |       | 0.5 |     | 2.0  | ns   |
| t <sub>FIN</sub>  | Fast input delay                  |                |       | 2.6     |     | 3.2    |       | 1.0 |     | 2.0  | ns   |
| t <sub>SEXP</sub> | Shared expander delay             |                |       | 3.6     |     | 4.3    |       | 5.0 |     | 8.0  | ns   |
| t <sub>PEXP</sub> | Parallel expander delay           |                |       | 1.0     |     | 1.3    |       | 0.8 |     | 1.0  | ns   |
| $t_{LAD}$         | Logic array delay                 |                |       | 2.8     |     | 3.4    |       | 5.0 |     | 6.0  | ns   |
| t <sub>LAC</sub>  | Logic control array delay         |                |       | 2.8     |     | 3.4    |       | 5.0 |     | 6.0  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay      |                |       | 0.7     |     | 0.9    |       | 2.0 |     | 3.0  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay       | C1 = 35 pF     |       | 0.4     |     | 0.5    |       | 1.5 |     | 4.0  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay       | C1 = 35 pF (6) |       | 0.9     |     | 1.0    |       | 2.0 |     | 5.0  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay       | C1 = 35 pF     |       | 5.4     |     | 5.5    |       | 5.5 |     | 8.0  | ns   |
| $t_{ZX1}$         | Output buffer enable delay        | C1 = 35 pF     |       | 4.0     |     | 4.0    |       | 5.0 |     | 6.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay        | C1 = 35 pF (6) |       | 4.5     |     | 4.5    |       | 5.5 |     | 7.0  | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay        | C1 = 35 pF     |       | 9.0     |     | 9.0    |       | 9.0 |     | 10.0 | ns   |
| t <sub>XZ</sub>   | Output buffer disable delay       | C1 = 5 pF      |       | 4.0     |     | 4.0    |       | 5.0 |     | 6.0  | ns   |
| t <sub>SU</sub>   | Register setup time               |                | 1.0   |         | 1.2 |        | 2.0   |     | 4.0 |      | ns   |
| t <sub>H</sub>    | Register hold time                |                | 1.6   |         | 2.0 |        | 3.0   |     | 4.0 |      | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input |                | 1.9   |         | 2.2 |        | 3.0   |     | 2.0 |      | ns   |
| t <sub>FH</sub>   | Register hold time of fast input  |                | 0.6   |         | 0.8 |        | 0.5   |     | 1.0 |      | ns   |
| $t_{RD}$          | Register delay                    |                |       | 1.3     |     | 1.6    |       | 2.0 |     | 1.0  | ns   |
| t <sub>COMB</sub> | Combinatorial delay               |                |       | 1.0     |     | 1.3    |       | 2.0 |     | 1.0  | ns   |
| t <sub>IC</sub>   | Array clock delay                 |                |       | 2.9     |     | 3.5    |       | 5.0 |     | 6.0  | ns   |
| t <sub>EN</sub>   | Register enable time              |                |       | 2.8     |     | 3.4    |       | 5.0 |     | 6.0  | ns   |
| t <sub>GLOB</sub> | Global control delay              |                |       | 2.0     |     | 2.4    |       | 1.0 |     | 1.0  | ns   |
| t <sub>PRE</sub>  | Register preset time              |                |       | 2.4     |     | 3.0    |       | 3.0 |     | 4.0  | ns   |

| Table 3          | Table 34. EPM7160S Internal Timing Parameters (Part 2 of 2)  Note (1) |            |               |               |     |      |     |      |     |      |    |
|------------------|-----------------------------------------------------------------------|------------|---------------|---------------|-----|------|-----|------|-----|------|----|
| Symbol           | Parameter                                                             | Conditions | Speed Grade L |               |     |      |     |      |     | Unit |    |
|                  |                                                                       |            | -             | -6 -7 -10 -15 |     |      |     |      |     |      |    |
|                  |                                                                       |            | Min           | Max           | Min | Max  | Min | Max  | Min | Max  |    |
| t <sub>CLR</sub> | Register clear time                                                   |            |               | 2.4           |     | 3.0  |     | 3.0  |     | 4.0  | ns |
| t <sub>PIA</sub> | PIA delay                                                             | (7)        |               | 1.6           |     | 2.0  |     | 1.0  |     | 2.0  | ns |
| t <sub>LPA</sub> | Low-power adder                                                       | (8)        |               | 11.0          |     | 10.0 |     | 11.0 |     | 13.0 | ns |

#### Notes to tables:

- These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path.
- (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (5) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- (6) Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use.
- (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (8) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $t_{ACL}$ , and  $t_{CPPW}$  parameters for macrocells running in the low-power mode.

Tables 35 and 36 show the EPM7192S AC operating conditions.

| Table 3          | Table 35. EPM7192S External Timing Parameters (Part 1 of 2) Note (1) |            |     |             |     |      |      |      |    |  |  |
|------------------|----------------------------------------------------------------------|------------|-----|-------------|-----|------|------|------|----|--|--|
| Symbol           | Parameter                                                            | Conditions |     | Speed Grade |     |      |      |      |    |  |  |
|                  |                                                                      |            | -7  |             | -10 |      | -15  |      | -  |  |  |
|                  |                                                                      |            | Min | Max         | Min | Max  | Min  | Max  |    |  |  |
| t <sub>PD1</sub> | Input to non-registered output                                       | C1 = 35 pF |     | 7.5         |     | 10.0 |      | 15.0 | ns |  |  |
| t <sub>PD2</sub> | I/O input to non-registered output                                   | C1 = 35 pF |     | 7.5         |     | 10.0 |      | 15.0 | ns |  |  |
| t <sub>SU</sub>  | Global clock setup time                                              |            | 4.1 |             | 7.0 |      | 11.0 |      | ns |  |  |
| t <sub>H</sub>   | Global clock hold time                                               |            | 0.0 |             | 0.0 |      | 0.0  |      | ns |  |  |
| t <sub>FSU</sub> | Global clock setup time of fast input                                |            | 3.0 |             | 3.0 |      | 3.0  |      | ns |  |  |
| t <sub>FH</sub>  | Global clock hold time of fast input                                 |            | 0.0 |             | 0.5 |      | 0.0  |      | ns |  |  |
| t <sub>CO1</sub> | Global clock to output delay                                         | C1 = 35 pF |     | 4.7         |     | 5.0  |      | 8.0  | ns |  |  |
| t <sub>CH</sub>  | Global clock high time                                               |            | 3.0 |             | 4.0 |      | 5.0  |      | ns |  |  |
| t <sub>CL</sub>  | Global clock low time                                                |            | 3.0 |             | 4.0 |      | 5.0  |      | ns |  |  |
| t <sub>ASU</sub> | Array clock setup time                                               |            | 1.0 |             | 2.0 |      | 4.0  |      | ns |  |  |

| Table 3           | Table 35. EPM7192S External Timing Parameters (Part 2 of 2)Note (1) |                |       |     |       |       |       |      |      |  |  |
|-------------------|---------------------------------------------------------------------|----------------|-------|-----|-------|-------|-------|------|------|--|--|
| Symbol            | Parameter                                                           | Conditions     |       |     | Speed | Grade |       |      | Unit |  |  |
|                   |                                                                     |                | -7    |     | -10   |       | -15   |      |      |  |  |
|                   |                                                                     |                | Min   | Max | Min   | Max   | Min   | Max  |      |  |  |
| t <sub>AH</sub>   | Array clock hold time                                               |                | 1.8   |     | 3.0   |       | 4.0   |      | ns   |  |  |
| t <sub>ACO1</sub> | Array clock to output delay                                         | C1 = 35 pF     |       | 7.8 |       | 10.0  |       | 15.0 | ns   |  |  |
| t <sub>ACH</sub>  | Array clock high time                                               |                | 3.0   |     | 4.0   |       | 6.0   |      | ns   |  |  |
| t <sub>ACL</sub>  | Array clock low time                                                |                | 3.0   |     | 4.0   |       | 6.0   |      | ns   |  |  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset                            | (2)            | 3.0   |     | 4.0   |       | 6.0   |      | ns   |  |  |
| t <sub>ODH</sub>  | Output data hold time after clock                                   | C1 = 35 pF (3) | 1.0   |     | 1.0   |       | 1.0   |      | ns   |  |  |
| t <sub>CNT</sub>  | Minimum global clock period                                         |                |       | 8.0 |       | 10.0  |       | 13.0 | ns   |  |  |
| f <sub>CNT</sub>  | Maximum internal global clock frequency                             | (4)            | 125.0 |     | 100.0 |       | 76.9  |      | MHz  |  |  |
| t <sub>ACNT</sub> | Minimum array clock period                                          |                |       | 8.0 |       | 10.0  |       | 13.0 | ns   |  |  |
| f <sub>ACNT</sub> | Maximum internal array clock frequency                              | (4)            | 125.0 |     | 100.0 |       | 76.9  |      | MHz  |  |  |
| f <sub>MAX</sub>  | Maximum clock frequency                                             | (5)            | 166.7 |     | 125.0 |       | 100.0 |      | MHz  |  |  |

| Table 3           | Table 36. EPM7192S Internal Timing Parameters (Part 1 of 2) Note (1) |                |     |             |     |     |     |      |    |  |
|-------------------|----------------------------------------------------------------------|----------------|-----|-------------|-----|-----|-----|------|----|--|
| Symbol            | Parameter                                                            | Conditions     |     | Speed Grade |     |     |     |      |    |  |
|                   |                                                                      |                | -   | -7          |     | -10 |     | 15   |    |  |
|                   |                                                                      |                | Min | Max         | Min | Max | Min | Max  |    |  |
| t <sub>IN</sub>   | Input pad and buffer delay                                           |                |     | 0.3         |     | 0.5 |     | 2.0  | ns |  |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                       |                |     | 0.3         |     | 0.5 |     | 2.0  | ns |  |
| t <sub>FIN</sub>  | Fast input delay                                                     |                |     | 3.2         |     | 1.0 |     | 2.0  | ns |  |
| t <sub>SEXP</sub> | Shared expander delay                                                |                |     | 4.2         |     | 5.0 |     | 8.0  | ns |  |
| t <sub>PEXP</sub> | Parallel expander delay                                              |                |     | 1.2         |     | 0.8 |     | 1.0  | ns |  |
| $t_{LAD}$         | Logic array delay                                                    |                |     | 3.1         |     | 5.0 |     | 6.0  | ns |  |
| t <sub>LAC</sub>  | Logic control array delay                                            |                |     | 3.1         |     | 5.0 |     | 6.0  | ns |  |
| t <sub>IOE</sub>  | Internal output enable delay                                         |                |     | 0.9         |     | 2.0 |     | 3.0  | ns |  |
| t <sub>OD1</sub>  | Output buffer and pad delay                                          | C1 = 35 pF     |     | 0.5         |     | 1.5 |     | 4.0  | ns |  |
| t <sub>OD2</sub>  | Output buffer and pad delay                                          | C1 = 35 pF (6) |     | 1.0         |     | 2.0 |     | 5.0  | ns |  |
| t <sub>OD3</sub>  | Output buffer and pad delay                                          | C1 = 35 pF     |     | 5.5         |     | 5.5 |     | 7.0  | ns |  |
| $t_{ZX1}$         | Output buffer enable delay                                           | C1 = 35 pF     |     | 4.0         |     | 5.0 |     | 6.0  | ns |  |
| t <sub>ZX2</sub>  | Output buffer enable delay                                           | C1 = 35 pF (6) |     | 4.5         |     | 5.5 |     | 7.0  | ns |  |
| t <sub>ZX3</sub>  | Output buffer enable delay                                           | C1 = 35 pF     |     | 9.0         |     | 9.0 |     | 10.0 | ns |  |
| t <sub>XZ</sub>   | Output buffer disable delay                                          | C1 = 5 pF      |     | 4.0         |     | 5.0 |     | 6.0  | ns |  |
| $t_{SU}$          | Register setup time                                                  |                | 1.1 |             | 2.0 |     | 4.0 |      | ns |  |

| Table 3           | 6. EPM7192S Internal Tir          | ning Parameters (Pai | rt 2 of 2) | Note        | (1) |      |     |      |    |  |  |
|-------------------|-----------------------------------|----------------------|------------|-------------|-----|------|-----|------|----|--|--|
| Symbol            | Parameter                         | Conditions           |            | Speed Grade |     |      |     |      |    |  |  |
|                   |                                   |                      |            | -7          |     | -10  |     | 15   | ]  |  |  |
|                   |                                   |                      | Min        | Max         | Min | Max  | Min | Max  |    |  |  |
| t <sub>H</sub>    | Register hold time                |                      | 1.7        |             | 3.0 |      | 4.0 |      | ns |  |  |
| t <sub>FSU</sub>  | Register setup time of fast input |                      | 2.3        |             | 3.0 |      | 2.0 |      | ns |  |  |
| t <sub>FH</sub>   | Register hold time of fast input  |                      | 0.7        |             | 0.5 |      | 1.0 |      | ns |  |  |
| t <sub>RD</sub>   | Register delay                    |                      |            | 1.4         |     | 2.0  |     | 1.0  | ns |  |  |
| t <sub>COMB</sub> | Combinatorial delay               |                      |            | 1.2         |     | 2.0  |     | 1.0  | ns |  |  |
| $t_{IC}$          | Array clock delay                 |                      |            | 3.2         |     | 5.0  |     | 6.0  | ns |  |  |
| t <sub>EN</sub>   | Register enable time              |                      |            | 3.1         |     | 5.0  |     | 6.0  | ns |  |  |
| $t_{GLOB}$        | Global control delay              |                      |            | 2.5         |     | 1.0  |     | 1.0  | ns |  |  |
| t <sub>PRE</sub>  | Register preset time              |                      |            | 2.7         |     | 3.0  |     | 4.0  | ns |  |  |
| t <sub>CLR</sub>  | Register clear time               |                      |            | 2.7         |     | 3.0  |     | 4.0  | ns |  |  |
| t <sub>PIA</sub>  | PIA delay                         | (7)                  |            | 2.4         |     | 1.0  |     | 2.0  | ns |  |  |
| $t_{LPA}$         | Low-power adder                   | (8)                  |            | 10.0        |     | 11.0 |     | 13.0 | ns |  |  |

#### Notes to tables:

- These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path.
- (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (5) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- (6) Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use.
- (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (8) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $\mathbf{t_{ACL}}$ , and  $\mathbf{t_{CPPW}}$  parameters for macrocells running in the low-power mode.

| Table 39. MAX 7000 I <sub>CC</sub> Equation Constants |      |      |       |  |  |  |  |  |  |
|-------------------------------------------------------|------|------|-------|--|--|--|--|--|--|
| Device                                                | Α    | В    | С     |  |  |  |  |  |  |
| EPM7032                                               | 1.87 | 0.52 | 0.144 |  |  |  |  |  |  |
| EPM7064                                               | 1.63 | 0.74 | 0.144 |  |  |  |  |  |  |
| EPM7096                                               | 1.63 | 0.74 | 0.144 |  |  |  |  |  |  |
| EPM7128E                                              | 1.17 | 0.54 | 0.096 |  |  |  |  |  |  |
| EPM7160E                                              | 1.17 | 0.54 | 0.096 |  |  |  |  |  |  |
| EPM7192E                                              | 1.17 | 0.54 | 0.096 |  |  |  |  |  |  |
| EPM7256E                                              | 1.17 | 0.54 | 0.096 |  |  |  |  |  |  |
| EPM7032S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |  |  |
| EPM7064S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |  |  |
| EPM7128S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |  |  |
| EPM7160S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |  |  |
| EPM7192S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |  |  |
| EPM7256S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |  |  |

This calculation provides an  $I_{CC}$  estimate based on typical conditions using a pattern of a 16-bit, loadable, enabled, up/down counter in each LAB with no output load. Actual  $I_{CC}$  values should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions.

### Figure 18. 84-Pin Package Pin-Out Diagram

Package outline not drawn to scale.



### Notes:

- (1) Pins 6, 39, 46, and 79 are no-connect (N.C.) pins on EPM7096, EPM7160E, and EPM7160S devices.
- (2) The pin functions shown in parenthesis are only available in MAX 7000E and MAX 7000S devices.
- (3) JTAG ports are available in MAX 7000S devices only.



101 Innovation Drive San Jose, CA 95134 (408) 544-7000 www.altera.com Applications Hotline: (800) 800-EPLD Literature Services: literature@altera.com Copyright © 2005 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

I.S. EN ISO 9001