# E·XFL

# Intel - EPM7192SQC160-15F Datasheet



Welcome to E-XFL.COM

# Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

**Applications of Embedded - CPLDs** 

# Details

| Product Status                  | Obsolete                                                     |
|---------------------------------|--------------------------------------------------------------|
| Programmable Type               | In System Programmable                                       |
| Delay Time tpd(1) Max           | 15 ns                                                        |
| Voltage Supply - Internal       | 4.75V ~ 5.25V                                                |
| Number of Logic Elements/Blocks | 12                                                           |
| Number of Macrocells            | 192                                                          |
| Number of Gates                 | 3750                                                         |
| Number of I/O                   | 124                                                          |
| Operating Temperature           | 0°C ~ 70°C (TA)                                              |
| Mounting Type                   | Surface Mount                                                |
| Package / Case                  | 160-BQFP                                                     |
| Supplier Device Package         | 160-PQFP (28x28)                                             |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7192sqc160-15f |
|                                 |                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 2. MAX             | Table 2. MAX 7000S Device Features |          |          |          |          |          |  |  |  |  |
|--------------------------|------------------------------------|----------|----------|----------|----------|----------|--|--|--|--|
| Feature                  | EPM7032S                           | EPM7064S | EPM7128S | EPM7160S | EPM7192S | EPM7256S |  |  |  |  |
| Usable gates             | 600                                | 1,250    | 2,500    | 3,200    | 3,750    | 5,000    |  |  |  |  |
| Macrocells               | 32                                 | 64       | 128      | 160      | 192      | 256      |  |  |  |  |
| Logic array<br>blocks    | 2                                  | 4        | 8        | 10       | 12       | 16       |  |  |  |  |
| Maximum<br>user I/O pins | 36                                 | 68       | 100      | 104      | 124      | 164      |  |  |  |  |
| t <sub>PD</sub> (ns)     | 5                                  | 5        | 6        | 6        | 7.5      | 7.5      |  |  |  |  |
| t <sub>SU</sub> (ns)     | 2.9                                | 2.9      | 3.4      | 3.4      | 4.1      | 3.9      |  |  |  |  |
| t <sub>FSU</sub> (ns)    | 2.5                                | 2.5      | 2.5      | 2.5      | 3        | 3        |  |  |  |  |
| t <sub>CO1</sub> (ns)    | 3.2                                | 3.2      | 4        | 3.9      | 4.7      | 4.7      |  |  |  |  |
| f <sub>CNT</sub> (MHz)   | 175.4                              | 175.4    | 147.1    | 149.3    | 125.0    | 128.2    |  |  |  |  |

# ...and More Features

- Open-drain output option in MAX 7000S devices
- Programmable macrocell flipflops with individual clear, preset, clock, and clock enable controls
- Programmable power-saving mode for a reduction of over 50% in each macrocell
- Configurable expander product-term distribution, allowing up to 32 product terms per macrocell
- 44 to 208 pins available in plastic J-lead chip carrier (PLCC), ceramic pin-grid array (PGA), plastic quad flat pack (PQFP), power quad flat pack (RQFP), and 1.0-mm thin quad flat pack (TQFP) packages
- Programmable security bit for protection of proprietary designs
- 3.3-V or 5.0-V operation
  - MultiVolt<sup>TM</sup> I/O interface operation, allowing devices to interface with 3.3-V or 5.0-V devices (MultiVolt I/O operation is not available in 44-pin packages)
  - Pin compatible with low-voltage MAX 7000A and MAX 7000B devices
- Enhanced features available in MAX 7000E and MAX 7000S devices
  - Six pin- or logic-driven output enable signals
  - Two global clock signals with optional inversion
  - Enhanced interconnect resources for improved routability
  - Fast input setup times provided by a dedicated path from I/O pin to macrocell registers
  - Programmable output slew-rate control
- Software design support and automatic place-and-route provided by Altera's development system for Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800 workstations

|                        | <ul> <li>Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), Verilog HDL, VHDL, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, and VeriBest</li> <li>Programming support         <ul> <li>Altera's Master Programming Unit (MPU) and programming hardware from third-party manufacturers program all MAX 7000 devices</li> <li>The BitBlaster<sup>TM</sup> serial download cable, ByteBlasterMV<sup>TM</sup> parallel port download cable, and MasterBlaster<sup>TM</sup> serial/universal serial bus (USB) download cable program MAX 7000S devices</li> </ul> </li> </ul> |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| General<br>Description | The MAX 7000 family of high-density, high-performance PLDs is based<br>on Altera's second-generation MAX architecture. Fabricated with<br>advanced CMOS technology, the EEPROM-based MAX 7000 family<br>provides 600 to 5,000 usable gates, ISP, pin-to-pin delays as fast as 5 ns,<br>and counter speeds of up to 175.4 MHz. MAX 7000S devices in the -5, -6,<br>-7, and -10 speed grades as well as MAX 7000 and MAX 7000E devices in<br>-5, -6, -7, -10P, and -12P speed grades comply with the PCI Special Interest<br>Group (PCI SIG) <i>PCI Local Bus Specification, Revision 2.2.</i> See Table 3<br>for available speed grades.                                                                                                         |

| Device   | Speed Grade  |              |              |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |      |              |              |                      |              |
|----------|--------------|--------------|--------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------|--------------|----------------------|--------------|
|          | -5           | -6           | -7           | -10P         | -10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | -12P | -12          | -15          | -15T                 | -20          |
| EPM7032  |              | ~            | ~            |              | <b>&gt;</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      | >            | ~            | <ul> <li></li> </ul> |              |
| EPM7032S | $\checkmark$ | $\checkmark$ | ~            |              | $\checkmark$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |              |              |                      |              |
| EPM7064  |              | <b>~</b>     | ~            |              | <b>&gt;</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      | >            | ~            |                      |              |
| EPM7064S | $\checkmark$ | $\checkmark$ | ~            |              | <ul> <li>Image: A start of the start of</li></ul> |      |              |              |                      |              |
| EPM7096  |              |              | $\checkmark$ |              | $\checkmark$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      | >            | $\checkmark$ |                      |              |
| EPM7128E |              |              | ~            | $\checkmark$ | <ul> <li>Image: A start of the start of</li></ul> |      | <b>&gt;</b>  | ~            |                      | <b>~</b>     |
| EPM7128S |              | $\checkmark$ | ~            |              | <ul> <li>Image: A start of the start of</li></ul> |      |              | ~            |                      |              |
| EPM7160E |              |              |              | ~            | ~                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |      | $\checkmark$ | ~            |                      | $\checkmark$ |
| EPM7160S |              | $\checkmark$ | ~            |              | <ul> <li>Image: A start of the start of</li></ul> |      |              | ~            |                      |              |
| EPM7192E |              |              |              |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ~    | >            | ~            |                      | <b>&gt;</b>  |
| EPM7192S |              |              | ~            | 1            | <b>~</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Ī    |              | ~            |                      |              |
| EPM7256E |              |              |              |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ~    | >            | ~            |                      | <b>&gt;</b>  |
| EPM7256S |              |              | $\checkmark$ |              | $\checkmark$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |              | $\checkmark$ |                      |              |

Each LAB is fed by the following signals:

- **3**6 signals from the PIA that are used for general logic inputs
- Global controls that are used for secondary register functions
- Direct input paths from I/O pins to the registers that are used for fast setup times for MAX 7000E and MAX 7000S devices

# Macrocells

The MAX 7000 macrocell can be individually configured for either sequential or combinatorial logic operation. The macrocell consists of three functional blocks: the logic array, the product-term select matrix, and the programmable register. The macrocell of EPM7032, EPM7064, and EPM7096 devices is shown in Figure 3.

Figure 3. EPM7032, EPM7064 & EPM7096 Device Macrocell



# Shareable Expanders

Each LAB has 16 shareable expanders that can be viewed as a pool of uncommitted single product terms (one from each macrocell) with inverted outputs that feed back into the logic array. Each shareable expander can be used and shared by any or all macrocells in the LAB to build complex logic functions. A small delay ( $t_{SEXP}$ ) is incurred when shareable expanders are used. Figure 5 shows how shareable expanders can feed multiple macrocells.

# Figure 5. Shareable Expanders



Shareable expanders can be shared by any or all macrocells in an LAB.

# Parallel Expanders

Parallel expanders are unused product terms that can be allocated to a neighboring macrocell to implement fast, complex logic functions. Parallel expanders allow up to 20 product terms to directly feed the macrocell OR logic, with five product terms provided by the macrocell and 15 parallel expanders provided by neighboring macrocells in the LAB.

# Programmable Interconnect Array

Logic is routed between LABs via the programmable interconnect array (PIA). This global bus is a programmable path that connects any signal source to any destination on the device. All MAX 7000 dedicated inputs, I/O pins, and macrocell outputs feed the PIA, which makes the signals available throughout the entire device. Only the signals required by each LAB are actually routed from the PIA into the LAB. Figure 7 shows how the PIA signals are routed into the LAB. An EEPROM cell controls one input to a 2-input AND gate, which selects a PIA signal to drive into the LAB.



While the routing delays of channel-based routing schemes in masked or FPGAs are cumulative, variable, and path-dependent, the MAX 7000 PIA has a fixed delay. The PIA thus eliminates skew between signals and makes timing performance easy to predict.

# I/O Control Blocks

The I/O control block allows each I/O pin to be individually configured for input, output, or bidirectional operation. All I/O pins have a tri-state buffer that is individually controlled by one of the global output enable signals or directly connected to ground or  $V_{CC}$ . Figure 8 shows the I/O control block for the MAX 7000 family. The I/O control block of EPM7032, EPM7064, and EPM7096 devices has two global output enable signals that are driven by two dedicated active-low output enable pins (OE1 and OE2). The I/O control block of MAX 7000E and MAX 7000S devices has six global output enable signals that are driven by the true or complement of two output enable signals, a subset of the I/O pins, or a subset of the I/O macrocells.

When the tri-state buffer control is connected to ground, the output is tri-stated (high impedance) and the I/O pin can be used as a dedicated input. When the tri-state buffer control is connected to  $V_{CC}$ , the output is enabled.

The MAX 7000 architecture provides dual I/O feedback, in which macrocell and pin feedbacks are independent. When an I/O pin is configured as an input, the associated macrocell can be used for buried logic.

# In-System Programmability (ISP)

MAX 7000S devices are in-system programmable via an industry-standard 4-pin Joint Test Action Group (JTAG) interface (IEEE Std. 1149.1-1990). ISP allows quick, efficient iterations during design development and debugging cycles. The MAX 7000S architecture internally generates the high programming voltage required to program EEPROM cells, allowing in-system programming with only a single 5.0 V power supply. During in-system programming, the I/O pins are tri-stated and pulled-up to eliminate board conflicts. The pull-up value is nominally 50 k<sup>3</sup>4.

ISP simplifies the manufacturing flow by allowing devices to be mounted on a printed circuit board with standard in-circuit test equipment before they are programmed. MAX 7000S devices can be programmed by downloading the information via in-circuit testers (ICT), embedded processors, or the Altera MasterBlaster, ByteBlasterMV, ByteBlaster, BitBlaster download cables. (The ByteBlaster cable is obsolete and is replaced by the ByteBlasterMV cable, which can program and configure 2.5-V, 3.3-V, and 5.0-V devices.) Programming the devices after they are placed on the board eliminates lead damage on high-pin-count packages (e.g., QFP packages) due to device handling and allows devices to be reprogrammed after a system has already shipped to the field. For example, product upgrades can be performed in the field via software or modem.

In-system programming can be accomplished with either an adaptive or constant algorithm. An adaptive algorithm reads information from the unit and adapts subsequent programming steps to achieve the fastest possible programming time for that unit. Because some in-circuit testers cannot support an adaptive algorithm, Altera offers devices tested with a constant algorithm. Devices tested to the constant algorithm have an "F" suffix in the ordering code.

The Jam<sup>™</sup> Standard Test and Programming Language (STAPL) can be used to program MAX 7000S devices with in-circuit testers, PCs, or embedded processor.

# IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

MAX 7000 devices support JTAG BST circuitry as specified by IEEE Std. 1149.1-1990. Table 9 describes the JTAG instructions supported by the MAX 7000 family. The pin-out tables (see the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information) show the location of the JTAG control pins for each device. If the JTAG interface is not required, the JTAG pins are available as user I/O pins.

| Table 9. MAX 7000 J | TAG Instructions | 5                                                                                        |
|---------------------|------------------|------------------------------------------------------------------------------------------|
| JTAG Instruction    | Devices          | Description                                                                              |
| SAMPLE/PRELOAD      | EPM7128S         | Allows a snapshot of signals at the device pins to be captured and                       |
|                     | EPM7160S         | examined during normal device operation, and permits an initial data                     |
|                     | EPM7192S         | pattern output at the device pins.                                                       |
|                     | EPM7256S         |                                                                                          |
| EXTEST              | EPM7128S         | Allows the external circuitry and board-level interconnections to be                     |
|                     | EPM7160S         | tested by forcing a test pattern at the output pins and capturing test                   |
|                     | EPM7192S         | results at the input pins.                                                               |
|                     | EPM7256S         |                                                                                          |
| BYPASS              | EPM7032S         | Places the 1-bit bypass register between the TDI and TDO pins, which                     |
|                     | EPM7064S         | allows the BST data to pass synchronously through a selected device                      |
|                     | EPM7128S         | to adjacent devices during normal device operation.                                      |
|                     | EPM7160S         |                                                                                          |
|                     | EPM7192S         |                                                                                          |
|                     | EPM7256S         |                                                                                          |
| IDCODE              | EPM7032S         | Selects the IDCODE register and places it between TDI and TDO,                           |
|                     | EPM7064S         | allowing the IDCODE to be serially shifted out of TDO.                                   |
|                     | EPM7128S         |                                                                                          |
|                     | EPM7160S         |                                                                                          |
|                     | EPM7192S         |                                                                                          |
|                     | EPM7256S         |                                                                                          |
| ISP Instructions    | EPM7032S         | These instructions are used when programming MAX 7000S devices                           |
|                     | EPM7064S         | via the JTAG ports with the MasterBlaster, ByteBlasterMV, BitBlaster                     |
|                     | EPM7128S         | download cable, or using a Jam File ( <b>.jam</b> ), Jam Byte-Code file ( <b>.jbc</b> ), |
|                     | EPM7160S         | or Serial Vector Format file (.svf) via an embedded processor or test                    |
|                     | EPM7192S         | equipment.                                                                               |
|                     | EPM7256S         |                                                                                          |

| Table 1         | Table 15. MAX 7000 5.0-V Device DC Operating Conditions       Note (9) |                                                             |                         |                          |      |  |  |  |  |  |
|-----------------|------------------------------------------------------------------------|-------------------------------------------------------------|-------------------------|--------------------------|------|--|--|--|--|--|
| Symbol          | Parameter                                                              | Conditions                                                  | Min                     | Max                      | Unit |  |  |  |  |  |
| V <sub>IH</sub> | High-level input voltage                                               |                                                             | 2.0                     | V <sub>CCINT</sub> + 0.5 | V    |  |  |  |  |  |
| V <sub>IL</sub> | Low-level input voltage                                                |                                                             | -0.5 (8)                | 0.8                      | V    |  |  |  |  |  |
| V <sub>OH</sub> | 5.0-V high-level TTL output voltage                                    | $I_{OH} = -4 \text{ mA DC}, V_{CCIO} = 4.75 \text{ V} (10)$ | 2.4                     |                          | V    |  |  |  |  |  |
|                 | 3.3-V high-level TTL output voltage                                    | $I_{OH} = -4 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V} (10)$ | 2.4                     |                          | V    |  |  |  |  |  |
|                 | 3.3-V high-level CMOS output voltage                                   | $I_{OH}$ = -0.1 mA DC, $V_{CCIO}$ = 3.0 V (10)              | V <sub>CCIO</sub> – 0.2 |                          | V    |  |  |  |  |  |
| V <sub>OL</sub> | 5.0-V low-level TTL output voltage                                     | I <sub>OL</sub> = 12 mA DC, V <sub>CCIO</sub> = 4.75 V (11) |                         | 0.45                     | V    |  |  |  |  |  |
|                 | 3.3-V low-level TTL output voltage                                     | I <sub>OL</sub> = 12 mA DC, V <sub>CCIO</sub> = 3.00 V (11) |                         | 0.45                     | V    |  |  |  |  |  |
|                 | 3.3-V low-level CMOS output voltage                                    | I <sub>OL</sub> = 0.1 mA DC, V <sub>CCIO</sub> = 3.0 V(11)  |                         | 0.2                      | V    |  |  |  |  |  |
| I <sub>I</sub>  | Leakage current of dedicated input pins                                | $V_{I} = -0.5$ to 5.5 V (11)                                | -10                     | 10                       | μΑ   |  |  |  |  |  |
| I <sub>OZ</sub> | I/O pin tri-state output off-state current                             | V <sub>I</sub> = -0.5 to 5.5 V (11), (12)                   | -40                     | 40                       | μA   |  |  |  |  |  |

| Table 1          | Table 16. MAX 7000 5.0-V Device Capacitance: EPM7032, EPM7064 & EPM7096 Devices       Note (13) |                                     |     |     |      |  |  |
|------------------|-------------------------------------------------------------------------------------------------|-------------------------------------|-----|-----|------|--|--|
| Symbol           | Parameter                                                                                       | Conditions                          | Min | Max | Unit |  |  |
| CIN              | Input pin capacitance                                                                           | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 12  | pF   |  |  |
| C <sub>I/O</sub> | I/O pin capacitance                                                                             | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 12  | pF   |  |  |

| Table 1          | Table 17. MAX 7000 5.0-V Device Capacitance: MAX 7000E Devices       Note (13) |                                     |     |      |    |  |  |  |  |
|------------------|--------------------------------------------------------------------------------|-------------------------------------|-----|------|----|--|--|--|--|
| Symbol           | Parameter                                                                      | Conditions                          | Max | Unit |    |  |  |  |  |
| C <sub>IN</sub>  | Input pin capacitance                                                          | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 15   | pF |  |  |  |  |
| C <sub>I/O</sub> | I/O pin capacitance                                                            | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 15   | pF |  |  |  |  |

| Table 1          | Table 18. MAX 7000 5.0-V Device Capacitance: MAX 7000S Devices       Note (13) |                                     |     |     |      |  |  |  |  |  |
|------------------|--------------------------------------------------------------------------------|-------------------------------------|-----|-----|------|--|--|--|--|--|
| Symbol           | Parameter                                                                      | Conditions                          | Min | Max | Unit |  |  |  |  |  |
| CIN              | Dedicated input pin capacitance                                                | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 10  | pF   |  |  |  |  |  |
| C <sub>I/O</sub> | I/O pin capacitance                                                            | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 10  | pF   |  |  |  |  |  |

.

#### MAX 7000 Programmable Logic Device Family Data Sheet

#### Notes to tables:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input voltage on I/O pins is -0.5 V and on 4 dedicated input pins is -0.3 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 7.0 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) Numbers in parentheses are for industrial-temperature-range devices.
- (4) V<sub>CC</sub> must rise monotonically.
- (5) The POR time for all 7000S devices does not exceed 300 μs. The sufficient V<sub>CCINT</sub> voltage level for POR is 4.5 V. The device is fully initialized within the POR time after V<sub>CCINT</sub> reaches the sufficient POR voltage level.
- (6) 3.3-V I/O operation is not available for 44-pin packages.
- (7) The V<sub>CCISP</sub> parameter applies only to MAX 7000S devices.
- (8) During in-system programming, the minimum DC input voltage is -0.3 V.
- (9) These values are specified under the MAX 7000 recommended operating conditions in Table 14 on page 26.
- (10) The parameter is measured with 50% of the outputs each sourcing the specified current. The I<sub>OH</sub> parameter refers to high-level TTL or CMOS output current.
- (11) The parameter is measured with 50% of the outputs each sinking the specified current. The I<sub>OL</sub> parameter refers to low-level TTL, PCI, or CMOS output current.
- (12) When the JTAG interface is enabled in MAX 7000S devices, the input leakage current on the JTAG pins is typically -60 μA.
- (13) Capacitance is measured at 25° C and is sample-tested only. The OE1 pin has a maximum capacitance of 20 pF.

Figure 11 shows the typical output drive characteristics of MAX 7000 devices.

### Figure 11. Output Drive Characteristics of 5.0-V MAX 7000 Devices



**Timing Model** 

MAX 7000 device timing can be analyzed with the Altera software, with a variety of popular industry-standard EDA simulators and timing analyzers, or with the timing model shown in Figure 12. MAX 7000 devices have fixed internal delays that enable the designer to determine the worst-case timing of any design. The Altera software provides timing simulation, point-to-point delay prediction, and detailed timing analysis for a device-wide performance evaluation.

### Figure 13. Switching Waveforms



| Table 2           | 21. MAX 7000 & MAX 7000E Ext               | ernal Timing Parame | eters Note | (1)              |       |                       |     |  |
|-------------------|--------------------------------------------|---------------------|------------|------------------|-------|-----------------------|-----|--|
| Symbol            | Parameter                                  | Conditions          |            | Speed Grade      |       |                       |     |  |
|                   |                                            |                     | MAX 700    | MAX 7000E (-10P) |       | 00 (-10)<br>Doe (-10) |     |  |
|                   |                                            |                     | Min        | Max              | Min   | Max                   |     |  |
| t <sub>PD1</sub>  | Input to non-registered output             | C1 = 35 pF          |            | 10.0             |       | 10.0                  | ns  |  |
| t <sub>PD2</sub>  | I/O input to non-registered output         | C1 = 35 pF          |            | 10.0             |       | 10.0                  | ns  |  |
| t <sub>SU</sub>   | Global clock setup time                    |                     | 7.0        |                  | 8.0   |                       | ns  |  |
| t <sub>H</sub>    | Global clock hold time                     |                     | 0.0        |                  | 0.0   |                       | ns  |  |
| t <sub>FSU</sub>  | Global clock setup time of fast input      | (2)                 | 3.0        |                  | 3.0   |                       | ns  |  |
| t <sub>FH</sub>   | Global clock hold time of fast input       | (2)                 | 0.5        |                  | 0.5   |                       | ns  |  |
| t <sub>CO1</sub>  | Global clock to output delay               | C1 = 35 pF          |            | 5.0              |       | 5                     | ns  |  |
| t <sub>CH</sub>   | Global clock high time                     |                     | 4.0        |                  | 4.0   |                       | ns  |  |
| t <sub>CL</sub>   | Global clock low time                      |                     | 4.0        |                  | 4.0   |                       | ns  |  |
| t <sub>ASU</sub>  | Array clock setup time                     |                     | 2.0        |                  | 3.0   |                       | ns  |  |
| t <sub>AH</sub>   | Array clock hold time                      |                     | 3.0        |                  | 3.0   |                       | ns  |  |
| t <sub>ACO1</sub> | Array clock to output delay                | C1 = 35 pF          |            | 10.0             |       | 10.0                  | ns  |  |
| t <sub>ACH</sub>  | Array clock high time                      |                     | 4.0        |                  | 4.0   |                       | ns  |  |
| t <sub>ACL</sub>  | Array clock low time                       |                     | 4.0        |                  | 4.0   |                       | ns  |  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset   | (3)                 | 4.0        |                  | 4.0   |                       | ns  |  |
| t <sub>ODH</sub>  | Output data hold time after clock          | C1 = 35 pF (4)      | 1.0        |                  | 1.0   |                       | ns  |  |
| t <sub>CNT</sub>  | Minimum global clock period                |                     |            | 10.0             |       | 10.0                  | ns  |  |
| f <sub>CNT</sub>  | Maximum internal global clock<br>frequency | (5)                 | 100.0      |                  | 100.0 |                       | MHz |  |
| t <sub>ACNT</sub> | Minimum array clock period                 |                     |            | 10.0             |       | 10.0                  | ns  |  |
| f <sub>acnt</sub> | Maximum internal array clock<br>frequency  | (5)                 | 100.0      |                  | 100.0 |                       | MHz |  |
| f <sub>MAX</sub>  | Maximum clock frequency                    | (6)                 | 125.0      |                  | 125.0 |                       | MHz |  |

| Table 2           | 23. MAX 7000 & MAX 7000E Ext               | ernal Timing Param | eters Note  | e (1)     |                                   |      |     |
|-------------------|--------------------------------------------|--------------------|-------------|-----------|-----------------------------------|------|-----|
| Symbol            | Parameter                                  | Conditions         | Speed Grade |           |                                   |      |     |
|                   |                                            |                    | MAX 700     | 0E (-12P) | MAX 7000 (-12)<br>MAX 7000E (-12) |      |     |
|                   |                                            |                    | Min         | Max       | Min                               | Max  |     |
| t <sub>PD1</sub>  | Input to non-registered output             | C1 = 35 pF         |             | 12.0      |                                   | 12.0 | ns  |
| t <sub>PD2</sub>  | I/O input to non-registered output         | C1 = 35 pF         |             | 12.0      |                                   | 12.0 | ns  |
| t <sub>SU</sub>   | Global clock setup time                    |                    | 7.0         |           | 10.0                              |      | ns  |
| t <sub>H</sub>    | Global clock hold time                     |                    | 0.0         |           | 0.0                               |      | ns  |
| t <sub>FSU</sub>  | Global clock setup time of fast input      | (2)                | 3.0         |           | 3.0                               |      | ns  |
| t <sub>FH</sub>   | Global clock hold time of fast input       | (2)                | 0.0         |           | 0.0                               |      | ns  |
| t <sub>CO1</sub>  | Global clock to output delay               | C1 = 35 pF         |             | 6.0       |                                   | 6.0  | ns  |
| t <sub>CH</sub>   | Global clock high time                     |                    | 4.0         |           | 4.0                               |      | ns  |
| t <sub>CL</sub>   | Global clock low time                      |                    | 4.0         |           | 4.0                               |      | ns  |
| t <sub>ASU</sub>  | Array clock setup time                     |                    | 3.0         |           | 4.0                               |      | ns  |
| t <sub>AH</sub>   | Array clock hold time                      |                    | 4.0         |           | 4.0                               |      | ns  |
| t <sub>ACO1</sub> | Array clock to output delay                | C1 = 35 pF         |             | 12.0      |                                   | 12.0 | ns  |
| t <sub>ACH</sub>  | Array clock high time                      |                    | 5.0         |           | 5.0                               |      | ns  |
| t <sub>ACL</sub>  | Array clock low time                       |                    | 5.0         |           | 5.0                               |      | ns  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset   | (3)                | 5.0         |           | 5.0                               |      | ns  |
| t <sub>ODH</sub>  | Output data hold time after clock          | C1 = 35 pF (4)     | 1.0         |           | 1.0                               |      | ns  |
| t <sub>CNT</sub>  | Minimum global clock period                |                    |             | 11.0      |                                   | 11.0 | ns  |
| f <sub>CNT</sub>  | Maximum internal global clock<br>frequency | (5)                | 90.9        |           | 90.9                              |      | MHz |
| t <sub>ACNT</sub> | Minimum array clock period                 |                    |             | 11.0      |                                   | 11.0 | ns  |
| f <sub>acnt</sub> | Maximum internal array clock<br>frequency  | (5)                | 90.9        |           | 90.9                              |      | MHz |
| f <sub>MAX</sub>  | Maximum clock frequency                    | (6)                | 125.0       |           | 125.0                             |      | MHz |

| Symbol            | Parameter                                                                                 | Conditions     | Speed Grade      |      |                                   |      |    |
|-------------------|-------------------------------------------------------------------------------------------|----------------|------------------|------|-----------------------------------|------|----|
|                   |                                                                                           |                | MAX 7000E (-12P) |      | MAX 7000 (-12)<br>MAX 7000E (-12) |      | 1  |
|                   |                                                                                           |                | Min              | Max  | Min                               | Max  |    |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                |                |                  | 1.0  |                                   | 2.0  | ns |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                            |                |                  | 1.0  |                                   | 2.0  | ns |
| t <sub>FIN</sub>  | Fast input delay                                                                          | (2)            |                  | 1.0  |                                   | 1.0  | ns |
| t <sub>SEXP</sub> | Shared expander delay                                                                     |                |                  | 7.0  |                                   | 7.0  | ns |
| t <sub>PEXP</sub> | Parallel expander delay                                                                   |                |                  | 1.0  |                                   | 1.0  | ns |
| t <sub>LAD</sub>  | Logic array delay                                                                         |                |                  | 7.0  |                                   | 5.0  | ns |
| t <sub>LAC</sub>  | Logic control array delay                                                                 |                |                  | 5.0  |                                   | 5.0  | ns |
| t <sub>IOE</sub>  | Internal output enable delay                                                              | (2)            |                  | 2.0  |                                   | 2.0  | ns |
| t <sub>OD1</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>$V_{CCIO} = 5.0 V$                 | C1 = 35 pF     |                  | 1.0  |                                   | 3.0  | ns |
| t <sub>OD2</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V          | C1 = 35 pF (7) |                  | 2.0  |                                   | 4.0  | ns |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V  | C1 = 35 pF (2) |                  | 5.0  |                                   | 7.0  | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>$V_{CCIO} = 5.0 V$                  | C1 = 35 pF     |                  | 6.0  |                                   | 6.0  | ns |
| t <sub>ZX2</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>$V_{CCIO} = 3.3 V$                  | C1 = 35 pF (7) |                  | 7.0  |                                   | 7.0  | ns |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>Slow slew rate = on<br>$V_{CCIO} = 5.0 V \text{ or } 3.3 V$ | C1 = 35 pF (2) |                  | 10.0 |                                   | 10.0 | ns |
| t <sub>XZ</sub>   | Output buffer disable delay                                                               | C1 = 5 pF      |                  | 6.0  |                                   | 6.0  | ns |
| t <sub>SU</sub>   | Register setup time                                                                       |                | 1.0              |      | 4.0                               |      | ns |
| t <sub>H</sub>    | Register hold time                                                                        |                | 6.0              |      | 4.0                               |      | ns |
| t <sub>FSU</sub>  | Register setup time of fast input                                                         | (2)            | 4.0              |      | 2.0                               |      | ns |
| t <sub>FH</sub>   | Register hold time of fast input                                                          | (2)            | 0.0              |      | 2.0                               |      | ns |
| t <sub>RD</sub>   | Register delay                                                                            |                |                  | 2.0  |                                   | 1.0  | ns |
| t <sub>COMB</sub> | Combinatorial delay                                                                       |                |                  | 2.0  |                                   | 1.0  | ns |
| t <sub>IC</sub>   | Array clock delay                                                                         |                |                  | 5.0  |                                   | 5.0  | ns |
| t <sub>EN</sub>   | Register enable time                                                                      |                |                  | 7.0  |                                   | 5.0  | ns |
| t <sub>GLOB</sub> | Global control delay                                                                      |                |                  | 2.0  |                                   | 0.0  | ns |
| t <sub>PRE</sub>  | Register preset time                                                                      |                |                  | 4.0  |                                   | 3.0  | ns |
| t <sub>CLR</sub>  | Register clear time                                                                       |                |                  | 4.0  |                                   | 3.0  | ns |
| t <sub>PIA</sub>  | PIA delay                                                                                 |                |                  | 1.0  |                                   | 1.0  | ns |
| t <sub>LPA</sub>  | Low-power adder                                                                           | (8)            |                  | 12.0 |                                   | 12.0 | ns |

| Symbol            | Parameter                                                                                | Conditions     | Speed Grade |      |     |      |     |      |    |  |
|-------------------|------------------------------------------------------------------------------------------|----------------|-------------|------|-----|------|-----|------|----|--|
|                   |                                                                                          |                | -           | 15   | -1  | 5T   | -20 |      | 1  |  |
|                   |                                                                                          |                | Min         | Max  | Min | Max  | Min | Max  | 1  |  |
| t <sub>IN</sub>   | Input pad and buffer delay                                                               |                |             | 2.0  |     | 2.0  |     | 3.0  | ns |  |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                           |                |             | 2.0  |     | 2.0  |     | 3.0  | ns |  |
| t <sub>FIN</sub>  | Fast input delay                                                                         | (2)            |             | 2.0  |     | -    |     | 4.0  | ns |  |
| t <sub>SEXP</sub> | Shared expander delay                                                                    |                |             | 8.0  |     | 10.0 |     | 9.0  | ns |  |
| t <sub>PEXP</sub> | Parallel expander delay                                                                  |                |             | 1.0  |     | 1.0  |     | 2.0  | ns |  |
| t <sub>LAD</sub>  | Logic array delay                                                                        |                |             | 6.0  |     | 6.0  |     | 8.0  | ns |  |
| tLAC              | Logic control array delay                                                                |                |             | 6.0  |     | 6.0  |     | 8.0  | ns |  |
| t <sub>IOE</sub>  | Internal output enable delay                                                             | (2)            |             | 3.0  |     | -    |     | 4.0  | ns |  |
| t <sub>OD1</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>$V_{CCIO} = 5.0 V$                | C1 = 35 pF     |             | 4.0  |     | 4.0  |     | 5.0  | ns |  |
| t <sub>OD2</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V         | C1 = 35 pF (7) |             | 5.0  |     | -    |     | 6.0  | ns |  |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V | C1 = 35 pF (2) |             | 8.0  |     | -    |     | 9.0  | ns |  |
| t <sub>ZX1</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V          | C1 = 35 pF     |             | 6.0  |     | 6.0  |     | 10.0 | ns |  |
| t <sub>ZX2</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V          | C1 = 35 pF (7) |             | 7.0  |     | -    |     | 11.0 | ns |  |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V  | C1 = 35 pF (2) |             | 10.0 |     | -    |     | 14.0 | ns |  |
| t <sub>XZ</sub>   | Output buffer disable delay                                                              | C1 = 5 pF      |             | 6.0  |     | 6.0  |     | 10.0 | ns |  |
| t <sub>SU</sub>   | Register setup time                                                                      |                | 4.0         |      | 4.0 |      | 4.0 |      | ns |  |
| t <sub>H</sub>    | Register hold time                                                                       |                | 4.0         |      | 4.0 |      | 5.0 |      | ns |  |
| t <sub>FSU</sub>  | Register setup time of fast input                                                        | (2)            | 2.0         |      | -   |      | 4.0 |      | ns |  |
| t <sub>FH</sub>   | Register hold time of fast input                                                         | (2)            | 2.0         |      | -   |      | 3.0 |      | ns |  |
| t <sub>RD</sub>   | Register delay                                                                           |                |             | 1.0  |     | 1.0  |     | 1.0  | ns |  |
| t <sub>COMB</sub> | Combinatorial delay                                                                      |                |             | 1.0  |     | 1.0  |     | 1.0  | ns |  |
| t <sub>IC</sub>   | Array clock delay                                                                        |                |             | 6.0  |     | 6.0  |     | 8.0  | ns |  |
| t <sub>EN</sub>   | Register enable time                                                                     |                |             | 6.0  |     | 6.0  |     | 8.0  | ns |  |
| t <sub>GLOB</sub> | Global control delay                                                                     |                |             | 1.0  |     | 1.0  |     | 3.0  | ns |  |
| t <sub>PRE</sub>  | Register preset time                                                                     |                |             | 4.0  |     | 4.0  |     | 4.0  | ns |  |
| t <sub>CLR</sub>  | Register clear time                                                                      |                |             | 4.0  |     | 4.0  |     | 4.0  | ns |  |
| t <sub>PIA</sub>  | PIA delay                                                                                |                |             | 2.0  |     | 2.0  |     | 3.0  | ns |  |
| t <sub>LPA</sub>  | Low-power adder                                                                          | (8)            |             | 13.0 |     | 15.0 |     | 15.0 | ns |  |

| Table 30. EPM7064S Internal Timing Parameters (Part 2 of 2)       Note (1) |                                   |            |             |      |     |      |     |      |     |      |    |  |
|----------------------------------------------------------------------------|-----------------------------------|------------|-------------|------|-----|------|-----|------|-----|------|----|--|
| Symbol                                                                     | Parameter                         | Conditions | Speed Grade |      |     |      |     |      |     |      |    |  |
|                                                                            |                                   |            | -5          |      | -6  |      | -7  |      | -10 |      | 1  |  |
|                                                                            |                                   |            | Min         | Max  | Min | Max  | Min | Max  | Min | Max  |    |  |
| t <sub>FSU</sub>                                                           | Register setup time of fast input |            | 1.9         |      | 1.8 |      | 3.0 |      | 3.0 |      | ns |  |
| t <sub>FH</sub>                                                            | Register hold time of fast input  |            | 0.6         |      | 0.7 |      | 0.5 |      | 0.5 |      | ns |  |
| t <sub>RD</sub>                                                            | Register delay                    |            |             | 1.2  |     | 1.6  |     | 1.0  |     | 2.0  | ns |  |
| t <sub>COMB</sub>                                                          | Combinatorial delay               |            |             | 0.9  |     | 1.0  |     | 1.0  |     | 2.0  | ns |  |
| t <sub>IC</sub>                                                            | Array clock delay                 |            |             | 2.7  |     | 3.3  |     | 3.0  |     | 5.0  | ns |  |
| t <sub>EN</sub>                                                            | Register enable time              |            |             | 2.6  |     | 3.2  |     | 3.0  |     | 5.0  | ns |  |
| t <sub>GLOB</sub>                                                          | Global control delay              |            |             | 1.6  |     | 1.9  |     | 1.0  |     | 1.0  | ns |  |
| t <sub>PRE</sub>                                                           | Register preset time              |            |             | 2.0  |     | 2.4  |     | 2.0  |     | 3.0  | ns |  |
| t <sub>CLR</sub>                                                           | Register clear time               |            |             | 2.0  |     | 2.4  |     | 2.0  |     | 3.0  | ns |  |
| t <sub>PIA</sub>                                                           | PIA delay                         | (7)        |             | 1.1  |     | 1.3  |     | 1.0  |     | 1.0  | ns |  |
| t <sub>LPA</sub>                                                           | Low-power adder                   | (8)        |             | 12.0 |     | 11.0 |     | 10.0 |     | 11.0 | ns |  |

#### Notes to tables:

- (1) These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- This minimum pulse width for preset and clear applies for both global clear and array controls. The  $t_{LPA}$  parameter (2) must be added to this minimum width if the clear or reset signal incorporates the  $t_{IAD}$  parameter into the signal path.
- (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- The  $f_{MAX}$  values represent the highest frequency for pipelined data. (5)
- Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use. (6)
- For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, (7) these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $t_{ACL}$ , and  $t_{CPPW}$  parameters for macrocells (8) running in the low-power mode.

| Table 33. EPM7160S External Timing Parameters (Part 2 of 2)       Note (1) |                                           |            |       |     |       |     |       |      |       |      |     |  |
|----------------------------------------------------------------------------|-------------------------------------------|------------|-------|-----|-------|-----|-------|------|-------|------|-----|--|
| Symbol                                                                     | Parameter                                 | Conditions |       |     | Unit  |     |       |      |       |      |     |  |
|                                                                            |                                           |            | -6    |     | -7    |     | -10   |      | -15   |      |     |  |
|                                                                            |                                           |            | Min   | Max | Min   | Max | Min   | Max  | Min   | Max  |     |  |
| t <sub>ACNT</sub>                                                          | Minimum array clock period                |            |       | 6.7 |       | 8.2 |       | 10.0 |       | 13.0 | ns  |  |
| f <sub>acnt</sub>                                                          | Maximum internal array clock<br>frequency | (4)        | 149.3 |     | 122.0 |     | 100.0 |      | 76.9  |      | MHz |  |
| f <sub>MAX</sub>                                                           | Maximum clock frequency                   | (5)        | 166.7 |     | 166.7 |     | 125.0 |      | 100.0 |      | MHz |  |

| Symbol            | Parameter                         | Conditions     | Speed Grade |     |     |     |     |     |     |      |    |  |
|-------------------|-----------------------------------|----------------|-------------|-----|-----|-----|-----|-----|-----|------|----|--|
|                   |                                   |                | -6          |     | -7  |     | -10 |     | -15 |      |    |  |
|                   |                                   |                | Min         | Max | Min | Max | Min | Max | Min | Max  |    |  |
| t <sub>IN</sub>   | Input pad and buffer delay        |                |             | 0.2 |     | 0.3 |     | 0.5 |     | 2.0  | ns |  |
| t <sub>IO</sub>   | I/O input pad and buffer delay    |                |             | 0.2 |     | 0.3 |     | 0.5 |     | 2.0  | ns |  |
| t <sub>FIN</sub>  | Fast input delay                  |                |             | 2.6 |     | 3.2 |     | 1.0 |     | 2.0  | ns |  |
| t <sub>SEXP</sub> | Shared expander delay             |                |             | 3.6 |     | 4.3 |     | 5.0 |     | 8.0  | ns |  |
| t <sub>PEXP</sub> | Parallel expander delay           |                |             | 1.0 |     | 1.3 |     | 0.8 |     | 1.0  | ns |  |
| t <sub>LAD</sub>  | Logic array delay                 |                |             | 2.8 |     | 3.4 |     | 5.0 |     | 6.0  | ns |  |
| t <sub>LAC</sub>  | Logic control array delay         |                |             | 2.8 |     | 3.4 |     | 5.0 |     | 6.0  | ns |  |
| t <sub>IOE</sub>  | Internal output enable delay      |                |             | 0.7 |     | 0.9 |     | 2.0 |     | 3.0  | ns |  |
| t <sub>OD1</sub>  | Output buffer and pad delay       | C1 = 35 pF     |             | 0.4 |     | 0.5 |     | 1.5 |     | 4.0  | ns |  |
| t <sub>OD2</sub>  | Output buffer and pad delay       | C1 = 35 pF (6) |             | 0.9 |     | 1.0 |     | 2.0 |     | 5.0  | ns |  |
| t <sub>OD3</sub>  | Output buffer and pad delay       | C1 = 35 pF     |             | 5.4 |     | 5.5 |     | 5.5 |     | 8.0  | ns |  |
| t <sub>ZX1</sub>  | Output buffer enable delay        | C1 = 35 pF     |             | 4.0 |     | 4.0 |     | 5.0 |     | 6.0  | ns |  |
| t <sub>ZX2</sub>  | Output buffer enable delay        | C1 = 35 pF (6) |             | 4.5 |     | 4.5 |     | 5.5 |     | 7.0  | ns |  |
| t <sub>ZX3</sub>  | Output buffer enable delay        | C1 = 35 pF     |             | 9.0 |     | 9.0 |     | 9.0 |     | 10.0 | ns |  |
| t <sub>XZ</sub>   | Output buffer disable delay       | C1 = 5 pF      |             | 4.0 |     | 4.0 |     | 5.0 |     | 6.0  | ns |  |
| t <sub>SU</sub>   | Register setup time               |                | 1.0         |     | 1.2 |     | 2.0 |     | 4.0 |      | ns |  |
| t <sub>H</sub>    | Register hold time                |                | 1.6         |     | 2.0 |     | 3.0 |     | 4.0 |      | ns |  |
| t <sub>FSU</sub>  | Register setup time of fast input |                | 1.9         |     | 2.2 |     | 3.0 |     | 2.0 |      | ns |  |
| t <sub>FH</sub>   | Register hold time of fast input  |                | 0.6         |     | 0.8 |     | 0.5 |     | 1.0 |      | ns |  |
| t <sub>RD</sub>   | Register delay                    |                |             | 1.3 |     | 1.6 |     | 2.0 |     | 1.0  | ns |  |
| t <sub>COMB</sub> | Combinatorial delay               |                |             | 1.0 |     | 1.3 |     | 2.0 |     | 1.0  | ns |  |
| t <sub>IC</sub>   | Array clock delay                 |                |             | 2.9 |     | 3.5 |     | 5.0 |     | 6.0  | ns |  |
| t <sub>EN</sub>   | Register enable time              |                |             | 2.8 |     | 3.4 |     | 5.0 |     | 6.0  | ns |  |
| t <sub>GLOB</sub> | Global control delay              |                |             | 2.0 |     | 2.4 |     | 1.0 |     | 1.0  | ns |  |
| t <sub>PRE</sub>  | Register preset time              |                |             | 2.4 |     | 3.0 |     | 3.0 |     | 4.0  | ns |  |

Г

-



Figure 14. I<sub>CC</sub> vs. Frequency for MAX 7000 Devices (Part 2 of 2)

Figure 15 shows typical supply current versus frequency for MAX 7000S devices.



Figure 21. 192-Pin Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 22. 208-Pin Package Pin-Out Diagram

Package outline not drawn to scale.



