Welcome to E-XFL.COM **Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware. #### **Applications of Embedded - CPLDs** | Details | | |---------------------------------|-------------------------------------------------------------| | Product Status | Obsolete | | Programmable Type | EE PLD | | Delay Time tpd(1) Max | 15 ns | | Voltage Supply - Internal | 4.75V ~ 5.25V | | Number of Logic Elements/Blocks | 16 | | Number of Macrocells | 256 | | Number of Gates | 5000 | | Number of I/O | 164 | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 192-BPGA | | Supplier Device Package | 192-PGA (44.7x44.7) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epm7256egc192-15 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong | Table 2. MAX | 7000S Device I | Features - | | | | | |------------------------|----------------|------------|----------|----------|----------|----------| | Feature | EPM7032S | EPM7064S | EPM7128S | EPM7160S | EPM7192S | EPM7256S | | Usable gates | 600 | 1,250 | 2,500 | 3,200 | 3,750 | 5,000 | | Macrocells | 32 | 64 | 128 | 160 | 192 | 256 | | Logic array blocks | 2 | 4 | 8 | 10 | 12 | 16 | | Maximum user I/O pins | 36 | 68 | 100 | 104 | 124 | 164 | | t <sub>PD</sub> (ns) | 5 | 5 | 6 | 6 | 7.5 | 7.5 | | t <sub>SU</sub> (ns) | 2.9 | 2.9 | 3.4 | 3.4 | 4.1 | 3.9 | | t <sub>FSU</sub> (ns) | 2.5 | 2.5 | 2.5 | 2.5 | 3 | 3 | | t <sub>CO1</sub> (ns) | 3.2 | 3.2 | 4 | 3.9 | 4.7 | 4.7 | | f <sub>CNT</sub> (MHz) | 175.4 | 175.4 | 147.1 | 149.3 | 125.0 | 128.2 | ### ...and More Features - Open-drain output option in MAX 7000S devices - Programmable macrocell flipflops with individual clear, preset, clock, and clock enable controls - Programmable power-saving mode for a reduction of over 50% in each macrocell - Configurable expander product-term distribution, allowing up to 32 product terms per macrocell - 44 to 208 pins available in plastic J-lead chip carrier (PLCC), ceramic pin-grid array (PGA), plastic quad flat pack (PQFP), power quad flat pack (RQFP), and 1.0-mm thin quad flat pack (TQFP) packages - Programmable security bit for protection of proprietary designs - 3.3-V or 5.0-V operation - MultiVolt<sup>TM</sup> I/O interface operation, allowing devices to interface with 3.3-V or 5.0-V devices (MultiVolt I/O operation is not available in 44-pin packages) - Pin compatible with low-voltage MAX 7000A and MAX 7000B devices - Enhanced features available in MAX 7000E and MAX 7000S devices - Six pin- or logic-driven output enable signals - Two global clock signals with optional inversion - Enhanced interconnect resources for improved routability - Fast input setup times provided by a dedicated path from I/O pin to macrocell registers - Programmable output slew-rate control - Software design support and automatic place-and-route provided by Altera's development system for Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800 workstations - Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), Verilog HDL, VHDL, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, and VeriBest - Programming support - Altera's Master Programming Unit (MPU) and programming hardware from third-party manufacturers program all MAX 7000 devices - The BitBlaster<sup>TM</sup> serial download cable, ByteBlasterMV<sup>TM</sup> parallel port download cable, and MasterBlaster<sup>TM</sup> serial/universal serial bus (USB) download cable program MAX 7000S devices # General Description The MAX 7000 family of high-density, high-performance PLDs is based on Altera's second-generation MAX architecture. Fabricated with advanced CMOS technology, the EEPROM-based MAX 7000 family provides 600 to 5,000 usable gates, ISP, pin-to-pin delays as fast as 5 ns, and counter speeds of up to 175.4 MHz. MAX 7000S devices in the -5, -6, -7, and -10 speed grades as well as MAX 7000 and MAX 7000E devices in -5, -6, -7, -10P, and -12P speed grades comply with the PCI Special Interest Group (PCI SIG) *PCI Local Bus Specification, Revision 2.2.* See Table 3 for available speed grades. | Device | | | | | Speed | l Grade | | | | | |----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------| | | -5 | -6 | -7 | -10P | -10 | -12P | -12 | -15 | -15T | -20 | | EPM7032 | | <b>✓</b> | <b>✓</b> | | <b>✓</b> | | <b>✓</b> | <b>✓</b> | <b>✓</b> | | | EPM7032S | <b>✓</b> | <b>✓</b> | <b>✓</b> | | <b>✓</b> | | | | | | | EPM7064 | | <b>✓</b> | <b>✓</b> | | ~ | | <b>✓</b> | <b>✓</b> | | | | EPM7064S | <b>✓</b> | <b>✓</b> | <b>✓</b> | | ~ | | | | | | | EPM7096 | | | <b>✓</b> | | ~ | | <b>✓</b> | <b>✓</b> | | | | EPM7128E | | | <b>✓</b> | <b>✓</b> | ~ | | <b>✓</b> | <b>✓</b> | | <b>✓</b> | | EPM7128S | | <b>✓</b> | <b>✓</b> | | <b>✓</b> | | | <b>✓</b> | | | | EPM7160E | | | | <b>✓</b> | <b>✓</b> | | <b>✓</b> | <b>✓</b> | | <b>✓</b> | | EPM7160S | | <b>✓</b> | <b>✓</b> | | ~ | | | <b>✓</b> | | | | EPM7192E | | | | | | <b>✓</b> | <b>✓</b> | <b>✓</b> | | <b>✓</b> | | EPM7192S | | | <b>✓</b> | | <b>✓</b> | | | <b>✓</b> | | | | EPM7256E | | | | | | <b>✓</b> | <b>✓</b> | <b>✓</b> | | <b>✓</b> | | EPM7256S | | | <b>✓</b> | | <b>✓</b> | | | <b>✓</b> | | | MAX 7000 devices contain from 32 to 256 macrocells that are combined into groups of 16 macrocells, called logic array blocks (LABs). Each macrocell has a programmable-AND/fixed-OR array and a configurable register with independently programmable clock, clock enable, clear, and preset functions. To build complex logic functions, each macrocell can be supplemented with both shareable expander product terms and high-speed parallel expander product terms to provide up to 32 product terms per macrocell. The MAX 7000 family provides programmable speed/power optimization. Speed-critical portions of a design can run at high speed/full power, while the remaining portions run at reduced speed/low power. This speed/power optimization feature enables the designer to configure one or more macrocells to operate at 50% or lower power while adding only a nominal timing delay. MAX 7000E and MAX 7000S devices also provide an option that reduces the slew rate of the output buffers, minimizing noise transients when non-speed-critical signals are switching. The output drivers of all MAX 7000 devices (except 44-pin devices) can be set for either 3.3-V or 5.0-V operation, allowing MAX 7000 devices to be used in mixed-voltage systems. The MAX 7000 family is supported by Altera development systems, which are integrated packages that offer schematic, text—including VHDL, Verilog HDL, and the Altera Hardware Description Language (AHDL)—and waveform design entry, compilation and logic synthesis, simulation and timing analysis, and device programming. The software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX-workstation-based EDA tools. The software runs on Windows-based PCs, as well as Sun SPARCstation, and HP 9000 Series 700/800 workstations. For more information on development tools, see the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet. # Functional Description The MAX 7000 architecture includes the following elements: - Logic array blocks - Macrocells - Expander product terms (shareable and parallel) - Programmable interconnect array - I/O control blocks Figure 2. MAX 7000E & MAX 7000S Device Block Diagram Figure 2 shows the architecture of MAX 7000E and MAX 7000S devices. **Logic Array Blocks** The MAX 7000 device architecture is based on the linking of high-performance, flexible, logic array modules called logic array blocks (LABs). LABs consist of 16-macrocell arrays, as shown in Figures 1 and 2. Multiple LABs are linked together via the programmable interconnect array (PIA), a global bus that is fed by all dedicated inputs, I/O pins, and macrocells. The compiler can allocate up to three sets of up to five parallel expanders automatically to the macrocells that require additional product terms. Each set of five parallel expanders incurs a small, incremental timing delay ( $t_{PEXP}$ ). For example, if a macrocell requires 14 product terms, the Compiler uses the five dedicated product terms within the macrocell and allocates two sets of parallel expanders; the first set includes five product terms and the second set includes four product terms, increasing the total delay by $2 \times t_{PEXP}$ . Two groups of 8 macrocells within each LAB (e.g., macrocells 1 through 8 and 9 through 16) form two chains to lend or borrow parallel expanders. A macrocell borrows parallel expanders from lower-numbered macrocells. For example, macrocell 8 can borrow parallel expanders from macrocell 7, from macrocells 7 and 6, or from macrocells 7, 6, and 5. Within each group of 8, the lowest-numbered macrocell can only lend parallel expanders and the highest-numbered macrocell can only borrow them. Figure 6 shows how parallel expanders can be borrowed from a neighboring macrocell. Figure 6. Parallel Expanders Unused product terms in a macrocell can be allocated to a neighboring macrocell. For more information on using the Jam language, refer to AN 122: Using Jam STAPL for ISP & ICR via an Embedded Processor. The ISP circuitry in MAX 7000S devices is compatible with IEEE Std. 1532 specification. The IEEE Std. 1532 is a standard developed to allow concurrent ISP between multiple PLD vendors. #### **Programming Sequence** During in-system programming, instructions, addresses, and data are shifted into the MAX 7000S device through the TDI input pin. Data is shifted out through the TDO output pin and compared against the expected data. Programming a pattern into the device requires the following six ISP stages. A stand-alone verification of a programmed pattern involves only stages 1, 2, 5, and 6. - Enter ISP. The enter ISP stage ensures that the I/O pins transition smoothly from user mode to ISP mode. The enter ISP stage requires 1 ms. - 2. *Check ID*. Before any program or verify process, the silicon ID is checked. The time required to read this silicon ID is relatively small compared to the overall programming time. - 3. *Bulk Erase*. Erasing the device in-system involves shifting in the instructions to erase the device and applying one erase pulse of 100 ms. - Program. Programming the device in-system involves shifting in the address and data and then applying the programming pulse to program the EEPROM cells. This process is repeated for each EEPROM address. - Verify. Verifying an Altera device in-system involves shifting in addresses, applying the read pulse to verify the EEPROM cells, and shifting out the data for comparison. This process is repeated for each EEPROM address. - 6. Exit ISP. An exit ISP stage ensures that the I/O pins transition smoothly from ISP mode to user mode. The exit ISP stage requires 1 ms. Tables 19 through 26 show the MAX 7000 and MAX 7000E AC operating conditions. | Symbol | Parameter | Conditions | -6 Spee | d Grade | -7 Spee | d Grade | Unit | |-------------------|------------------------------------------|----------------|---------|---------|---------|---------|------| | | | | Min | Max | Min | Max | | | t <sub>PD1</sub> | Input to non-registered output | C1 = 35 pF | | 6.0 | | 7.5 | ns | | t <sub>PD2</sub> | I/O input to non-registered output | C1 = 35 pF | | 6.0 | | 7.5 | ns | | t <sub>SU</sub> | Global clock setup time | | 5.0 | | 6.0 | | ns | | t <sub>H</sub> | Global clock hold time | | 0.0 | | 0.0 | | ns | | t <sub>FSU</sub> | Global clock setup time of fast input | (2) | 2.5 | | 3.0 | | ns | | t <sub>FH</sub> | Global clock hold time of fast input | (2) | 0.5 | | 0.5 | | ns | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | | 4.0 | | 4.5 | ns | | t <sub>CH</sub> | Global clock high time | | 2.5 | | 3.0 | | ns | | t <sub>CL</sub> | Global clock low time | | 2.5 | | 3.0 | | ns | | t <sub>ASU</sub> | Array clock setup time | | 2.5 | | 3.0 | | ns | | t <sub>AH</sub> | Array clock hold time | | 2.0 | | 2.0 | | ns | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF | | 6.5 | | 7.5 | ns | | t <sub>ACH</sub> | Array clock high time | | 3.0 | | 3.0 | | ns | | t <sub>ACL</sub> | Array clock low time | | 3.0 | | 3.0 | | ns | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3) | 3.0 | | 3.0 | | ns | | t <sub>ODH</sub> | Output data hold time after clock | C1 = 35 pF (4) | 1.0 | | 1.0 | | ns | | t <sub>CNT</sub> | Minimum global clock period | | | 6.6 | | 8.0 | ns | | f <sub>CNT</sub> | Maximum internal global clock frequency | (5) | 151.5 | | 125.0 | | MHz | | t <sub>ACNT</sub> | Minimum array clock period | | | 6.6 | | 8.0 | ns | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (5) | 151.5 | | 125.0 | | MHz | | f <sub>MAX</sub> | Maximum clock frequency | (6) | 200 | | 166.7 | | MHz | | Table 2 | Table 21. MAX 7000 & MAX 7000E External Timing ParametersNote (1) | | | | | | | | | | | | | |-------------------|-------------------------------------------------------------------|----------------|---------|-----------|-------|------------------------|------|--|--|--|--|--|--| | Symbol | Parameter | Conditions | | Speed ( | Grade | | Unit | | | | | | | | | | | MAX 700 | 0E (-10P) | | 000 (-10)<br>00E (-10) | | | | | | | | | | | | Min | Max | Min | Max | | | | | | | | | t <sub>PD1</sub> | Input to non-registered output | C1 = 35 pF | | 10.0 | | 10.0 | ns | | | | | | | | t <sub>PD2</sub> | I/O input to non-registered output | C1 = 35 pF | | 10.0 | | 10.0 | ns | | | | | | | | t <sub>SU</sub> | Global clock setup time | | 7.0 | | 8.0 | | ns | | | | | | | | t <sub>H</sub> | Global clock hold time | | 0.0 | | 0.0 | | ns | | | | | | | | t <sub>FSU</sub> | Global clock setup time of fast input | (2) | 3.0 | | 3.0 | | ns | | | | | | | | t <sub>FH</sub> | Global clock hold time of fast input | (2) | 0.5 | | 0.5 | | ns | | | | | | | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | | 5.0 | | 5 | ns | | | | | | | | t <sub>CH</sub> | Global clock high time | | 4.0 | | 4.0 | | ns | | | | | | | | t <sub>CL</sub> | Global clock low time | | 4.0 | | 4.0 | | ns | | | | | | | | t <sub>ASU</sub> | Array clock setup time | | 2.0 | | 3.0 | | ns | | | | | | | | t <sub>AH</sub> | Array clock hold time | | 3.0 | | 3.0 | | ns | | | | | | | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF | | 10.0 | | 10.0 | ns | | | | | | | | t <sub>ACH</sub> | Array clock high time | | 4.0 | | 4.0 | | ns | | | | | | | | t <sub>ACL</sub> | Array clock low time | | 4.0 | | 4.0 | | ns | | | | | | | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3) | 4.0 | | 4.0 | | ns | | | | | | | | t <sub>ODH</sub> | Output data hold time after clock | C1 = 35 pF (4) | 1.0 | | 1.0 | | ns | | | | | | | | t <sub>CNT</sub> | Minimum global clock period | | | 10.0 | | 10.0 | ns | | | | | | | | f <sub>CNT</sub> | Maximum internal global clock frequency | (5) | 100.0 | | 100.0 | | MHz | | | | | | | | t <sub>ACNT</sub> | Minimum array clock period | | | 10.0 | | 10.0 | ns | | | | | | | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (5) | 100.0 | | 100.0 | | MHz | | | | | | | | f <sub>MAX</sub> | Maximum clock frequency | (6) | 125.0 | | 125.0 | | MHz | | | | | | | | Table 24 | 4. MAX 7000 & MAX 7000E Int | ernal Timing Parame | eters Note | e (1) | | | | |-------------------|------------------------------------------------------------------------------------------|---------------------|------------|-----------|-------|------------------------|------| | Symbol | Parameter | Conditions | | Speed | Grade | | Unit | | | | | MAX 700 | OE (-12P) | | 000 (-12)<br>00E (-12) | | | | | | Min | Max | Min | Max | | | t <sub>IN</sub> | Input pad and buffer delay | | | 1.0 | | 2.0 | ns | | t <sub>IO</sub> | I/O input pad and buffer delay | | | 1.0 | | 2.0 | ns | | t <sub>FIN</sub> | Fast input delay | (2) | | 1.0 | | 1.0 | ns | | t <sub>SEXP</sub> | Shared expander delay | | | 7.0 | | 7.0 | ns | | t <sub>PEXP</sub> | Parallel expander delay | | | 1.0 | | 1.0 | ns | | t <sub>LAD</sub> | Logic array delay | | | 7.0 | | 5.0 | ns | | t <sub>LAC</sub> | Logic control array delay | | | 5.0 | | 5.0 | ns | | t <sub>IOE</sub> | Internal output enable delay | (2) | | 2.0 | | 2.0 | ns | | t <sub>OD1</sub> | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V | C1 = 35 pF | | 1.0 | | 3.0 | ns | | t <sub>OD2</sub> | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF (7) | | 2.0 | | 4.0 | ns | | t <sub>OD3</sub> | Output buffer and pad delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V | C1 = 35 pF (2) | | 5.0 | | 7.0 | ns | | t <sub>ZX1</sub> | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V | C1 = 35 pF | | 6.0 | | 6.0 | ns | | t <sub>ZX2</sub> | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF (7) | | 7.0 | | 7.0 | ns | | t <sub>ZX3</sub> | Output buffer enable delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V | C1 = 35 pF (2) | | 10.0 | | 10.0 | ns | | $t_{XZ}$ | Output buffer disable delay | C1 = 5 pF | | 6.0 | | 6.0 | ns | | t <sub>SU</sub> | Register setup time | | 1.0 | | 4.0 | | ns | | t <sub>H</sub> | Register hold time | | 6.0 | | 4.0 | | ns | | t <sub>FSU</sub> | Register setup time of fast input | (2) | 4.0 | | 2.0 | | ns | | t <sub>FH</sub> | Register hold time of fast input | (2) | 0.0 | | 2.0 | | ns | | t <sub>RD</sub> | Register delay | | | 2.0 | | 1.0 | ns | | t <sub>COMB</sub> | Combinatorial delay | | | 2.0 | | 1.0 | ns | | t <sub>IC</sub> | Array clock delay | | | 5.0 | | 5.0 | ns | | t <sub>EN</sub> | Register enable time | | | 7.0 | | 5.0 | ns | | t <sub>GLOB</sub> | Global control delay | | | 2.0 | | 0.0 | ns | | t <sub>PRE</sub> | Register preset time | | | 4.0 | | 3.0 | ns | | t <sub>CLR</sub> | Register clear time | | | 4.0 | | 3.0 | ns | | t <sub>PIA</sub> | PIA delay | | | 1.0 | | 1.0 | ns | | t <sub>LPA</sub> | Low-power adder | (8) | | 12.0 | | 12.0 | ns | #### Notes to tables: - (1) These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms. - (2) This parameter applies to MAX 7000E devices only. - This minimum pulse width for preset and clear applies for both global clear and array controls. The $t_{LPA}$ parameter must be added to this minimum width if the clear or reset signal incorporates the $t_{LAD}$ parameter into the signal path. - (4) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking. - (5) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB. - (6) The $f_{MAX}$ values represent the highest frequency for pipelined data. - (7) Operating conditions: $V_{CCIO} = 3.3 \text{ V} \pm 10\%$ for commercial and industrial use. - (8) The $t_{LPA}$ parameter must be added to the $t_{LAD}$ , $t_{LAC}$ , $t_{IC}$ , $t_{EN}$ , $t_{SEXP}$ , $t_{ACL}$ , and $t_{CPPW}$ parameters for macrocells running in the low-power mode. Tables 27 and 28 show the EPM7032S AC operating conditions. | Table 2 | Table 27. EPM7032S External Timing Parameters (Part 1 of 2) Note (1) | | | | | | | | | | | | | | |-------------------|------------------------------------------------------------------------|----------------|-------|-----|-------|-------|-------|-----|-------|------|------|--|--|--| | Symbol | Parameter | Conditions | | | | Speed | Grade | | | | Unit | | | | | | | | - | 5 | - | 6 | - | 7 | -1 | 10 | | | | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | | | | t <sub>PD1</sub> | Input to non-registered output | C1 = 35 pF | | 5.0 | | 6.0 | | 7.5 | | 10.0 | ns | | | | | t <sub>PD2</sub> | I/O input to non-registered output | C1 = 35 pF | | 5.0 | | 6.0 | | 7.5 | | 10.0 | ns | | | | | t <sub>SU</sub> | Global clock setup time | | 2.9 | | 4.0 | | 5.0 | | 7.0 | | ns | | | | | t <sub>H</sub> | Global clock hold time | | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | | | | t <sub>FSU</sub> | Global clock setup time of fast input | | 2.5 | | 2.5 | | 2.5 | | 3.0 | | ns | | | | | t <sub>FH</sub> | Global clock hold time of fast input | | 0.0 | | 0.0 | | 0.0 | | 0.5 | | ns | | | | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | | 3.2 | | 3.5 | | 4.3 | | 5.0 | ns | | | | | t <sub>CH</sub> | Global clock high time | | 2.0 | | 2.5 | | 3.0 | | 4.0 | | ns | | | | | t <sub>CL</sub> | Global clock low time | | 2.0 | | 2.5 | | 3.0 | | 4.0 | | ns | | | | | t <sub>ASU</sub> | Array clock setup time | | 0.7 | | 0.9 | | 1.1 | | 2.0 | | ns | | | | | t <sub>AH</sub> | Array clock hold time | | 1.8 | | 2.1 | | 2.7 | | 3.0 | | ns | | | | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF | | 5.4 | | 6.6 | | 8.2 | | 10.0 | ns | | | | | t <sub>ACH</sub> | Array clock high time | | 2.5 | | 2.5 | | 3.0 | | 4.0 | | ns | | | | | t <sub>ACL</sub> | Array clock low time | | 2.5 | | 2.5 | | 3.0 | | 4.0 | | ns | | | | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (2) | 2.5 | | 2.5 | | 3.0 | | 4.0 | | ns | | | | | t <sub>ODH</sub> | Output data hold time after clock | C1 = 35 pF (3) | 1.0 | | 1.0 | | 1.0 | | 1.0 | | ns | | | | | t <sub>CNT</sub> | Minimum global clock period | | | 5.7 | | 7.0 | | 8.6 | | 10.0 | ns | | | | | f <sub>CNT</sub> | Maximum internal global clock frequency | (4) | 175.4 | | 142.9 | | 116.3 | | 100.0 | | MHz | | | | | t <sub>ACNT</sub> | Minimum array clock period | | | 5.7 | | 7.0 | | 8.6 | | 10.0 | ns | | | | | Table 2 | Table 27. EPM7032S External Timing Parameters (Part 2 of 2) Note (1) | | | | | | | | | | | | | | |-------------------|----------------------------------------------------------------------|------------|-------|--------------|-------|-------|-------|-----|-------|-----|------|--|--|--| | Symbol | Parameter | Conditions | | | | Speed | Grade | 1 | | | Unit | | | | | | | | - | -5 -6 -7 -10 | | | | | | | | | | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | | | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (4) | 175.4 | | 142.9 | | 116.3 | | 100.0 | | MHz | | | | | f <sub>MAX</sub> | Maximum clock frequency | (5) | 250.0 | | 200.0 | | 166.7 | | 125.0 | | MHz | | | | | Table 28. EPM7032\$ Internal Timing Parameters Note (1) | | | | | | | | | | | | | | |---------------------------------------------------------|-----------------------------------|----------------|-----|-----|-----|-------|-------|-----|-----|-----|------|--|--| | Symbol | Parameter | Conditions | | | | Speed | Grade | ) | | | Unit | | | | | | | _ | 5 | - | 6 | - | 7 | - | 10 | | | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | | | t <sub>IN</sub> | Input pad and buffer delay | | | 0.2 | | 0.2 | | 0.3 | | 0.5 | ns | | | | t <sub>IO</sub> | I/O input pad and buffer delay | | | 0.2 | | 0.2 | | 0.3 | | 0.5 | ns | | | | t <sub>FIN</sub> | Fast input delay | | | 2.2 | | 2.1 | | 2.5 | | 1.0 | ns | | | | t <sub>SEXP</sub> | Shared expander delay | | | 3.1 | | 3.8 | | 4.6 | | 5.0 | ns | | | | t <sub>PEXP</sub> | Parallel expander delay | | | 0.9 | | 1.1 | | 1.4 | | 0.8 | ns | | | | $t_{LAD}$ | Logic array delay | | | 2.6 | | 3.3 | | 4.0 | | 5.0 | ns | | | | t <sub>LAC</sub> | Logic control array delay | | | 2.5 | | 3.3 | | 4.0 | | 5.0 | ns | | | | t <sub>IOE</sub> | Internal output enable delay | | | 0.7 | | 0.8 | | 1.0 | | 2.0 | ns | | | | t <sub>OD1</sub> | Output buffer and pad delay | C1 = 35 pF | | 0.2 | | 0.3 | | 0.4 | | 1.5 | ns | | | | t <sub>OD2</sub> | Output buffer and pad delay | C1 = 35 pF (6) | | 0.7 | | 0.8 | | 0.9 | | 2.0 | ns | | | | t <sub>OD3</sub> | Output buffer and pad delay | C1 = 35 pF | | 5.2 | | 5.3 | | 5.4 | | 5.5 | ns | | | | t <sub>ZX1</sub> | Output buffer enable delay | C1 = 35 pF | | 4.0 | | 4.0 | | 4.0 | | 5.0 | ns | | | | t <sub>ZX2</sub> | Output buffer enable delay | C1 = 35 pF (6) | | 4.5 | | 4.5 | | 4.5 | | 5.5 | ns | | | | t <sub>ZX3</sub> | Output buffer enable delay | C1 = 35 pF | | 9.0 | | 9.0 | | 9.0 | | 9.0 | ns | | | | $t_{XZ}$ | Output buffer disable delay | C1 = 5 pF | | 4.0 | | 4.0 | | 4.0 | | 5.0 | ns | | | | t <sub>SU</sub> | Register setup time | | 0.8 | | 1.0 | | 1.3 | | 2.0 | | ns | | | | $t_H$ | Register hold time | | 1.7 | | 2.0 | | 2.5 | | 3.0 | | ns | | | | t <sub>FSU</sub> | Register setup time of fast input | | 1.9 | | 1.8 | | 1.7 | | 3.0 | | ns | | | | t <sub>FH</sub> | Register hold time of fast input | | 0.6 | | 0.7 | | 0.8 | | 0.5 | | ns | | | | $t_{RD}$ | Register delay | | | 1.2 | | 1.6 | | 1.9 | | 2.0 | ns | | | | $t_{COMB}$ | Combinatorial delay | | | 0.9 | | 1.1 | | 1.4 | | 2.0 | ns | | | | t <sub>IC</sub> | Array clock delay | | | 2.7 | | 3.4 | | 4.2 | | 5.0 | ns | | | | t <sub>EN</sub> | Register enable time | | | 2.6 | | 3.3 | | 4.0 | | 5.0 | ns | | | | t <sub>GLOB</sub> | Global control delay | | | 1.6 | | 1.4 | | 1.7 | | 1.0 | ns | | | | t <sub>PRE</sub> | Register preset time | | | 2.0 | | 2.4 | | 3.0 | | 3.0 | ns | | | | t <sub>CLR</sub> | Register clear time | | | 2.0 | | 2.4 | | 3.0 | | 3.0 | ns | | | | Symbol | Parameter | Conditions | | | | Speed | Grade | | | | Unit | |-------------------|-----------------------------------|------------|-----|------|-----|-------|-------|------|-----|------|------| | | | | - | -5 | | -6 | | 7 | -10 | | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | t <sub>FSU</sub> | Register setup time of fast input | | 1.9 | | 1.8 | | 3.0 | | 3.0 | | ns | | t <sub>FH</sub> | Register hold time of fast input | | 0.6 | | 0.7 | | 0.5 | | 0.5 | | ns | | t <sub>RD</sub> | Register delay | | | 1.2 | | 1.6 | | 1.0 | | 2.0 | ns | | t <sub>COMB</sub> | Combinatorial delay | | | 0.9 | | 1.0 | | 1.0 | | 2.0 | ns | | t <sub>IC</sub> | Array clock delay | | | 2.7 | | 3.3 | | 3.0 | | 5.0 | ns | | t <sub>EN</sub> | Register enable time | | | 2.6 | | 3.2 | | 3.0 | | 5.0 | ns | | $t_{GLOB}$ | Global control delay | | | 1.6 | | 1.9 | | 1.0 | | 1.0 | ns | | t <sub>PRE</sub> | Register preset time | | | 2.0 | | 2.4 | | 2.0 | | 3.0 | ns | | t <sub>CLR</sub> | Register clear time | | | 2.0 | | 2.4 | | 2.0 | | 3.0 | ns | | t <sub>PIA</sub> | PIA delay | (7) | | 1.1 | | 1.3 | | 1.0 | | 1.0 | ns | | $t_{LPA}$ | Low-power adder | (8) | | 12.0 | | 11.0 | | 10.0 | | 11.0 | ns | #### Notes to tables: - (1) These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms. - (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path. - (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking. - (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB. - (5) The $f_{MAX}$ values represent the highest frequency for pipelined data. - (6) Operating conditions: $V_{CCIO} = 3.3 \text{ V} \pm 10\%$ for commercial and industrial use. - (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value. - (8) The $t_{LPA}$ parameter must be added to the $t_{LAD}$ , $t_{LAC}$ , $t_{IC}$ , $t_{EN}$ , $t_{SEXP}$ , $\mathbf{t_{ACL}}$ , and $\mathbf{t_{CPPW}}$ parameters for macrocells running in the low-power mode. | Table 3 | Table 33. EPM7160S External Timing Parameters (Part 2 of 2) Note (1) | | | | | | | | | | | | | |-------------------|------------------------------------------------------------------------|------------|-------|---------------|-------|-------|-------|------|-------|------|------|--|--| | Symbol | Parameter | Conditions | | | | Speed | Grade | 1 | | | Unit | | | | | | | - | -6 -7 -10 -15 | | | | | | | | | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | | | t <sub>ACNT</sub> | Minimum array clock period | | | 6.7 | | 8.2 | | 10.0 | | 13.0 | ns | | | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (4) | 149.3 | | 122.0 | | 100.0 | | 76.9 | | MHz | | | | f <sub>MAX</sub> | Maximum clock frequency | (5) | 166.7 | | 166.7 | | 125.0 | | 100.0 | | MHz | | | | Table 34. EPM7160S Internal Timing Parameters (Part 1 of 2) Note (1) | | | | | | | | | | | | | |----------------------------------------------------------------------|-----------------------------------|----------------|-----|-----|-----|-------|-------|-----|-----|------|------|--| | Symbol | Parameter | Conditions | | | | Speed | Grade | | | | Unit | | | | | | - | 6 | - | 7 | -1 | 10 | -1 | 15 | | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | | t <sub>IN</sub> | Input pad and buffer delay | | | 0.2 | | 0.3 | | 0.5 | | 2.0 | ns | | | t <sub>IO</sub> | I/O input pad and buffer delay | | | 0.2 | | 0.3 | | 0.5 | | 2.0 | ns | | | t <sub>FIN</sub> | Fast input delay | | | 2.6 | | 3.2 | | 1.0 | | 2.0 | ns | | | t <sub>SEXP</sub> | Shared expander delay | | | 3.6 | | 4.3 | | 5.0 | | 8.0 | ns | | | t <sub>PEXP</sub> | Parallel expander delay | | | 1.0 | | 1.3 | | 0.8 | | 1.0 | ns | | | $t_{LAD}$ | Logic array delay | | | 2.8 | | 3.4 | | 5.0 | | 6.0 | ns | | | t <sub>LAC</sub> | Logic control array delay | | | 2.8 | | 3.4 | | 5.0 | | 6.0 | ns | | | t <sub>IOE</sub> | Internal output enable delay | | | 0.7 | | 0.9 | | 2.0 | | 3.0 | ns | | | t <sub>OD1</sub> | Output buffer and pad delay | C1 = 35 pF | | 0.4 | | 0.5 | | 1.5 | | 4.0 | ns | | | t <sub>OD2</sub> | Output buffer and pad delay | C1 = 35 pF (6) | | 0.9 | | 1.0 | | 2.0 | | 5.0 | ns | | | t <sub>OD3</sub> | Output buffer and pad delay | C1 = 35 pF | | 5.4 | | 5.5 | | 5.5 | | 8.0 | ns | | | $t_{ZX1}$ | Output buffer enable delay | C1 = 35 pF | | 4.0 | | 4.0 | | 5.0 | | 6.0 | ns | | | t <sub>ZX2</sub> | Output buffer enable delay | C1 = 35 pF (6) | | 4.5 | | 4.5 | | 5.5 | | 7.0 | ns | | | t <sub>ZX3</sub> | Output buffer enable delay | C1 = 35 pF | | 9.0 | | 9.0 | | 9.0 | | 10.0 | ns | | | t <sub>XZ</sub> | Output buffer disable delay | C1 = 5 pF | | 4.0 | | 4.0 | | 5.0 | | 6.0 | ns | | | t <sub>SU</sub> | Register setup time | | 1.0 | | 1.2 | | 2.0 | | 4.0 | | ns | | | t <sub>H</sub> | Register hold time | | 1.6 | | 2.0 | | 3.0 | | 4.0 | | ns | | | t <sub>FSU</sub> | Register setup time of fast input | | 1.9 | | 2.2 | | 3.0 | | 2.0 | | ns | | | t <sub>FH</sub> | Register hold time of fast input | | 0.6 | | 0.8 | | 0.5 | | 1.0 | | ns | | | $t_{RD}$ | Register delay | | | 1.3 | | 1.6 | | 2.0 | | 1.0 | ns | | | t <sub>COMB</sub> | Combinatorial delay | | | 1.0 | | 1.3 | | 2.0 | | 1.0 | ns | | | t <sub>IC</sub> | Array clock delay | | | 2.9 | | 3.5 | | 5.0 | | 6.0 | ns | | | t <sub>EN</sub> | Register enable time | | | 2.8 | | 3.4 | | 5.0 | | 6.0 | ns | | | t <sub>GLOB</sub> | Global control delay | | | 2.0 | | 2.4 | | 1.0 | | 1.0 | ns | | | t <sub>PRE</sub> | Register preset time | | | 2.4 | | 3.0 | | 3.0 | | 4.0 | ns | | Tables 37 and 38 show the EPM7256S AC operating conditions. | Symbol | Parameter | Conditions | Speed Grade | | | | | | | |-------------------|-------------------------------------------------------------------|--------------------------|-------------|-----|---------|------|---------|------|----------| | | | | -7 -10 | | | | -15 | | Unit | | | | | Min Max | | Min Max | | Min Max | | | | | | | IVIIII | 7.5 | IVIIII | 10.0 | IVIIII | 15.0 | | | t <sub>PD1</sub> | Input to non-registered output I/O input to non-registered output | C1 = 35 pF<br>C1 = 35 pF | | 7.5 | | 10.0 | | 15.0 | ns<br>ns | | t <sub>SU</sub> | Global clock setup time | | 3.9 | | 7.0 | | 11.0 | | ns | | t <sub>H</sub> | Global clock hold time | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>FSU</sub> | Global clock setup time of fast input | | 3.0 | | 3.0 | | 3.0 | | ns | | t <sub>FH</sub> | Global clock hold time of fast input | | 0.0 | | 0.5 | | 0.0 | | ns | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | | 4.7 | | 5.0 | | 8.0 | ns | | t <sub>CH</sub> | Global clock high time | | 3.0 | | 4.0 | | 5.0 | | ns | | t <sub>CL</sub> | Global clock low time | | 3.0 | | 4.0 | | 5.0 | | ns | | t <sub>ASU</sub> | Array clock setup time | | 0.8 | | 2.0 | | 4.0 | | ns | | t <sub>AH</sub> | Array clock hold time | | 1.9 | | 3.0 | | 4.0 | | ns | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF | | 7.8 | | 10.0 | | 15.0 | ns | | t <sub>ACH</sub> | Array clock high time | | 3.0 | | 4.0 | | 6.0 | | ns | | t <sub>ACL</sub> | Array clock low time | | 3.0 | | 4.0 | | 6.0 | | ns | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (2) | 3.0 | | 4.0 | | 6.0 | | ns | | t <sub>ODH</sub> | Output data hold time after clock | C1 = 35 pF (3) | 1.0 | | 1.0 | | 1.0 | | ns | | t <sub>CNT</sub> | Minimum global clock period | | | 7.8 | | 10.0 | | 13.0 | ns | | f <sub>CNT</sub> | Maximum internal global clock frequency | (4) | 128.2 | | 100.0 | | 76.9 | | MHz | | t <sub>ACNT</sub> | Minimum array clock period | | | 7.8 | | 10.0 | | 13.0 | ns | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (4) | 128.2 | | 100.0 | | 76.9 | | MHz | | f <sub>MAX</sub> | Maximum clock frequency | (5) | 166.7 | | 125.0 | | 100.0 | | MHz | | Symbol | Parameter | Conditions | Speed Grade | | | | | | Unit | |-------------------|-----------------------------------|----------------|-------------|------|-----|------|-----|------|------| | | | | -7 | | -10 | | -15 | | | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>IN</sub> | Input pad and buffer delay | | | 0.3 | | 0.5 | | 2.0 | ns | | t <sub>IO</sub> | I/O input pad and buffer delay | | | 0.3 | | 0.5 | | 2.0 | ns | | t <sub>FIN</sub> | Fast input delay | | | 3.4 | | 1.0 | | 2.0 | ns | | t <sub>SEXP</sub> | Shared expander delay | | | 3.9 | | 5.0 | | 8.0 | ns | | $t_{PEXP}$ | Parallel expander delay | | | 1.1 | | 0.8 | | 1.0 | ns | | $t_{LAD}$ | Logic array delay | | | 2.6 | | 5.0 | | 6.0 | ns | | t <sub>LAC</sub> | Logic control array delay | | | 2.6 | | 5.0 | | 6.0 | ns | | t <sub>IOE</sub> | Internal output enable delay | | | 0.8 | | 2.0 | | 3.0 | ns | | t <sub>OD1</sub> | Output buffer and pad delay | C1 = 35 pF | | 0.5 | | 1.5 | | 4.0 | ns | | t <sub>OD2</sub> | Output buffer and pad delay | C1 = 35 pF (6) | | 1.0 | | 2.0 | | 5.0 | ns | | t <sub>OD3</sub> | Output buffer and pad delay | C1 = 35 pF | | 5.5 | | 5.5 | | 8.0 | ns | | t <sub>ZX1</sub> | Output buffer enable delay | C1 = 35 pF | | 4.0 | | 5.0 | | 6.0 | ns | | t <sub>ZX2</sub> | Output buffer enable delay | C1 = 35 pF (6) | | 4.5 | | 5.5 | | 7.0 | ns | | t <sub>ZX3</sub> | Output buffer enable delay | C1 = 35 pF | | 9.0 | | 9.0 | | 10.0 | ns | | $t_{XZ}$ | Output buffer disable delay | C1 = 5 pF | | 4.0 | | 5.0 | | 6.0 | ns | | t <sub>SU</sub> | Register setup time | | 1.1 | | 2.0 | | 4.0 | | ns | | t <sub>H</sub> | Register hold time | | 1.6 | | 3.0 | | 4.0 | | ns | | t <sub>FSU</sub> | Register setup time of fast input | | 2.4 | | 3.0 | | 2.0 | | ns | | t <sub>FH</sub> | Register hold time of fast input | | 0.6 | | 0.5 | | 1.0 | | ns | | $t_{RD}$ | Register delay | | | 1.1 | | 2.0 | | 1.0 | ns | | t <sub>COMB</sub> | Combinatorial delay | | | 1.1 | | 2.0 | | 1.0 | ns | | t <sub>IC</sub> | Array clock delay | | | 2.9 | | 5.0 | | 6.0 | ns | | $t_{EN}$ | Register enable time | | | 2.6 | | 5.0 | | 6.0 | ns | | t <sub>GLOB</sub> | Global control delay | | | 2.8 | | 1.0 | | 1.0 | ns | | t <sub>PRE</sub> | Register preset time | | | 2.7 | | 3.0 | | 4.0 | ns | | t <sub>CLR</sub> | Register clear time | | | 2.7 | | 3.0 | | 4.0 | ns | | t <sub>PIA</sub> | PIA delay | (7) | | 3.0 | | 1.0 | | 2.0 | ns | | t <sub>LPA</sub> | Low-power adder | (8) | | 10.0 | İ | 11.0 | | 13.0 | ns | Figure 14 shows typical supply current versus frequency for MAX 7000 devices. Figure 14. I<sub>CC</sub> vs. Frequency for MAX 7000 Devices (Part 1 of 2) #### EPM7096 Figure 14. I<sub>CC</sub> vs. Frequency for MAX 7000 Devices (Part 2 of 2) Figure 15. I<sub>CC</sub> vs. Frequency for MAX 7000S Devices (Part 2 of 2) ## Device Pin-Outs See the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information. Figures 16 through 22 show the package pin-out diagrams for MAX 7000 devices. Figure 16. 44-Pin Package Pin-Out Diagram Package outlines not drawn to scale. #### Notes: - (1) The pin functions shown in parenthesis are only available in MAX 7000E and MAX 7000S devices. - (2) JTAG ports are available in MAX 7000S devices only. ### Figure 21. 192-Pin Package Pin-Out Diagram Package outline not drawn to scale. Figure 22. 208-Pin Package Pin-Out Diagram Package outline not drawn to scale.