



Welcome to **E-XFL.COM** 

**Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** 

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

## **Applications of Embedded - CPLDs**

| Details                         |                                                             |
|---------------------------------|-------------------------------------------------------------|
| Product Status                  | Obsolete                                                    |
| Programmable Type               | EE PLD                                                      |
| Delay Time tpd(1) Max           | 20 ns                                                       |
| Voltage Supply - Internal       | 4.5V ~ 5.5V                                                 |
| Number of Logic Elements/Blocks | 16                                                          |
| Number of Macrocells            | 256                                                         |
| Number of Gates                 | 5000                                                        |
| Number of I/O                   | 164                                                         |
| Operating Temperature           | -40°C ~ 85°C (TA)                                           |
| Mounting Type                   | Surface Mount                                               |
| Package / Case                  | 192-BPGA                                                    |
| Supplier Device Package         | 192-PGA (44.7x44.7)                                         |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7256egi192-20 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

The MAX 7000 architecture supports 100% TTL emulation and high-density integration of SSI, MSI, and LSI logic functions. The MAX 7000 architecture easily integrates multiple devices ranging from PALs, GALs, and 22V10s to MACH and pLSI devices. MAX 7000 devices are available in a wide range of packages, including PLCC, PGA, PQFP, RQFP, and TQFP packages. See Table 5.

| Table 5. M. | AX 7000            | ) Maxim            | um Use             | r I/O Pii          | ıs N               | ote (1)             |                     |                     |                    |                    |                     |                     |
|-------------|--------------------|--------------------|--------------------|--------------------|--------------------|---------------------|---------------------|---------------------|--------------------|--------------------|---------------------|---------------------|
| Device      | 44-<br>Pin<br>PLCC | 44-<br>Pin<br>PQFP | 44-<br>Pin<br>TQFP | 68-<br>Pin<br>PLCC | 84-<br>Pin<br>PLCC | 100-<br>Pin<br>PQFP | 100-<br>Pin<br>TQFP | 160-<br>Pin<br>PQFP | 160-<br>Pin<br>PGA | 192-<br>Pin<br>PGA | 208-<br>Pin<br>PQFP | 208-<br>Pin<br>RQFP |
| EPM7032     | 36                 | 36                 | 36                 |                    |                    |                     |                     |                     |                    |                    |                     |                     |
| EPM7032S    | 36                 |                    | 36                 |                    |                    |                     |                     |                     |                    |                    |                     |                     |
| EPM7064     | 36                 |                    | 36                 | 52                 | 68                 | 68                  |                     |                     |                    |                    |                     |                     |
| EPM7064S    | 36                 |                    | 36                 |                    | 68                 |                     | 68                  |                     |                    |                    |                     |                     |
| EPM7096     |                    |                    |                    | 52                 | 64                 | 76                  |                     |                     |                    |                    |                     |                     |
| EPM7128E    |                    |                    |                    |                    | 68                 | 84                  |                     | 100                 |                    |                    |                     |                     |
| EPM7128S    |                    |                    |                    |                    | 68                 | 84                  | 84 (2)              | 100                 |                    |                    |                     |                     |
| EPM7160E    |                    |                    |                    |                    | 64                 | 84                  |                     | 104                 |                    |                    |                     |                     |
| EPM7160S    |                    |                    |                    |                    | 64                 |                     | 84 (2)              | 104                 |                    |                    |                     |                     |
| EPM7192E    |                    |                    |                    |                    |                    |                     |                     | 124                 | 124                |                    |                     |                     |
| EPM7192S    |                    |                    |                    |                    |                    |                     |                     | 124                 |                    |                    |                     |                     |
| EPM7256E    |                    |                    |                    |                    |                    |                     |                     | 132 (2)             |                    | 164                |                     | 164                 |
| EPM7256S    |                    |                    |                    |                    |                    |                     |                     |                     |                    |                    | 164 (2)             | 164                 |

#### Notes:

- When the JTAG interface in MAX 7000S devices is used for either boundary-scan testing or for ISP, four I/O pins become JTAG pins.
- (2) Perform a complete thermal analysis before committing a design to this device package. For more information, see the Operating Requirements for Altera Devices Data Sheet.

MAX 7000 devices use CMOS EEPROM cells to implement logic functions. The user-configurable MAX 7000 architecture accommodates a variety of independent combinatorial and sequential logic functions. The devices can be reprogrammed for quick and efficient iterations during design development and debug cycles, and can be programmed and erased up to 100 times.

MAX 7000 devices contain from 32 to 256 macrocells that are combined into groups of 16 macrocells, called logic array blocks (LABs). Each macrocell has a programmable-AND/fixed-OR array and a configurable register with independently programmable clock, clock enable, clear, and preset functions. To build complex logic functions, each macrocell can be supplemented with both shareable expander product terms and high-speed parallel expander product terms to provide up to 32 product terms per macrocell.

The MAX 7000 family provides programmable speed/power optimization. Speed-critical portions of a design can run at high speed/full power, while the remaining portions run at reduced speed/low power. This speed/power optimization feature enables the designer to configure one or more macrocells to operate at 50% or lower power while adding only a nominal timing delay. MAX 7000E and MAX 7000S devices also provide an option that reduces the slew rate of the output buffers, minimizing noise transients when non-speed-critical signals are switching. The output drivers of all MAX 7000 devices (except 44-pin devices) can be set for either 3.3-V or 5.0-V operation, allowing MAX 7000 devices to be used in mixed-voltage systems.

The MAX 7000 family is supported by Altera development systems, which are integrated packages that offer schematic, text—including VHDL, Verilog HDL, and the Altera Hardware Description Language (AHDL)—and waveform design entry, compilation and logic synthesis, simulation and timing analysis, and device programming. The software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX-workstation-based EDA tools. The software runs on Windows-based PCs, as well as Sun SPARCstation, and HP 9000 Series 700/800 workstations.



For more information on development tools, see the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet.

# Functional Description

The MAX 7000 architecture includes the following elements:

- Logic array blocks
- Macrocells
- Expander product terms (shareable and parallel)
- Programmable interconnect array
- I/O control blocks



Figure 4 shows a MAX 7000E and MAX 7000S device macrocell.

Combinatorial logic is implemented in the logic array, which provides five product terms per macrocell. The product-term select matrix allocates these product terms for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as secondary inputs to the macrocell's register clear, preset, clock, and clock enable control functions. Two kinds of expander product terms ("expanders") are available to supplement macrocell logic resources:

- Shareable expanders, which are inverted product terms that are fed back into the logic array
- Parallel expanders, which are product terms borrowed from adjacent macrocells

The Altera development system automatically optimizes product-term allocation according to the logic requirements of the design.

For registered functions, each macrocell flipflop can be individually programmed to implement D, T, JK, or SR operation with programmable clock control. The flipflop can be bypassed for combinatorial operation. During design entry, the designer specifies the desired flipflop type; the Altera development software then selects the most efficient flipflop operation for each registered function to optimize resource utilization.

Each programmable register can be clocked in three different modes:

- By a global clock signal. This mode achieves the fastest clock-tooutput performance.
- By a global clock signal and enabled by an active-high clock enable. This mode provides an enable on each flipflop while still achieving the fast clock-to-output performance of the global clock.
- By an array clock implemented with a product term. In this mode, the flipflop can be clocked by signals from buried macrocells or I/O pins.

In EPM7032, EPM7064, and EPM7096 devices, the global clock signal is available from a dedicated clock pin, GCLK1, as shown in Figure 1. In MAX 7000E and MAX 7000S devices, two global clock signals are available. As shown in Figure 2, these global clock signals can be the true or the complement of either of the global clock pins, GCLK1 or GCLK2.

Each register also supports asynchronous preset and clear functions. As shown in Figures 3 and 4, the product-term select matrix allocates product terms to control these operations. Although the product-term-driven preset and clear of the register are active high, active-low control can be obtained by inverting the signal within the logic array. In addition, each register clear function can be individually driven by the active-low dedicated global clear pin (GCLRn). Upon power-up, each register in the device will be set to a low state.

All MAX 7000E and MAX 7000S I/O pins have a fast input path to a macrocell register. This dedicated path allows a signal to bypass the PIA and combinatorial logic and be driven to an input D flipflop with an extremely fast (2.5 ns) input setup time.

## **Expander Product Terms**

Although most logic functions can be implemented with the five product terms available in each macrocell, the more complex logic functions require additional product terms. Another macrocell can be used to supply the required logic resources; however, the MAX 7000 architecture also allows both shareable and parallel expander product terms ("expanders") that provide additional product terms directly to any macrocell in the same LAB. These expanders help ensure that logic is synthesized with the fewest possible logic resources to obtain the fastest possible speed.

When the tri-state buffer control is connected to ground, the output is tri-stated (high impedance) and the I/O pin can be used as a dedicated input. When the tri-state buffer control is connected to  $V_{CC}$ , the output is enabled.

The MAX 7000 architecture provides dual I/O feedback, in which macrocell and pin feedbacks are independent. When an I/O pin is configured as an input, the associated macrocell can be used for buried logic.

# In-System Programmability (ISP)

MAX 7000S devices are in-system programmable via an industry-standard 4-pin Joint Test Action Group (JTAG) interface (IEEE Std. 1149.1-1990). ISP allows quick, efficient iterations during design development and debugging cycles. The MAX 7000S architecture internally generates the high programming voltage required to program EEPROM cells, allowing in-system programming with only a single 5.0 V power supply. During in-system programming, the I/O pins are tri-stated and pulled-up to eliminate board conflicts. The pull-up value is nominally 50 k%.

ISP simplifies the manufacturing flow by allowing devices to be mounted on a printed circuit board with standard in-circuit test equipment before they are programmed. MAX 7000S devices can be programmed by downloading the information via in-circuit testers (ICT), embedded processors, or the Altera MasterBlaster, ByteBlasterMV, ByteBlaster, BitBlaster download cables. (The ByteBlaster cable is obsolete and is replaced by the ByteBlasterMV cable, which can program and configure 2.5-V, 3.3-V, and 5.0-V devices.) Programming the devices after they are placed on the board eliminates lead damage on high-pin-count packages (e.g., QFP packages) due to device handling and allows devices to be reprogrammed after a system has already shipped to the field. For example, product upgrades can be performed in the field via software or modem.

In-system programming can be accomplished with either an adaptive or constant algorithm. An adaptive algorithm reads information from the unit and adapts subsequent programming steps to achieve the fastest possible programming time for that unit. Because some in-circuit testers cannot support an adaptive algorithm, Altera offers devices tested with a constant algorithm. Devices tested to the constant algorithm have an "F" suffix in the ordering code.

The Jam<sup>TM</sup> Standard Test and Programming Language (STAPL) can be used to program MAX 7000S devices with in-circuit testers, PCs, or embedded processor.

# Programmable Speed/Power Control

MAX 7000 devices offer a power-saving mode that supports low-power operation across user-defined signal paths or the entire device. This feature allows total power dissipation to be reduced by 50% or more, because most logic applications require only a small fraction of all gates to operate at maximum frequency.

The designer can program each individual macrocell in a MAX 7000 device for either high-speed (i.e., with the Turbo Bit<sup>TM</sup> option turned on) or low-power (i.e., with the Turbo Bit option turned off) operation. As a result, speed-critical paths in the design can run at high speed, while the remaining paths can operate at reduced power. Macrocells that run at low power incur a nominal timing delay adder ( $t_{LPA}$ ) for the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ , and  $t_{SEXP}$ ,  $t_{ACL}$ , and  $t_{CPPW}$  parameters.

# Output Configuration

MAX 7000 device outputs can be programmed to meet a variety of system-level requirements.

## MultiVolt I/O Interface

MAX 7000 devices—except 44-pin devices—support the MultiVolt I/O interface feature, which allows MAX 7000 devices to interface with systems that have differing supply voltages. The 5.0-V devices in all packages can be set for 3.3-V or 5.0-V I/O pin operation. These devices have one set of VCC pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO).

The VCCINT pins must always be connected to a 5.0-V power supply. With a 5.0-V  $V_{\rm CCINT}$  level, input voltage thresholds are at TTL levels, and are therefore compatible with both 3.3-V and 5.0-V inputs.

The VCCIO pins can be connected to either a 3.3-V or a 5.0-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 5.0-V supply, the output levels are compatible with 5.0-V systems. When  $V_{\rm CCIO}$  is connected to a 3.3-V supply, the output high is 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with  $V_{\rm CCIO}$  levels lower than 4.75 V incur a nominally greater timing delay of  $t_{\rm OD2}$  instead of  $t_{\rm OD1}$ .

# Open-Drain Output Option (MAX 7000S Devices Only)

MAX 7000S devices provide an optional open-drain (functionally equivalent to open-collector) output for each I/O pin. This open-drain output enables the device to provide system-level control signals (e.g., interrupt and write enable signals) that can be asserted by any of several devices. It can also provide an additional wired-OR plane.

By using an external 5.0-V pull-up resistor, output pins on MAX 7000S devices can be set to meet 5.0-V CMOS input voltages. When  $V_{\rm CCIO}$  is 3.3 V, setting the open drain option will turn off the output pull-up transistor, allowing the external pull-up resistor to pull the output high enough to meet 5.0-V CMOS input voltages. When  $V_{\rm CCIO}$  is 5.0 V, setting the output drain option is not necessary because the pull-up transistor will already turn off when the pin exceeds approximately 3.8 V, allowing the external pull-up resistor to pull the output high enough to meet 5.0-V CMOS input voltages.

### Slew-Rate Control

The output buffer for each MAX 7000E and MAX 7000S I/O pin has an adjustable output slew rate that can be configured for low-noise or high-speed performance. A faster slew rate provides high-speed transitions for high-performance systems. However, these fast transitions may introduce noise transients into the system. A slow slew rate reduces system noise, but adds a nominal delay of 4 to 5 ns. In MAX 7000E devices, when the Turbo Bit is turned off, the slew rate is set for low noise performance. For MAX 7000S devices, each I/O pin has an individual EEPROM bit that controls the slew rate, allowing designers to specify the slew rate on a pin-by-pin basis.

# Programming with External Hardware

MAX 7000 devices can be programmed on Windows-based PCs with the Altera Logic Programmer card, the Master Programming Unit (MPU), and the appropriate device adapter. The MPU performs a continuity check to ensure adequate electrical contact between the adapter and the device.



For more information, see the *Altera Programming Hardware Data Sheet*.

The Altera development system can use text- or waveform-format test vectors created with the Text Editor or Waveform Editor to test the programmed device. For added design verification, designers can perform functional testing to compare the functional behavior of a MAX 7000 device with the results of simulation. Moreover, Data I/O, BP Microsystems, and other programming hardware manufacturers also provide programming support for Altera devices.



For more information, see the *Programming Hardware Manufacturers*.

# IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

MAX 7000 devices support JTAG BST circuitry as specified by IEEE Std. 1149.1-1990. Table 9 describes the JTAG instructions supported by the MAX 7000 family. The pin-out tables (see the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information) show the location of the JTAG control pins for each device. If the JTAG interface is not required, the JTAG pins are available as user I/O pins.

| Table 9. MAX 7000 J | ITAG Instruction                                                     | s                                                                                                                                                                                                                                                                                           |
|---------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JTAG Instruction    | Devices                                                              | Description                                                                                                                                                                                                                                                                                 |
| SAMPLE/PRELOAD      | EPM7128S<br>EPM7160S<br>EPM7192S                                     | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern output at the device pins.                                                                                                                  |
|                     | EPM7256S                                                             | pattern output at the device pins.                                                                                                                                                                                                                                                          |
| EXTEST              | EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S                         | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins.                                                                                                                      |
| BYPASS              | EPM7032S<br>EPM7064S<br>EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through a selected device to adjacent devices during normal device operation.                                                                                                |
| IDCODE              | EPM7032S<br>EPM7064S<br>EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO.                                                                                                                                                                       |
| ISP Instructions    | EPM7032S<br>EPM7064S<br>EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S | These instructions are used when programming MAX 7000S devices via the JTAG ports with the MasterBlaster, ByteBlasterMV, BitBlaster download cable, or using a Jam File (.jam), Jam Byte-Code file (.jbc), or Serial Vector Format file (.svf) via an embedded processor or test equipment. |

#### Notes to tables:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input voltage on I/O pins is –0.5 V and on 4 dedicated input pins is –0.3 V. During transitions, the inputs may undershoot to –2.0 V or overshoot to 7.0 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) Numbers in parentheses are for industrial-temperature-range devices.
- (4)  $V_{CC}$  must rise monotonically.
- (5) The POR time for all 7000S devices does not exceed 300 μs. The sufficient V<sub>CCINT</sub> voltage level for POR is 4.5 V. The device is fully initialized within the POR time after V<sub>CCINT</sub> reaches the sufficient POR voltage level.
- (6) 3.3-V I/O operation is not available for 44-pin packages.
- (7) The V<sub>CCISP</sub> parameter applies only to MAX 7000S devices.
- (8) During in-system programming, the minimum DC input voltage is –0.3 V.
- (9) These values are specified under the MAX 7000 recommended operating conditions in Table 14 on page 26.
- (10) The parameter is measured with 50% of the outputs each sourcing the specified current. The I<sub>OH</sub> parameter refers to high-level TTL or CMOS output current.
- (11) The parameter is measured with 50% of the outputs each sinking the specified current. The I<sub>OL</sub> parameter refers to low-level TTL, PCI, or CMOS output current.
- (12) When the JTAG interface is enabled in MAX 7000S devices, the input leakage current on the JTAG pins is typically -60 uA.
- (13) Capacitance is measured at 25° C and is sample-tested only. The OE1 pin has a maximum capacitance of 20 pF.

Figure 11 shows the typical output drive characteristics of MAX 7000 devices.



Figure 11. Output Drive Characteristics of 5.0-V MAX 7000 Devices

# **Timing Model**

MAX 7000 device timing can be analyzed with the Altera software, with a variety of popular industry-standard EDA simulators and timing analyzers, or with the timing model shown in Figure 12. MAX 7000 devices have fixed internal delays that enable the designer to determine the worst-case timing of any design. The Altera software provides timing simulation, point-to-point delay prediction, and detailed timing analysis for a device-wide performance evaluation.

## Figure 13. Switching Waveforms



30 Altera Corporation

Register Output to Pin

Tables 19 through 26 show the MAX 7000 and MAX 7000E AC operating conditions.

| Table 19          | . MAX 7000 & MAX 7000E Extern            | al Timing Para | meters  | Note (1) |         |         |      |
|-------------------|------------------------------------------|----------------|---------|----------|---------|---------|------|
| Symbol            | Parameter                                | Conditions     | -6 Spee | d Grade  | -7 Spee | d Grade | Unit |
|                   |                                          |                | Min     | Max      | Min     | Max     |      |
| t <sub>PD1</sub>  | Input to non-registered output           | C1 = 35 pF     |         | 6.0      |         | 7.5     | ns   |
| t <sub>PD2</sub>  | I/O input to non-registered output       | C1 = 35 pF     |         | 6.0      |         | 7.5     | ns   |
| t <sub>SU</sub>   | Global clock setup time                  |                | 5.0     |          | 6.0     |         | ns   |
| t <sub>H</sub>    | Global clock hold time                   |                | 0.0     |          | 0.0     |         | ns   |
| t <sub>FSU</sub>  | Global clock setup time of fast input    | (2)            | 2.5     |          | 3.0     |         | ns   |
| t <sub>FH</sub>   | Global clock hold time of fast input     | (2)            | 0.5     |          | 0.5     |         | ns   |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF     |         | 4.0      |         | 4.5     | ns   |
| t <sub>CH</sub>   | Global clock high time                   |                | 2.5     |          | 3.0     |         | ns   |
| t <sub>CL</sub>   | Global clock low time                    |                | 2.5     |          | 3.0     |         | ns   |
| t <sub>ASU</sub>  | Array clock setup time                   |                | 2.5     |          | 3.0     |         | ns   |
| t <sub>AH</sub>   | Array clock hold time                    |                | 2.0     |          | 2.0     |         | ns   |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF     |         | 6.5      |         | 7.5     | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                | 3.0     |          | 3.0     |         | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                | 3.0     |          | 3.0     |         | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)            | 3.0     |          | 3.0     |         | ns   |
| t <sub>ODH</sub>  | Output data hold time after clock        | C1 = 35 pF (4) | 1.0     |          | 1.0     |         | ns   |
| t <sub>CNT</sub>  | Minimum global clock period              |                |         | 6.6      |         | 8.0     | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (5)            | 151.5   |          | 125.0   |         | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period               |                |         | 6.6      |         | 8.0     | ns   |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (5)            | 151.5   |          | 125.0   |         | MHz  |
| f <sub>MAX</sub>  | Maximum clock frequency                  | (6)            | 200     |          | 166.7   |         | MHz  |

| Table 2           | 21. MAX 7000 & MAX 7000E Ext             | ernal Timing Param | eters Note | (1)       |       |                        |      |
|-------------------|------------------------------------------|--------------------|------------|-----------|-------|------------------------|------|
| Symbol            | Parameter                                | Conditions         |            | Speed (   | Grade |                        | Unit |
|                   |                                          |                    | MAX 700    | 0E (-10P) |       | 000 (-10)<br>00E (-10) |      |
|                   |                                          |                    | Min        | Max       | Min   | Max                    |      |
| t <sub>PD1</sub>  | Input to non-registered output           | C1 = 35 pF         |            | 10.0      |       | 10.0                   | ns   |
| t <sub>PD2</sub>  | I/O input to non-registered output       | C1 = 35 pF         |            | 10.0      |       | 10.0                   | ns   |
| t <sub>SU</sub>   | Global clock setup time                  |                    | 7.0        |           | 8.0   |                        | ns   |
| t <sub>H</sub>    | Global clock hold time                   |                    | 0.0        |           | 0.0   |                        | ns   |
| t <sub>FSU</sub>  | Global clock setup time of fast input    | (2)                | 3.0        |           | 3.0   |                        | ns   |
| t <sub>FH</sub>   | Global clock hold time of fast input     | (2)                | 0.5        |           | 0.5   |                        | ns   |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF         |            | 5.0       |       | 5                      | ns   |
| t <sub>CH</sub>   | Global clock high time                   |                    | 4.0        |           | 4.0   |                        | ns   |
| t <sub>CL</sub>   | Global clock low time                    |                    | 4.0        |           | 4.0   |                        | ns   |
| t <sub>ASU</sub>  | Array clock setup time                   |                    | 2.0        |           | 3.0   |                        | ns   |
| t <sub>AH</sub>   | Array clock hold time                    |                    | 3.0        |           | 3.0   |                        | ns   |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF         |            | 10.0      |       | 10.0                   | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                    | 4.0        |           | 4.0   |                        | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                    | 4.0        |           | 4.0   |                        | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)                | 4.0        |           | 4.0   |                        | ns   |
| t <sub>ODH</sub>  | Output data hold time after clock        | C1 = 35 pF (4)     | 1.0        |           | 1.0   |                        | ns   |
| t <sub>CNT</sub>  | Minimum global clock period              |                    |            | 10.0      |       | 10.0                   | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (5)                | 100.0      |           | 100.0 |                        | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period               |                    |            | 10.0      |       | 10.0                   | ns   |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (5)                | 100.0      |           | 100.0 |                        | MHz  |
| f <sub>MAX</sub>  | Maximum clock frequency                  | (6)                | 125.0      |           | 125.0 |                        | MHz  |

| Symbol            | Parameter                                                                                | Conditions     |         | Speed     | Grade |                       | Unit |
|-------------------|------------------------------------------------------------------------------------------|----------------|---------|-----------|-------|-----------------------|------|
|                   |                                                                                          |                | MAX 700 | OE (-10P) |       | 00 (-10)<br>DOE (-10) |      |
|                   |                                                                                          |                | Min     | Max       | Min   | Max                   |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                               |                |         | 0.5       |       | 1.0                   | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                           |                |         | 0.5       |       | 1.0                   | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                         | (2)            |         | 1.0       |       | 1.0                   | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                    |                |         | 5.0       |       | 5.0                   | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                                  |                |         | 0.8       |       | 0.8                   | ns   |
| $t_{LAD}$         | Logic array delay                                                                        |                |         | 5.0       |       | 5.0                   | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                                |                |         | 5.0       |       | 5.0                   | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                             | (2)            |         | 2.0       |       | 2.0                   | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V         | C1 = 35 pF     |         | 1.5       |       | 2.0                   | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V         | C1 = 35 pF (7) |         | 2.0       |       | 2.5                   | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V | C1 = 35 pF (2) |         | 5.5       |       | 6.0                   | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V          | C1 = 35 pF     |         | 5.0       |       | 5.0                   | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V          | C1 = 35 pF (7) |         | 5.5       |       | 5.5                   | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V  | C1 = 35 pF (2) |         | 9.0       |       | 9.0                   | ns   |
| $t_{XZ}$          | Output buffer disable delay                                                              | C1 = 5 pF      |         | 5.0       |       | 5.0                   | ns   |
| $t_{SU}$          | Register setup time                                                                      |                | 2.0     |           | 3.0   |                       | ns   |
| $t_H$             | Register hold time                                                                       |                | 3.0     |           | 3.0   |                       | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                        | (2)            | 3.0     |           | 3.0   |                       | ns   |
| $t_{FH}$          | Register hold time of fast input                                                         | (2)            | 0.5     |           | 0.5   |                       | ns   |
| $t_{RD}$          | Register delay                                                                           |                |         | 2.0       |       | 1.0                   | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                      |                |         | 2.0       |       | 1.0                   | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                        |                |         | 5.0       |       | 5.0                   | ns   |
| $t_{EN}$          | Register enable time                                                                     |                |         | 5.0       |       | 5.0                   | ns   |
| t <sub>GLOB</sub> | Global control delay                                                                     |                |         | 1.0       |       | 1.0                   | ns   |
| t <sub>PRE</sub>  | Register preset time                                                                     |                |         | 3.0       |       | 3.0                   | ns   |
| t <sub>CLR</sub>  | Register clear time                                                                      |                |         | 3.0       |       | 3.0                   | ns   |
| $t_{PIA}$         | PIA delay                                                                                |                |         | 1.0       |       | 1.0                   | ns   |
| t <sub>LPA</sub>  | Low-power adder                                                                          | (8)            |         | 11.0      |       | 11.0                  | ns   |

| Table 2   | 8. EPM7032S Internal Tim | ing Parameter | rs / | lote (1)                        |  |       |       |      |  |      |      |
|-----------|--------------------------|---------------|------|---------------------------------|--|-------|-------|------|--|------|------|
| Symbol    | Parameter                | Conditions    |      |                                 |  | Speed | Grade |      |  |      | Unit |
|           |                          |               | -    | -5 -6 -7 -10                    |  |       |       |      |  |      |      |
|           |                          |               | Min  | Min Max Min Max Min Max Min Max |  |       |       |      |  |      |      |
| $t_{PIA}$ | PIA delay                | (7)           |      | 1.1                             |  | 1.1   |       | 1.4  |  | 1.0  | ns   |
| $t_{LPA}$ | Low-power adder          | (8)           |      | 12.0                            |  | 10.0  |       | 10.0 |  | 11.0 | ns   |

#### Notes to tables:

- (1) These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path.
- (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (5) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- (6) Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use.
- (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (8) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $\mathbf{t_{ACL}}$ , and  $\mathbf{t_{CPPW}}$  parameters for macrocells running in the low-power mode.

Tables 29 and 30 show the EPM7064S AC operating conditions.

| Table 2          | 9. EPM7064\$ External Time            | ing Parameters | (Part | 1 of 2) | No  | nte (1) |       |     |     |      |      |
|------------------|---------------------------------------|----------------|-------|---------|-----|---------|-------|-----|-----|------|------|
| Symbol           | Parameter                             | Conditions     |       |         |     | Speed   | Grade | )   |     |      | Unit |
|                  |                                       |                | -     | 5       | -   | 6       | -     | 7   | -1  | 10   |      |
|                  |                                       |                | Min   | Max     | Min | Max     | Min   | Max | Min | Max  |      |
| t <sub>PD1</sub> | Input to non-registered output        | C1 = 35 pF     |       | 5.0     |     | 6.0     |       | 7.5 |     | 10.0 | ns   |
| t <sub>PD2</sub> | I/O input to non-registered output    | C1 = 35 pF     |       | 5.0     |     | 6.0     |       | 7.5 |     | 10.0 | ns   |
| t <sub>SU</sub>  | Global clock setup time               |                | 2.9   |         | 3.6 |         | 6.0   |     | 7.0 |      | ns   |
| t <sub>H</sub>   | Global clock hold time                |                | 0.0   |         | 0.0 |         | 0.0   |     | 0.0 |      | ns   |
| t <sub>FSU</sub> | Global clock setup time of fast input |                | 2.5   |         | 2.5 |         | 3.0   |     | 3.0 |      | ns   |
| t <sub>FH</sub>  | Global clock hold time of fast input  |                | 0.0   |         | 0.0 |         | 0.5   |     | 0.5 |      | ns   |
| t <sub>CO1</sub> | Global clock to output delay          | C1 = 35 pF     |       | 3.2     |     | 4.0     |       | 4.5 |     | 5.0  | ns   |
| t <sub>CH</sub>  | Global clock high time                |                | 2.0   |         | 2.5 |         | 3.0   |     | 4.0 |      | ns   |
| t <sub>CL</sub>  | Global clock low time                 |                | 2.0   |         | 2.5 |         | 3.0   |     | 4.0 |      | ns   |
| t <sub>ASU</sub> | Array clock setup time                |                | 0.7   |         | 0.9 |         | 3.0   |     | 2.0 |      | ns   |
| t <sub>AH</sub>  | Array clock hold time                 |                | 1.8   |         | 2.1 |         | 2.0   |     | 3.0 |      | ns   |

| Table 2           | 9. EPM7064\$ External Timi               | ing Parameters | (Part 2 | 2 of 2) | No    | te (1) |       |     |       |      |      |
|-------------------|------------------------------------------|----------------|---------|---------|-------|--------|-------|-----|-------|------|------|
| Symbol            | Parameter                                | Conditions     |         |         |       | Speed  | Grade |     |       |      | Unit |
|                   |                                          |                | -       | 5 -6    |       |        | -7    |     | -10   |      |      |
|                   |                                          |                | Min     | Max     | Min   | Max    | Min   | Max | Min   | Max  |      |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF     |         | 5.4     |       | 6.7    |       | 7.5 |       | 10.0 | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                | 2.5     |         | 2.5   |        | 3.0   |     | 4.0   |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                | 2.5     |         | 2.5   |        | 3.0   |     | 4.0   |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (2)            | 2.5     |         | 2.5   |        | 3.0   |     | 4.0   |      | ns   |
| t <sub>ODH</sub>  | Output data hold time after clock        | C1 = 35 pF (3) | 1.0     |         | 1.0   |        | 1.0   |     | 1.0   |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock period              |                |         | 5.7     |       | 7.1    |       | 8.0 |       | 10.0 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (4)            | 175.4   |         | 140.8 |        | 125.0 |     | 100.0 |      | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period               |                |         | 5.7     |       | 7.1    |       | 8.0 |       | 10.0 | ns   |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (4)            | 175.4   |         | 140.8 |        | 125.0 |     | 100.0 |      | MHz  |
| f <sub>MAX</sub>  | Maximum clock frequency                  | (5)            | 250.0   |         | 200.0 |        | 166.7 |     | 125.0 |      | MHz  |

| Table 3           | O. EPM7064\$ Internal Tim      | ing Parameters | (Part | 1 of 2)     | No  | te (1) |     |     |     |     |      |
|-------------------|--------------------------------|----------------|-------|-------------|-----|--------|-----|-----|-----|-----|------|
| Symbol            | Parameter                      | Conditions     |       | Speed Grade |     |        |     |     |     |     | Unit |
|                   |                                |                | -     | 5           | -   | 6      | -   | 7   | -1  | 10  |      |
|                   |                                |                | Min   | Max         | Min | Max    | Min | Max | Min | Max |      |
| $t_{IN}$          | Input pad and buffer delay     |                |       | 0.2         |     | 0.2    |     | 0.5 |     | 0.5 | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay |                |       | 0.2         |     | 0.2    |     | 0.5 |     | 0.5 | ns   |
| t <sub>FIN</sub>  | Fast input delay               |                |       | 2.2         |     | 2.6    |     | 1.0 |     | 1.0 | ns   |
| t <sub>SEXP</sub> | Shared expander delay          |                |       | 3.1         |     | 3.8    |     | 4.0 |     | 5.0 | ns   |
| t <sub>PEXP</sub> | Parallel expander delay        |                |       | 0.9         |     | 1.1    |     | 0.8 |     | 0.8 | ns   |
| $t_{LAD}$         | Logic array delay              |                |       | 2.6         |     | 3.2    |     | 3.0 |     | 5.0 | ns   |
| t <sub>LAC</sub>  | Logic control array delay      |                |       | 2.5         |     | 3.2    |     | 3.0 |     | 5.0 | ns   |
| t <sub>IOE</sub>  | Internal output enable delay   |                |       | 0.7         |     | 0.8    |     | 2.0 |     | 2.0 | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay    | C1 = 35 pF     |       | 0.2         |     | 0.3    |     | 2.0 |     | 1.5 | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay    | C1 = 35 pF (6) |       | 0.7         |     | 0.8    |     | 2.5 |     | 2.0 | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay    | C1 = 35 pF     |       | 5.2         |     | 5.3    |     | 7.0 |     | 5.5 | ns   |
| $t_{ZX1}$         | Output buffer enable delay     | C1 = 35 pF     |       | 4.0         |     | 4.0    |     | 4.0 |     | 5.0 | ns   |
| $t_{ZX2}$         | Output buffer enable delay     | C1 = 35 pF (6) |       | 4.5         |     | 4.5    |     | 4.5 |     | 5.5 | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay     | C1 = 35 pF     |       | 9.0         |     | 9.0    |     | 9.0 |     | 9.0 | ns   |
| $t_{XZ}$          | Output buffer disable delay    | C1 = 5 pF      |       | 4.0         |     | 4.0    |     | 4.0 |     | 5.0 | ns   |
| t <sub>SU</sub>   | Register setup time            |                | 0.8   |             | 1.0 |        | 3.0 |     | 2.0 |     | ns   |
| t <sub>H</sub>    | Register hold time             |                | 1.7   |             | 2.0 |        | 2.0 |     | 3.0 |     | ns   |

Tables 31 and 32 show the EPM7128S AC operating conditions.

| Table 3           | 11. EPM7128\$ External Time              | ing Parameters | : No  | te (1) |       |       |       |      |       |      |      |
|-------------------|------------------------------------------|----------------|-------|--------|-------|-------|-------|------|-------|------|------|
| Symbol            | Parameter                                | Conditions     |       |        |       | Speed | Grade | )    |       |      | Unit |
|                   |                                          |                | -     | 6      | -     | 7     | -1    | 10   | -1    | 15   |      |
|                   |                                          |                | Min   | Max    | Min   | Max   | Min   | Max  | Min   | Max  |      |
| t <sub>PD1</sub>  | Input to non-registered output           | C1 = 35 pF     |       | 6.0    |       | 7.5   |       | 10.0 |       | 15.0 | ns   |
| t <sub>PD2</sub>  | I/O input to non-registered output       | C1 = 35 pF     |       | 6.0    |       | 7.5   |       | 10.0 |       | 15.0 | ns   |
| t <sub>SU</sub>   | Global clock setup time                  |                | 3.4   |        | 6.0   |       | 7.0   |      | 11.0  |      | ns   |
| t <sub>H</sub>    | Global clock hold time                   |                | 0.0   |        | 0.0   |       | 0.0   |      | 0.0   |      | ns   |
| t <sub>FSU</sub>  | Global clock setup time of fast input    |                | 2.5   |        | 3.0   |       | 3.0   |      | 3.0   |      | ns   |
| t <sub>FH</sub>   | Global clock hold time of fast input     |                | 0.0   |        | 0.5   |       | 0.5   |      | 0.0   |      | ns   |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF     |       | 4.0    |       | 4.5   |       | 5.0  |       | 8.0  | ns   |
| t <sub>CH</sub>   | Global clock high time                   |                | 3.0   |        | 3.0   |       | 4.0   |      | 5.0   |      | ns   |
| t <sub>CL</sub>   | Global clock low time                    |                | 3.0   |        | 3.0   |       | 4.0   |      | 5.0   |      | ns   |
| t <sub>ASU</sub>  | Array clock setup time                   |                | 0.9   |        | 3.0   |       | 2.0   |      | 4.0   |      | ns   |
| t <sub>AH</sub>   | Array clock hold time                    |                | 1.8   |        | 2.0   |       | 5.0   |      | 4.0   |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF     |       | 6.5    |       | 7.5   |       | 10.0 |       | 15.0 | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                | 3.0   |        | 3.0   |       | 4.0   |      | 6.0   |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                | 3.0   |        | 3.0   |       | 4.0   |      | 6.0   |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (2)            | 3.0   |        | 3.0   |       | 4.0   |      | 6.0   |      | ns   |
| t <sub>ODH</sub>  | Output data hold time after clock        | C1 = 35 pF (3) | 1.0   |        | 1.0   |       | 1.0   |      | 1.0   |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock period              |                |       | 6.8    |       | 8.0   |       | 10.0 |       | 13.0 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (4)            | 147.1 |        | 125.0 |       | 100.0 |      | 76.9  |      | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period               |                |       | 6.8    |       | 8.0   |       | 10.0 |       | 13.0 | ns   |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (4)            | 147.1 |        | 125.0 |       | 100.0 |      | 76.9  |      | MHz  |
| f <sub>MAX</sub>  | Maximum clock frequency                  | (5)            | 166.7 |        | 166.7 |       | 125.0 |      | 100.0 |      | MHz  |

Tables 37 and 38 show the EPM7256S AC operating conditions.

| Symbol            | Parameter                                | Conditions     |        |     | haan2        | Grade   |       |      | Unit |  |
|-------------------|------------------------------------------|----------------|--------|-----|--------------|---------|-------|------|------|--|
| Oymboi            | i arameter                               | Conditions     |        | 7   | <del> </del> |         |       | -15  |      |  |
|                   |                                          |                | Min    | Max |              | Min Max |       | Max  |      |  |
|                   |                                          | 04 05 - 5      | IVIIII |     | IVIIII       |         | Min   |      |      |  |
| t <sub>PD1</sub>  | Input to non-registered output           | C1 = 35 pF     |        | 7.5 |              | 10.0    |       | 15.0 | ns   |  |
| t <sub>PD2</sub>  | I/O input to non-registered output       | C1 = 35 pF     |        | 7.5 |              | 10.0    |       | 15.0 | ns   |  |
| t <sub>SU</sub>   | Global clock setup time                  |                | 3.9    |     | 7.0          |         | 11.0  |      | ns   |  |
| t <sub>H</sub>    | Global clock hold time                   |                | 0.0    |     | 0.0          |         | 0.0   |      | ns   |  |
| t <sub>FSU</sub>  | Global clock setup time of fast input    |                | 3.0    |     | 3.0          |         | 3.0   |      | ns   |  |
| t <sub>FH</sub>   | Global clock hold time of fast input     |                | 0.0    |     | 0.5          |         | 0.0   |      | ns   |  |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF     |        | 4.7 |              | 5.0     |       | 8.0  | ns   |  |
| t <sub>CH</sub>   | Global clock high time                   |                | 3.0    |     | 4.0          |         | 5.0   |      | ns   |  |
| t <sub>CL</sub>   | Global clock low time                    |                | 3.0    |     | 4.0          |         | 5.0   |      | ns   |  |
| t <sub>ASU</sub>  | Array clock setup time                   |                | 0.8    |     | 2.0          |         | 4.0   |      | ns   |  |
| t <sub>AH</sub>   | Array clock hold time                    |                | 1.9    |     | 3.0          |         | 4.0   |      | ns   |  |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF     |        | 7.8 |              | 10.0    |       | 15.0 | ns   |  |
| t <sub>ACH</sub>  | Array clock high time                    |                | 3.0    |     | 4.0          |         | 6.0   |      | ns   |  |
| t <sub>ACL</sub>  | Array clock low time                     |                | 3.0    |     | 4.0          |         | 6.0   |      | ns   |  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (2)            | 3.0    |     | 4.0          |         | 6.0   |      | ns   |  |
| t <sub>ODH</sub>  | Output data hold time after clock        | C1 = 35 pF (3) | 1.0    |     | 1.0          |         | 1.0   |      | ns   |  |
| t <sub>CNT</sub>  | Minimum global clock period              |                |        | 7.8 |              | 10.0    |       | 13.0 | ns   |  |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (4)            | 128.2  |     | 100.0        |         | 76.9  |      | MHz  |  |
| t <sub>ACNT</sub> | Minimum array clock period               |                |        | 7.8 |              | 10.0    |       | 13.0 | ns   |  |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (4)            | 128.2  |     | 100.0        |         | 76.9  |      | MHz  |  |
| f <sub>MAX</sub>  | Maximum clock frequency                  | (5)            | 166.7  |     | 125.0        |         | 100.0 |      | MHz  |  |

Figure 14 shows typical supply current versus frequency for MAX 7000 devices.

Figure 14. I<sub>CC</sub> vs. Frequency for MAX 7000 Devices (Part 1 of 2)



#### EPM7096



Figure 14. I<sub>CC</sub> vs. Frequency for MAX 7000 Devices (Part 2 of 2)





# Revision History

The information contained in the *MAX 7000 Programmable Logic Device Family Data Sheet* version 6.7 supersedes information published in previous versions. The following changes were made in the *MAX 7000 Programmable Logic Device Family Data Sheet* version 6.7:

## Version 6.7

The following changes were made in the MAX 7000 Programmable Logic Device Family Data Sheet version 6.7:

Reference to AN 88: Using the Jam Language for ISP & ICR via an Embedded Processor has been replaced by AN 122: Using Jam STAPL for ISP & ICR via an Embedded Processor.

## Version 6.6

The following changes were made in the MAX 7000 Programmable Logic Device Family Data Sheet version 6.6:

- Added Tables 6 through 8.
- Added "Programming Sequence" section on page 17 and "Programming Times" section on page 18.

## Version 6.5

The following changes were made in the MAX 7000 Programmable Logic Device Family Data Sheet version 6.5:

Updated text on page 16.

## Version 6.4

The following changes were made in the MAX 7000 Programmable Logic Device Family Data Sheet version 6.4:

Added Note (5) on page 28.

## Version 6.3

The following changes were made in the MAX 7000 Programmable Logic Device Family Data Sheet version 6.3:

■ Updated the "Open-Drain Output Option (MAX 7000S Devices Only)" section on page 20.