



Welcome to E-XFL.COM

### Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

### Applications of Embedded - CPLDs

### Details

| Product Status                  | Active                                                        |
|---------------------------------|---------------------------------------------------------------|
| Programmable Type               | EE PLD                                                        |
| Delay Time tpd(1) Max           | 20 ns                                                         |
| Voltage Supply - Internal       | 4.75V ~ 5.25V                                                 |
| Number of Logic Elements/Blocks | 16                                                            |
| Number of Macrocells            | 256                                                           |
| Number of Gates                 | 5000                                                          |
| Number of I/O                   | 132                                                           |
| Operating Temperature           | 0°C ~ 70°C (TA)                                               |
| Mounting Type                   | Surface Mount                                                 |
| Package / Case                  | 160-BQFP                                                      |
| Supplier Device Package         | 160-PQFP (28x28)                                              |
| Purchase URL                    | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=epm7256eqc160-20 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

The MAX 7000E devices—including the EPM7128E, EPM7160E, EPM7192E, and EPM7256E devices—have several enhanced features: additional global clocking, additional output enable controls, enhanced interconnect resources, fast input registers, and a programmable slew rate.

In-system programmable MAX 7000 devices—called MAX 7000S devices—include the EPM7032S, EPM7064S, EPM7128S, EPM7160S, EPM7192S, and EPM7256S devices. MAX 7000S devices have the enhanced features of MAX 7000E devices as well as JTAG BST circuitry in devices with 128 or more macrocells, ISP, and an open-drain output option. See Table 4.

| Table 4. MAX 7000 Device Feat   | ures                          |                             |                             |
|---------------------------------|-------------------------------|-----------------------------|-----------------------------|
| Feature                         | EPM7032<br>EPM7064<br>EPM7096 | All<br>MAX 7000E<br>Devices | All<br>MAX 7000S<br>Devices |
| ISP via JTAG interface          |                               |                             | $\checkmark$                |
| JTAG BST circuitry              |                               |                             | ✓(1)                        |
| Open-drain output option        |                               |                             | $\checkmark$                |
| Fast input registers            |                               | ~                           | <ul> <li></li> </ul>        |
| Six global output enables       |                               | ~                           | $\checkmark$                |
| Two global clocks               |                               | ~                           | <ul> <li></li> </ul>        |
| Slew-rate control               |                               | ~                           | <ul> <li></li> </ul>        |
| MultiVolt interface (2)         | $\checkmark$                  | ~                           | $\checkmark$                |
| Programmable register           | $\checkmark$                  | ~                           | <ul> <li></li> </ul>        |
| Parallel expanders              | $\checkmark$                  | ~                           | <ul> <li></li> </ul>        |
| Shared expanders                | $\checkmark$                  | ~                           | $\checkmark$                |
| Power-saving mode               | $\checkmark$                  | <ul> <li></li> </ul>        | $\checkmark$                |
| Security bit                    | $\checkmark$                  | <ul> <li></li> </ul>        | $\checkmark$                |
| PCI-compliant devices available | $\checkmark$                  | <ul> <li></li> </ul>        | <ul> <li></li> </ul>        |

Notes:

(1) Available only in EPM7128S, EPM7160S, EPM7192S, and EPM7256S devices only.

(2) The MultiVolt I/O interface is not available in 44-pin packages.

MAX 7000 devices contain from 32 to 256 macrocells that are combined into groups of 16 macrocells, called logic array blocks (LABs). Each macrocell has a programmable-AND/fixed-OR array and a configurable register with independently programmable clock, clock enable, clear, and preset functions. To build complex logic functions, each macrocell can be supplemented with both shareable expander product terms and highspeed parallel expander product terms to provide up to 32 product terms per macrocell.

The MAX 7000 family provides programmable speed/power optimization. Speed-critical portions of a design can run at high speed/full power, while the remaining portions run at reduced speed/low power. This speed/power optimization feature enables the designer to configure one or more macrocells to operate at 50% or lower power while adding only a nominal timing delay. MAX 7000E and MAX 7000S devices also provide an option that reduces the slew rate of the output buffers, minimizing noise transients when non-speed-critical signals are switching. The output drivers of all MAX 7000 devices (except 44-pin devices) can be set for either 3.3-V or 5.0-V operation, allowing MAX 7000 devices to be used in mixed-voltage systems.

The MAX 7000 family is supported by Altera development systems, which are integrated packages that offer schematic, text—including VHDL, Verilog HDL, and the Altera Hardware Description Language (AHDL)— and waveform design entry, compilation and logic synthesis, simulation and timing analysis, and device programming. The software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX-workstation-based EDA tools. The software runs on Windows-based PCs, as well as Sun SPARCstation, and HP 9000 Series 700/800 workstations.

-

For more information on development tools, see the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet.

# Functional Description

The MAX 7000 architecture includes the following elements:

- Logic array blocks
- Macrocells
- Expander product terms (shareable and parallel)
- Programmable interconnect array
- I/O control blocks

The MAX 7000 architecture includes four dedicated inputs that can be used as general-purpose inputs or as high-speed, global control signals (clock, clear, and two output enable signals) for each macrocell and I/O pin. Figure 1 shows the architecture of EPM7032, EPM7064, and EPM7096 devices.



Figure 1. EPM7032, EPM7064 & EPM7096 Device Block Diagram

Figure 2 shows the architecture of MAX 7000E and MAX 7000S devices.



Figure 2. MAX 7000E & MAX 7000S Device Block Diagram

### **Logic Array Blocks**

The MAX 7000 device architecture is based on the linking of highperformance, flexible, logic array modules called logic array blocks (LABs). LABs consist of 16-macrocell arrays, as shown in Figures 1 and 2. Multiple LABs are linked together via the programmable interconnect array (PIA), a global bus that is fed by all dedicated inputs, I/O pins, and macrocells. Each LAB is fed by the following signals:

- **3**6 signals from the PIA that are used for general logic inputs
- Global controls that are used for secondary register functions
- Direct input paths from I/O pins to the registers that are used for fast setup times for MAX 7000E and MAX 7000S devices

### Macrocells

The MAX 7000 macrocell can be individually configured for either sequential or combinatorial logic operation. The macrocell consists of three functional blocks: the logic array, the product-term select matrix, and the programmable register. The macrocell of EPM7032, EPM7064, and EPM7096 devices is shown in Figure 3.

Figure 3. EPM7032, EPM7064 & EPM7096 Device Macrocell



Each programmable register can be clocked in three different modes:

- By a global clock signal. This mode achieves the fastest clock-tooutput performance.
- By a global clock signal and enabled by an active-high clock enable. This mode provides an enable on each flipflop while still achieving the fast clock-to-output performance of the global clock.
- By an array clock implemented with a product term. In this mode, the flipflop can be clocked by signals from buried macrocells or I/O pins.

In EPM7032, EPM7064, and EPM7096 devices, the global clock signal is available from a dedicated clock pin, GCLK1, as shown in Figure 1. In MAX 7000E and MAX 7000S devices, two global clock signals are available. As shown in Figure 2, these global clock signals can be the true or the complement of either of the global clock pins, GCLK1 or GCLK2.

Each register also supports asynchronous preset and clear functions. As shown in Figures 3 and 4, the product-term select matrix allocates product terms to control these operations. Although the product-term-driven preset and clear of the register are active high, active-low control can be obtained by inverting the signal within the logic array. In addition, each register clear function can be individually driven by the active-low dedicated global clear pin (GCLRn). Upon power-up, each register in the device will be set to a low state.

All MAX 7000E and MAX 7000S I/O pins have a fast input path to a macrocell register. This dedicated path allows a signal to bypass the PIA and combinatorial logic and be driven to an input D flipflop with an extremely fast (2.5 ns) input setup time.

### **Expander Product Terms**

Although most logic functions can be implemented with the five product terms available in each macrocell, the more complex logic functions require additional product terms. Another macrocell can be used to supply the required logic resources; however, the MAX 7000 architecture also allows both shareable and parallel expander product terms ("expanders") that provide additional product terms directly to any macrocell in the same LAB. These expanders help ensure that logic is synthesized with the fewest possible logic resources to obtain the fastest possible speed.

# Programmable Speed/Power Control

MAX 7000 devices offer a power-saving mode that supports low-power operation across user-defined signal paths or the entire device. This feature allows total power dissipation to be reduced by 50% or more, because most logic applications require only a small fraction of all gates to operate at maximum frequency.

The designer can program each individual macrocell in a MAX 7000 device for either high-speed (i.e., with the Turbo Bit<sup>TM</sup> option turned on) or low-power (i.e., with the Turbo Bit option turned off) operation. As a result, speed-critical paths in the design can run at high speed, while the remaining paths can operate at reduced power. Macrocells that run at low power incur a nominal timing delay adder ( $t_{LPA}$ ) for the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ , and  $t_{SEXP}$ ,  $\mathbf{t}_{ACL}$ , and  $\mathbf{t}_{CPPW}$  parameters.

Output Configuration

MAX 7000 device outputs can be programmed to meet a variety of system-level requirements.

## MultiVolt I/O Interface

MAX 7000 devices—except 44-pin devices—support the MultiVolt I/O interface feature, which allows MAX 7000 devices to interface with systems that have differing supply voltages. The 5.0-V devices in all packages can be set for 3.3-V or 5.0-V I/O pin operation. These devices have one set of VCC pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO).

The VCCINT pins must always be connected to a 5.0-V power supply. With a 5.0-V V<sub>CCINT</sub> level, input voltage thresholds are at TTL levels, and are therefore compatible with both 3.3-V and 5.0-V inputs.

The VCCIO pins can be connected to either a 3.3-V or a 5.0-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 5.0-V supply, the output levels are compatible with 5.0-V systems. When V<sub>CCIO</sub> is connected to a 3.3-V supply, the output high is 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with V<sub>CCIO</sub> levels lower than 4.75 V incur a nominally greater timing delay of  $t_{OD2}$  instead of  $t_{OD1}$ .

## Open-Drain Output Option (MAX 7000S Devices Only)

MAX 7000S devices provide an optional open-drain (functionally equivalent to open-collector) output for each I/O pin. This open-drain output enables the device to provide system-level control signals (e.g., interrupt and write enable signals) that can be asserted by any of several devices. It can also provide an additional wired-OR plane.

The instruction register length of MAX 7000S devices is 10 bits. Tables 10 and 11 show the boundary-scan register length and device IDCODE information for MAX 7000S devices.

| Table 10. MAX 7000S Boundary-Sca | n Register Length             |
|----------------------------------|-------------------------------|
| Device                           | Boundary-Scan Register Length |
| EPM7032S                         | 1 (1)                         |
| EPM7064S                         | 1 (1)                         |
| EPM7128S                         | 288                           |
| EPM7160S                         | 312                           |
| EPM7192S                         | 360                           |
| EPM7256S                         | 480                           |

Note:

 This device does not support JTAG boundary-scan testing. Selecting either the EXTEST or SAMPLE/PRELOAD instruction will select the one-bit bypass register.

| Table 11. 32-Bit MAX 7000 Device IDCODE       Note (1) |                     |                       |                                      |                         |  |  |  |  |  |  |  |  |
|--------------------------------------------------------|---------------------|-----------------------|--------------------------------------|-------------------------|--|--|--|--|--|--|--|--|
| Device                                                 |                     | IDCODE (32 B          | lits)                                |                         |  |  |  |  |  |  |  |  |
|                                                        | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer's<br>Identity (11 Bits) | <b>1 (1 Bit)</b><br>(2) |  |  |  |  |  |  |  |  |
| EPM7032S                                               | 0000                | 0111 0000 0011 0010   | 00001101110                          | 1                       |  |  |  |  |  |  |  |  |
| EPM7064S                                               | 0000                | 0111 0000 0110 0100   | 00001101110                          | 1                       |  |  |  |  |  |  |  |  |
| EPM7128S                                               | 0000                | 0111 0001 0010 1000   | 00001101110                          | 1                       |  |  |  |  |  |  |  |  |
| EPM7160S                                               | 0000                | 0111 0001 0110 0000   | 00001101110                          | 1                       |  |  |  |  |  |  |  |  |
| EPM7192S                                               | 0000                | 0111 0001 1001 0010   | 00001101110                          | 1                       |  |  |  |  |  |  |  |  |
| EPM7256S                                               | 0000                | 0111 0010 0101 0110   | 00001101110                          | 1                       |  |  |  |  |  |  |  |  |

Notes:

(1) The most significant bit (MSB) is on the left.

(2) The least significant bit (LSB) for all JTAG IDCODEs is 1.

devices.

Figure 9 shows the timing requirements for the JTAG signals.



Table 12 shows the JTAG timing parameters and values for MAX 7000S

| Table 1           | Table 12. JTAG Timing Parameters & Values for MAX 7000S Devices |     |     |      |  |  |  |  |  |  |  |  |
|-------------------|-----------------------------------------------------------------|-----|-----|------|--|--|--|--|--|--|--|--|
| Symbol            | Parameter                                                       | Min | Max | Unit |  |  |  |  |  |  |  |  |
| t <sub>JCP</sub>  | TCK clock period                                                | 100 |     | ns   |  |  |  |  |  |  |  |  |
| t <sub>JCH</sub>  | TCK clock high time                                             | 50  |     | ns   |  |  |  |  |  |  |  |  |
| t <sub>JCL</sub>  | TCK clock low time                                              | 50  |     | ns   |  |  |  |  |  |  |  |  |
| t <sub>JPSU</sub> | JTAG port setup time                                            | 20  |     | ns   |  |  |  |  |  |  |  |  |
| t <sub>JPH</sub>  | JTAG port hold time                                             | 45  |     | ns   |  |  |  |  |  |  |  |  |
| t <sub>JPCO</sub> | JTAG port clock to output                                       |     | 25  | ns   |  |  |  |  |  |  |  |  |
| t <sub>JPZX</sub> | JTAG port high impedance to valid output                        |     | 25  | ns   |  |  |  |  |  |  |  |  |
| t <sub>JPXZ</sub> | JTAG port valid output to high impedance                        |     | 25  | ns   |  |  |  |  |  |  |  |  |
| t <sub>JSSU</sub> | Capture register setup time                                     | 20  |     | ns   |  |  |  |  |  |  |  |  |
| t <sub>JSH</sub>  | Capture register hold time                                      | 45  |     | ns   |  |  |  |  |  |  |  |  |
| t <sub>JSCO</sub> | Update register clock to output                                 |     | 25  | ns   |  |  |  |  |  |  |  |  |
| t <sub>JSZX</sub> | Update register high impedance to valid output                  |     | 25  | ns   |  |  |  |  |  |  |  |  |
| t <sub>JSXZ</sub> | Update register valid output to high impedance                  |     | 25  | ns   |  |  |  |  |  |  |  |  |



For more information, see *Application Note* 39 (IEEE 1149.1 (JTAG) *Boundary-Scan Testing in Altera Devices*).

#### Figure 13. Switching Waveforms



Tables 19 through 26 show the MAX 7000 and MAX 7000E AC  $\,$ operating conditions.

| Table 19          | . MAX 7000 & MAX 7000E Extern              | al Timing Para | meters         | Note (1) |         |         |      |
|-------------------|--------------------------------------------|----------------|----------------|----------|---------|---------|------|
| Symbol            | Parameter                                  | Conditions     | -6 Speed Grade |          | -7 Spee | d Grade | Unit |
|                   |                                            |                | Min            | Max      | Min     | Max     |      |
| t <sub>PD1</sub>  | Input to non-registered output             | C1 = 35 pF     |                | 6.0      |         | 7.5     | ns   |
| t <sub>PD2</sub>  | I/O input to non-registered output         | C1 = 35 pF     |                | 6.0      |         | 7.5     | ns   |
| t <sub>SU</sub>   | Global clock setup time                    |                | 5.0            |          | 6.0     |         | ns   |
| t <sub>H</sub>    | Global clock hold time                     |                | 0.0            |          | 0.0     |         | ns   |
| t <sub>FSU</sub>  | Global clock setup time of fast input      | (2)            | 2.5            |          | 3.0     |         | ns   |
| t <sub>FH</sub>   | Global clock hold time of fast input       | (2)            | 0.5            |          | 0.5     |         | ns   |
| t <sub>CO1</sub>  | Global clock to output delay               | C1 = 35 pF     |                | 4.0      |         | 4.5     | ns   |
| t <sub>CH</sub>   | Global clock high time                     |                | 2.5            |          | 3.0     |         | ns   |
| t <sub>CL</sub>   | Global clock low time                      |                | 2.5            |          | 3.0     |         | ns   |
| t <sub>ASU</sub>  | Array clock setup time                     |                | 2.5            |          | 3.0     |         | ns   |
| t <sub>AH</sub>   | Array clock hold time                      |                | 2.0            |          | 2.0     |         | ns   |
| t <sub>ACO1</sub> | Array clock to output delay                | C1 = 35 pF     |                | 6.5      |         | 7.5     | ns   |
| t <sub>ACH</sub>  | Array clock high time                      |                | 3.0            |          | 3.0     |         | ns   |
| t <sub>ACL</sub>  | Array clock low time                       |                | 3.0            |          | 3.0     |         | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset   | (3)            | 3.0            |          | 3.0     |         | ns   |
| t <sub>ODH</sub>  | Output data hold time after clock          | C1 = 35 pF (4) | 1.0            |          | 1.0     |         | ns   |
| t <sub>CNT</sub>  | Minimum global clock period                |                |                | 6.6      |         | 8.0     | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock<br>frequency | (5)            | 151.5          |          | 125.0   |         | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period                 |                |                | 6.6      |         | 8.0     | ns   |
| f <sub>ACNT</sub> | Maximum internal array clock<br>frequency  | (5)            | 151.5          |          | 125.0   |         | MHz  |
| f <sub>MAX</sub>  | Maximum clock frequency                    | (6)            | 200            |          | 166.7   |         | MHz  |

Γ

| Symbol            | Parameter                                                                                 | Conditions                     |         | Speed      | Grade  |                       | Unit |
|-------------------|-------------------------------------------------------------------------------------------|--------------------------------|---------|------------|--------|-----------------------|------|
| e ye              |                                                                                           |                                | MAX 700 | 00E (-10P) | MAX 70 | 00 (-10)<br>00E (-10) |      |
|                   |                                                                                           |                                | Min     | Max        | Min    | Max                   |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                |                                |         | 0.5        |        | 1.0                   | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                            |                                |         | 0.5        |        | 1.0                   | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                          | (2)                            |         | 1.0        |        | 1.0                   | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                     |                                |         | 5.0        |        | 5.0                   | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                                   |                                |         | 0.8        |        | 0.8                   | ns   |
| t <sub>LAD</sub>  | Logic array delay                                                                         |                                |         | 5.0        |        | 5.0                   | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                                 |                                |         | 5.0        |        | 5.0                   | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                              | (2)                            |         | 2.0        |        | 2.0                   | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>$V_{CCIO} = 5.0 V$                 | C1 = 35 pF                     |         | 1.5        |        | 2.0                   | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V          | C1 = 35 pF (7)                 |         | 2.0        |        | 2.5                   | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V  | C1 = 35 pF <i>(</i> 2 <i>)</i> |         | 5.5        |        | 6.0                   | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>$V_{CCIO} = 5.0 V$                  | C1 = 35 pF                     |         | 5.0        |        | 5.0                   | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>$V_{CCIO} = 3.3 V$                  | C1 = 35 pF (7)                 |         | 5.5        |        | 5.5                   | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>Slow slew rate = on<br>$V_{CCIO} = 5.0 V \text{ or } 3.3 V$ | C1 = 35 pF <i>(</i> 2 <i>)</i> |         | 9.0        |        | 9.0                   | ns   |
| t <sub>XZ</sub>   | Output buffer disable delay                                                               | C1 = 5 pF                      |         | 5.0        |        | 5.0                   | ns   |
| t <sub>SU</sub>   | Register setup time                                                                       |                                | 2.0     |            | 3.0    |                       | ns   |
| t <sub>H</sub>    | Register hold time                                                                        |                                | 3.0     |            | 3.0    |                       | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                         | (2)                            | 3.0     |            | 3.0    |                       | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                                          | (2)                            | 0.5     |            | 0.5    |                       | ns   |
| t <sub>RD</sub>   | Register delay                                                                            |                                |         | 2.0        |        | 1.0                   | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                       |                                |         | 2.0        |        | 1.0                   | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                         |                                |         | 5.0        |        | 5.0                   | ns   |
| t <sub>EN</sub>   | Register enable time                                                                      |                                |         | 5.0        |        | 5.0                   | ns   |
| t <sub>GLOB</sub> | Global control delay                                                                      |                                |         | 1.0        |        | 1.0                   | ns   |
| t <sub>PRE</sub>  | Register preset time                                                                      |                                |         | 3.0        |        | 3.0                   | ns   |
| t <sub>CLR</sub>  | Register clear time                                                                       |                                |         | 3.0        |        | 3.0                   | ns   |
| t <sub>PIA</sub>  | PIA delay                                                                                 |                                |         | 1.0        |        | 1.0                   | ns   |
| t <sub>LPA</sub>  | Low-power adder                                                                           | (8)                            |         | 11.0       |        | 11.0                  | ns   |

| Symbol            | Parameter                                                                                  | Conditions     | Speed Grade |      |     |      |     |      |    |  |
|-------------------|--------------------------------------------------------------------------------------------|----------------|-------------|------|-----|------|-----|------|----|--|
|                   |                                                                                            |                | -           | 15   | -1  | 5T   | -1  | 20   |    |  |
|                   |                                                                                            |                | Min         | Max  | Min | Max  | Min | Max  |    |  |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                 |                |             | 2.0  |     | 2.0  |     | 3.0  | ns |  |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                             |                |             | 2.0  |     | 2.0  |     | 3.0  | ns |  |
| t <sub>FIN</sub>  | Fast input delay                                                                           | (2)            |             | 2.0  |     | -    |     | 4.0  | ns |  |
| t <sub>SEXP</sub> | Shared expander delay                                                                      |                |             | 8.0  |     | 10.0 |     | 9.0  | ns |  |
| t <sub>PEXP</sub> | Parallel expander delay                                                                    |                |             | 1.0  |     | 1.0  |     | 2.0  | ns |  |
| t <sub>LAD</sub>  | Logic array delay                                                                          |                |             | 6.0  |     | 6.0  |     | 8.0  | ns |  |
| t <sub>LAC</sub>  | Logic control array delay                                                                  |                |             | 6.0  |     | 6.0  |     | 8.0  | ns |  |
| t <sub>IOE</sub>  | Internal output enable delay                                                               | (2)            |             | 3.0  |     | -    |     | 4.0  | ns |  |
| t <sub>OD1</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V           | C1 = 35 pF     |             | 4.0  |     | 4.0  |     | 5.0  | ns |  |
| t <sub>OD2</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>$V_{CCIO} = 3.3 V$                  | C1 = 35 pF (7) |             | 5.0  |     | -    |     | 6.0  | ns |  |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>Slow slew rate = on<br>$V_{CCIO} = 5.0 V \text{ or } 3.3 V$ | C1 = 35 pF (2) |             | 8.0  |     | -    |     | 9.0  | ns |  |
| t <sub>ZX1</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>$V_{CCIO} = 5.0 V$                   | C1 = 35 pF     |             | 6.0  |     | 6.0  |     | 10.0 | ns |  |
| t <sub>ZX2</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>$V_{CCIO} = 3.3 V$                   | C1 = 35 pF (7) |             | 7.0  |     | -    |     | 11.0 | ns |  |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>Slow slew rate = on<br>$V_{CCIO} = 5.0 V \text{ or } 3.3 V$  | C1 = 35 pF (2) |             | 10.0 |     | -    |     | 14.0 | ns |  |
| t <sub>XZ</sub>   | Output buffer disable delay                                                                | C1 = 5 pF      |             | 6.0  |     | 6.0  |     | 10.0 | ns |  |
| t <sub>SU</sub>   | Register setup time                                                                        |                | 4.0         |      | 4.0 |      | 4.0 |      | ns |  |
| t <sub>H</sub>    | Register hold time                                                                         |                | 4.0         |      | 4.0 |      | 5.0 |      | ns |  |
| t <sub>FSU</sub>  | Register setup time of fast input                                                          | (2)            | 2.0         |      | -   |      | 4.0 |      | ns |  |
| t <sub>FH</sub>   | Register hold time of fast input                                                           | (2)            | 2.0         |      | -   |      | 3.0 |      | ns |  |
| t <sub>RD</sub>   | Register delay                                                                             |                |             | 1.0  |     | 1.0  |     | 1.0  | ns |  |
| t <sub>COMB</sub> | Combinatorial delay                                                                        |                |             | 1.0  |     | 1.0  |     | 1.0  | ns |  |
| t <sub>IC</sub>   | Array clock delay                                                                          |                |             | 6.0  |     | 6.0  |     | 8.0  | ns |  |
| t <sub>EN</sub>   | Register enable time                                                                       |                |             | 6.0  |     | 6.0  |     | 8.0  | ns |  |
| t <sub>GLOB</sub> | Global control delay                                                                       |                |             | 1.0  |     | 1.0  |     | 3.0  | ns |  |
| t <sub>PRE</sub>  | Register preset time                                                                       |                |             | 4.0  |     | 4.0  |     | 4.0  | ns |  |
| t <sub>CLR</sub>  | Register clear time                                                                        |                |             | 4.0  |     | 4.0  |     | 4.0  | ns |  |
| t <sub>PIA</sub>  | PIA delay                                                                                  |                |             | 2.0  |     | 2.0  |     | 3.0  | ns |  |
| t <sub>LPA</sub>  | Low-power adder                                                                            | (8)            |             | 13.0 |     | 15.0 |     | 15.0 | ns |  |

| Table 27. EPM7032S External Timing Parameters (Part 2 of 2)       Note (1) |                                        |            |       |       |       |       |       |     |       |     |      |
|----------------------------------------------------------------------------|----------------------------------------|------------|-------|-------|-------|-------|-------|-----|-------|-----|------|
| Symbol                                                                     | Parameter                              | Conditions |       |       |       | Speed | Grade |     |       |     | Unit |
|                                                                            |                                        |            | -     | -5 -6 |       |       | -     | -7  |       | -10 |      |
|                                                                            |                                        |            | Min   | Max   | Min   | Max   | Min   | Max | Min   | Max |      |
| f <sub>ACNT</sub>                                                          | Maximum internal array clock frequency | (4)        | 175.4 |       | 142.9 |       | 116.3 |     | 100.0 |     | MHz  |
| f <sub>MAX</sub>                                                           | Maximum clock frequency                | (5)        | 250.0 |       | 200.0 |       | 166.7 |     | 125.0 |     | MHz  |

| Symbol            | Parameter                         | Conditions     | Speed Grade |     |     |     |     |     |     |     |    |
|-------------------|-----------------------------------|----------------|-------------|-----|-----|-----|-----|-----|-----|-----|----|
|                   |                                   |                | -           | -5  |     | -6  |     | -7  |     | -10 |    |
|                   |                                   |                | Min         | Max | Min | Max | Min | Max | Min | Max |    |
| t <sub>IN</sub>   | Input pad and buffer delay        |                |             | 0.2 |     | 0.2 |     | 0.3 |     | 0.5 | ns |
| t <sub>IO</sub>   | I/O input pad and buffer delay    |                |             | 0.2 |     | 0.2 |     | 0.3 |     | 0.5 | ns |
| t <sub>FIN</sub>  | Fast input delay                  |                |             | 2.2 |     | 2.1 |     | 2.5 |     | 1.0 | ns |
| t <sub>SEXP</sub> | Shared expander delay             |                |             | 3.1 |     | 3.8 |     | 4.6 |     | 5.0 | ns |
| t <sub>PEXP</sub> | Parallel expander delay           |                |             | 0.9 |     | 1.1 |     | 1.4 |     | 0.8 | ns |
| t <sub>LAD</sub>  | Logic array delay                 |                |             | 2.6 |     | 3.3 |     | 4.0 |     | 5.0 | ns |
| t <sub>LAC</sub>  | Logic control array delay         |                |             | 2.5 |     | 3.3 |     | 4.0 |     | 5.0 | ns |
| t <sub>IOE</sub>  | Internal output enable delay      |                |             | 0.7 |     | 0.8 |     | 1.0 |     | 2.0 | ns |
| t <sub>OD1</sub>  | Output buffer and pad delay       | C1 = 35 pF     |             | 0.2 |     | 0.3 |     | 0.4 |     | 1.5 | ns |
| t <sub>OD2</sub>  | Output buffer and pad delay       | C1 = 35 pF (6) |             | 0.7 |     | 0.8 |     | 0.9 |     | 2.0 | ns |
| t <sub>OD3</sub>  | Output buffer and pad delay       | C1 = 35 pF     |             | 5.2 |     | 5.3 |     | 5.4 |     | 5.5 | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay        | C1 = 35 pF     |             | 4.0 |     | 4.0 |     | 4.0 |     | 5.0 | ns |
| t <sub>ZX2</sub>  | Output buffer enable delay        | C1 = 35 pF (6) |             | 4.5 |     | 4.5 |     | 4.5 |     | 5.5 | ns |
| t <sub>ZX3</sub>  | Output buffer enable delay        | C1 = 35 pF     |             | 9.0 |     | 9.0 |     | 9.0 |     | 9.0 | ns |
| t <sub>XZ</sub>   | Output buffer disable delay       | C1 = 5 pF      |             | 4.0 |     | 4.0 |     | 4.0 |     | 5.0 | ns |
| t <sub>SU</sub>   | Register setup time               |                | 0.8         |     | 1.0 |     | 1.3 |     | 2.0 |     | ns |
| t <sub>H</sub>    | Register hold time                |                | 1.7         |     | 2.0 |     | 2.5 |     | 3.0 |     | ns |
| t <sub>FSU</sub>  | Register setup time of fast input |                | 1.9         |     | 1.8 |     | 1.7 |     | 3.0 |     | ns |
| t <sub>FH</sub>   | Register hold time of fast input  |                | 0.6         |     | 0.7 |     | 0.8 |     | 0.5 |     | ns |
| t <sub>RD</sub>   | Register delay                    |                |             | 1.2 |     | 1.6 |     | 1.9 |     | 2.0 | ns |
| t <sub>COMB</sub> | Combinatorial delay               |                |             | 0.9 |     | 1.1 |     | 1.4 |     | 2.0 | ns |
| t <sub>IC</sub>   | Array clock delay                 |                |             | 2.7 |     | 3.4 |     | 4.2 |     | 5.0 | ns |
| t <sub>EN</sub>   | Register enable time              |                |             | 2.6 |     | 3.3 |     | 4.0 |     | 5.0 | ns |
| t <sub>GLOB</sub> | Global control delay              |                |             | 1.6 |     | 1.4 |     | 1.7 |     | 1.0 | ns |
| t <sub>PRE</sub>  | Register preset time              |                |             | 2.0 |     | 2.4 |     | 3.0 |     | 3.0 | ns |
| t <sub>CLR</sub>  | Register clear time               |                |             | 2.0 |     | 2.4 |     | 3.0 |     | 3.0 | ns |

| Table 28. EPM7032S Internal Timing Parameters     Note (1) |                 |            |     |       |     |       |       |      |     |      |      |
|------------------------------------------------------------|-----------------|------------|-----|-------|-----|-------|-------|------|-----|------|------|
| Symbol                                                     | Parameter       | Conditions |     |       |     | Speed | Grade |      |     |      | Unit |
|                                                            |                 |            | -   | -5 -6 |     |       | -     | -7   |     | -10  |      |
|                                                            |                 |            | Min | Max   | Min | Max   | Min   | Max  | Min | Max  |      |
| t <sub>PIA</sub>                                           | PIA delay       | (7)        |     | 1.1   |     | 1.1   |       | 1.4  |     | 1.0  | ns   |
| t <sub>LPA</sub>                                           | Low-power adder | (8)        |     | 12.0  |     | 10.0  |       | 10.0 |     | 11.0 | ns   |

#### Notes to tables:

- (1) These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path.
- (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (5) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- (6) Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use.
- (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (8) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $t_{ACL}$ , and  $t_{CPPW}$  parameters for macrocells running in the low-power mode.

### Tables 29 and 30 show the EPM7064S AC operating conditions.

| Table 29. EPM7064S External Timing Parameters (Part 1 of 2)       Note (1) |                                          |            |             |     |     |     |     |     |     |      |    |  |
|----------------------------------------------------------------------------|------------------------------------------|------------|-------------|-----|-----|-----|-----|-----|-----|------|----|--|
| Symbol                                                                     | Parameter                                | Conditions | Speed Grade |     |     |     |     |     |     |      |    |  |
|                                                                            |                                          |            | -           | 5   | -   | 6   | -   | 7   | -1  | 0    |    |  |
|                                                                            |                                          |            | Min         | Max | Min | Max | Min | Max | Min | Max  |    |  |
| t <sub>PD1</sub>                                                           | Input to non-registered output           | C1 = 35 pF |             | 5.0 |     | 6.0 |     | 7.5 |     | 10.0 | ns |  |
| t <sub>PD2</sub>                                                           | I/O input to non-registered<br>output    | C1 = 35 pF |             | 5.0 |     | 6.0 |     | 7.5 |     | 10.0 | ns |  |
| t <sub>SU</sub>                                                            | Global clock setup time                  |            | 2.9         |     | 3.6 |     | 6.0 |     | 7.0 |      | ns |  |
| t <sub>H</sub>                                                             | Global clock hold time                   |            | 0.0         |     | 0.0 |     | 0.0 |     | 0.0 |      | ns |  |
| t <sub>FSU</sub>                                                           | Global clock setup time of fast<br>input |            | 2.5         |     | 2.5 |     | 3.0 |     | 3.0 |      | ns |  |
| t <sub>FH</sub>                                                            | Global clock hold time of fast<br>input  |            | 0.0         |     | 0.0 |     | 0.5 |     | 0.5 |      | ns |  |
| t <sub>CO1</sub>                                                           | Global clock to output delay             | C1 = 35 pF |             | 3.2 |     | 4.0 |     | 4.5 |     | 5.0  | ns |  |
| t <sub>CH</sub>                                                            | Global clock high time                   |            | 2.0         |     | 2.5 |     | 3.0 |     | 4.0 |      | ns |  |
| t <sub>CL</sub>                                                            | Global clock low time                    |            | 2.0         |     | 2.5 |     | 3.0 |     | 4.0 |      | ns |  |
| t <sub>ASU</sub>                                                           | Array clock setup time                   |            | 0.7         |     | 0.9 |     | 3.0 |     | 2.0 |      | ns |  |
| t <sub>AH</sub>                                                            | Array clock hold time                    |            | 1.8         |     | 2.1 |     | 2.0 |     | 3.0 |      | ns |  |

| Table 35. EPM7192S External Timing Parameters (Part 2 of 2)       Note (1) |                                          |                |       |             |       |      |       |      |     |  |
|----------------------------------------------------------------------------|------------------------------------------|----------------|-------|-------------|-------|------|-------|------|-----|--|
| Symbol                                                                     | Parameter                                | Conditions     |       | Speed Grade |       |      |       |      |     |  |
|                                                                            |                                          |                | -7    |             | -10   |      | -15   |      |     |  |
|                                                                            |                                          |                | Min   | Max         | Min   | Max  | Min   | Max  |     |  |
| t <sub>AH</sub>                                                            | Array clock hold time                    |                | 1.8   |             | 3.0   |      | 4.0   |      | ns  |  |
| t <sub>ACO1</sub>                                                          | Array clock to output delay              | C1 = 35 pF     |       | 7.8         |       | 10.0 |       | 15.0 | ns  |  |
| t <sub>ACH</sub>                                                           | Array clock high time                    |                | 3.0   |             | 4.0   |      | 6.0   |      | ns  |  |
| t <sub>ACL</sub>                                                           | Array clock low time                     |                | 3.0   |             | 4.0   |      | 6.0   |      | ns  |  |
| t <sub>CPPW</sub>                                                          | Minimum pulse width for clear and preset | (2)            | 3.0   |             | 4.0   |      | 6.0   |      | ns  |  |
| t <sub>ODH</sub>                                                           | Output data hold time after clock        | C1 = 35 pF (3) | 1.0   |             | 1.0   |      | 1.0   |      | ns  |  |
| t <sub>CNT</sub>                                                           | Minimum global clock period              |                |       | 8.0         |       | 10.0 |       | 13.0 | ns  |  |
| f <sub>CNT</sub>                                                           | Maximum internal global clock frequency  | (4)            | 125.0 |             | 100.0 |      | 76.9  |      | MHz |  |
| t <sub>ACNT</sub>                                                          | Minimum array clock period               |                |       | 8.0         |       | 10.0 |       | 13.0 | ns  |  |
| f <sub>ACNT</sub>                                                          | Maximum internal array clock frequency   | (4)            | 125.0 |             | 100.0 |      | 76.9  |      | MHz |  |
| f <sub>MAX</sub>                                                           | Maximum clock frequency                  | (5)            | 166.7 |             | 125.0 |      | 100.0 |      | MHz |  |

\_\_\_\_\_

| Symbol            | Parameter                      | Conditions     | Speed Grade |     |     |     |     |      |    |
|-------------------|--------------------------------|----------------|-------------|-----|-----|-----|-----|------|----|
|                   |                                |                | -7          |     | -10 |     | -15 |      |    |
|                   |                                |                | Min         | Max | Min | Max | Min | Max  | 1  |
| t <sub>IN</sub>   | Input pad and buffer delay     |                |             | 0.3 |     | 0.5 |     | 2.0  | ns |
| t <sub>IO</sub>   | I/O input pad and buffer delay |                |             | 0.3 |     | 0.5 |     | 2.0  | ns |
| t <sub>FIN</sub>  | Fast input delay               |                |             | 3.2 |     | 1.0 |     | 2.0  | ns |
| t <sub>SEXP</sub> | Shared expander delay          |                |             | 4.2 |     | 5.0 |     | 8.0  | ns |
| t <sub>PEXP</sub> | Parallel expander delay        |                |             | 1.2 |     | 0.8 |     | 1.0  | ns |
| t <sub>LAD</sub>  | Logic array delay              |                |             | 3.1 |     | 5.0 |     | 6.0  | ns |
| t <sub>LAC</sub>  | Logic control array delay      |                |             | 3.1 |     | 5.0 |     | 6.0  | ns |
| t <sub>IOE</sub>  | Internal output enable delay   |                |             | 0.9 |     | 2.0 |     | 3.0  | ns |
| t <sub>OD1</sub>  | Output buffer and pad delay    | C1 = 35 pF     |             | 0.5 |     | 1.5 |     | 4.0  | ns |
| t <sub>OD2</sub>  | Output buffer and pad delay    | C1 = 35 pF (6) |             | 1.0 |     | 2.0 |     | 5.0  | ns |
| t <sub>OD3</sub>  | Output buffer and pad delay    | C1 = 35 pF     |             | 5.5 |     | 5.5 |     | 7.0  | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay     | C1 = 35 pF     |             | 4.0 |     | 5.0 |     | 6.0  | ns |
| t <sub>ZX2</sub>  | Output buffer enable delay     | C1 = 35 pF (6) |             | 4.5 |     | 5.5 |     | 7.0  | ns |
| t <sub>ZX3</sub>  | Output buffer enable delay     | C1 = 35 pF     |             | 9.0 |     | 9.0 |     | 10.0 | ns |
| t <sub>XZ</sub>   | Output buffer disable delay    | C1 = 5 pF      |             | 4.0 |     | 5.0 |     | 6.0  | ns |
| t <sub>SU</sub>   | Register setup time            |                | 1.1         |     | 2.0 |     | 4.0 |      | ns |

| Table 36. EPM7192S Internal Timing Parameters (Part 2 of 2)Note (1) |                                   |            |             |      |     |      |     |      |    |  |
|---------------------------------------------------------------------|-----------------------------------|------------|-------------|------|-----|------|-----|------|----|--|
| Symbol                                                              | Parameter                         | Conditions | Speed Grade |      |     |      |     |      |    |  |
|                                                                     |                                   |            | -7          |      | -10 |      | -15 |      | 1  |  |
|                                                                     |                                   |            | Min         | Max  | Min | Max  | Min | Max  |    |  |
| t <sub>H</sub>                                                      | Register hold time                |            | 1.7         |      | 3.0 |      | 4.0 |      | ns |  |
| t <sub>FSU</sub>                                                    | Register setup time of fast input |            | 2.3         |      | 3.0 |      | 2.0 |      | ns |  |
| t <sub>FH</sub>                                                     | Register hold time of fast input  |            | 0.7         |      | 0.5 |      | 1.0 |      | ns |  |
| t <sub>RD</sub>                                                     | Register delay                    |            |             | 1.4  |     | 2.0  |     | 1.0  | ns |  |
| t <sub>COMB</sub>                                                   | Combinatorial delay               |            |             | 1.2  |     | 2.0  |     | 1.0  | ns |  |
| t <sub>IC</sub>                                                     | Array clock delay                 |            |             | 3.2  |     | 5.0  |     | 6.0  | ns |  |
| t <sub>EN</sub>                                                     | Register enable time              |            |             | 3.1  |     | 5.0  |     | 6.0  | ns |  |
| t <sub>GLOB</sub>                                                   | Global control delay              |            |             | 2.5  |     | 1.0  |     | 1.0  | ns |  |
| t <sub>PRE</sub>                                                    | Register preset time              |            |             | 2.7  |     | 3.0  |     | 4.0  | ns |  |
| t <sub>CLR</sub>                                                    | Register clear time               |            |             | 2.7  |     | 3.0  |     | 4.0  | ns |  |
| t <sub>PIA</sub>                                                    | PIA delay                         | (7)        |             | 2.4  |     | 1.0  |     | 2.0  | ns |  |
| t <sub>LPA</sub>                                                    | Low-power adder                   | (8)        |             | 10.0 |     | 11.0 |     | 13.0 | ns |  |

#### Notes to tables:

- (1) These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path.
- (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (5) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- (6) Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use.
- (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (8) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $t_{ACL}$ , and  $t_{CPPW}$  parameters for macrocells running in the low-power mode.



Figure 14. I<sub>CC</sub> vs. Frequency for MAX 7000 Devices (Part 2 of 2)

Figure 15 shows typical supply current versus frequency for MAX 7000S devices.



Figures 16 through 22 show the package pin-out diagrams for MAX 7000 devices.

### Figure 16. 44-Pin Package Pin-Out Diagram

Package outlines not drawn to scale.



Notes:

- (1) The pin functions shown in parenthesis are only available in MAX 7000E and MAX 7000S devices.
- (2) JTAG ports are available in MAX 7000S devices only.