# E·XFL

# Intel - EPM7256ERC208-15 Datasheet



Welcome to E-XFL.COM

# Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

**Applications of Embedded - CPLDs** 

# Details

| Product Status                  | Obsolete                                                    |
|---------------------------------|-------------------------------------------------------------|
| Programmable Type               | EE PLD                                                      |
| Delay Time tpd(1) Max           | 15 ns                                                       |
| Voltage Supply - Internal       | 4.75V ~ 5.25V                                               |
| Number of Logic Elements/Blocks | 16                                                          |
| Number of Macrocells            | 256                                                         |
| Number of Gates                 | 5000                                                        |
| Number of I/O                   | 164                                                         |
| Operating Temperature           | 0°C ~ 70°C (TA)                                             |
| Mounting Type                   | Surface Mount                                               |
| Package / Case                  | 208-BFQFP Exposed Pad                                       |
| Supplier Device Package         | 208-RQFP (28x28)                                            |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7256erc208-15 |
|                                 |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Each LAB is fed by the following signals:

- **3**6 signals from the PIA that are used for general logic inputs
- Global controls that are used for secondary register functions
- Direct input paths from I/O pins to the registers that are used for fast setup times for MAX 7000E and MAX 7000S devices

# Macrocells

The MAX 7000 macrocell can be individually configured for either sequential or combinatorial logic operation. The macrocell consists of three functional blocks: the logic array, the product-term select matrix, and the programmable register. The macrocell of EPM7032, EPM7064, and EPM7096 devices is shown in Figure 3.

Figure 3. EPM7032, EPM7064 & EPM7096 Device Macrocell



# Figure 8. I/O Control Block of MAX 7000 Devices

### EPM7032, EPM7064 & EPM7096 Devices







### Note:

(1) The open-drain output option is available only in MAX 7000S devices.

The programming times described in Tables 6 through 8 are associated

| Device   | Progra                  | mming                 | Stand-Alone Verification |                       |  |
|----------|-------------------------|-----------------------|--------------------------|-----------------------|--|
|          | t <sub>PPULSE</sub> (s) | Cycle <sub>PTCK</sub> | t <sub>VPULSE</sub> (s)  | Cycle <sub>VTCK</sub> |  |
| EPM7032S | 4.02                    | 342,000               | 0.03                     | 200,000               |  |
| EPM7064S | 4.50                    | 504,000               | 0.03                     | 308,000               |  |
| EPM7128S | 5.11                    | 832,000               | 0.03                     | 528,000               |  |
| EPM7160S | 5.35                    | 1,001,000             | 0.03                     | 640,000               |  |
| EPM7192S | 5.71                    | 1,192,000             | 0.03                     | 764,000               |  |
| EPM7256S | 6.43                    | 1,603,000             | 0.03                     | 1,024,000             |  |

with the worst-case method using the enhanced ISP algorithm.

Tables 7 and 8 show the in-system programming and stand alone verification times for several common test clock frequencies.

| Device   |        | f <sub>TCK</sub> |       |       |         |         |         |        |   |
|----------|--------|------------------|-------|-------|---------|---------|---------|--------|---|
|          | 10 MHz | 5 MHz            | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz | ] |
| EPM7032S | 4.06   | 4.09             | 4.19  | 4.36  | 4.71    | 5.73    | 7.44    | 10.86  | s |
| EPM7064S | 4.55   | 4.60             | 4.76  | 5.01  | 5.51    | 7.02    | 9.54    | 14.58  | S |
| EPM7128S | 5.19   | 5.27             | 5.52  | 5.94  | 6.77    | 9.27    | 13.43   | 21.75  | S |
| EPM7160S | 5.45   | 5.55             | 5.85  | 6.35  | 7.35    | 10.35   | 15.36   | 25.37  | S |
| EPM7192S | 5.83   | 5.95             | 6.30  | 6.90  | 8.09    | 11.67   | 17.63   | 29.55  | S |
| EPM7256S | 6.59   | 6.75             | 7.23  | 8.03  | 9.64    | 14.45   | 22.46   | 38.49  | S |

Table 8. MAX 7000S Stand-Alone Verification Times for Different Test Clock Frequencies

|          |        |                  |       |       |         |         |         | 1      |   |
|----------|--------|------------------|-------|-------|---------|---------|---------|--------|---|
| Device   |        | f <sub>TCK</sub> |       |       |         |         |         |        |   |
|          | 10 MHz | 5 MHz            | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz |   |
| EPM7032S | 0.05   | 0.07             | 0.13  | 0.23  | 0.43    | 1.03    | 2.03    | 4.03   | S |
| EPM7064S | 0.06   | 0.09             | 0.18  | 0.34  | 0.64    | 1.57    | 3.11    | 6.19   | S |
| EPM7128S | 0.08   | 0.14             | 0.29  | 0.56  | 1.09    | 2.67    | 5.31    | 10.59  | S |
| EPM7160S | 0.09   | 0.16             | 0.35  | 0.67  | 1.31    | 3.23    | 6.43    | 12.83  | S |
| EPM7192S | 0.11   | 0.18             | 0.41  | 0.79  | 1.56    | 3.85    | 7.67    | 15.31  | S |
| EPM7256S | 0.13   | 0.24             | 0.54  | 1.06  | 2.08    | 5.15    | 10.27   | 20.51  | S |

By using an external 5.0-V pull-up resistor, output pins on MAX 7000S devices can be set to meet 5.0-V CMOS input voltages. When  $V_{CCIO}$  is 3.3 V, setting the open drain option will turn off the output pull-up transistor, allowing the external pull-up resistor to pull the output high enough to meet 5.0-V CMOS input voltages. When  $V_{CCIO}$  is 5.0 V, setting the output drain option is not necessary because the pull-up transistor will already turn off when the pin exceeds approximately 3.8 V, allowing the external pull-up resistor to pull the output high enough to meet 5.0-V CMOS input voltages.

# **Slew-Rate Control**

The output buffer for each MAX 7000E and MAX 7000S I/O pin has an adjustable output slew rate that can be configured for low-noise or high-speed performance. A faster slew rate provides high-speed transitions for high-performance systems. However, these fast transitions may introduce noise transients into the system. A slow slew rate reduces system noise, but adds a nominal delay of 4 to 5 ns. In MAX 7000E devices, when the Turbo Bit is turned off, the slew rate is set for low noise performance. For MAX 7000S devices, each I/O pin has an individual EEPROM bit that controls the slew rate, allowing designers to specify the slew rate on a pin-by-pin basis.

MAX 7000 devices can be programmed on Windows-based PCs with the Altera Logic Programmer card, the Master Programming Unit (MPU), and the appropriate device adapter. The MPU performs a continuity check to ensure adequate electrical contact between the adapter and the device.

For more information, see the *Altera Programming Hardware Data Sheet*.

The Altera development system can use text- or waveform-format test vectors created with the Text Editor or Waveform Editor to test the programmed device. For added design verification, designers can perform functional testing to compare the functional behavior of a MAX 7000 device with the results of simulation. Moreover, Data I/O, BP Microsystems, and other programming hardware manufacturers also provide programming support for Altera devices.



For more information, see the Programming Hardware Manufacturers.

# Programming with External Hardware

The instruction register length of MAX 7000S devices is 10 bits. Tables 10 and 11 show the boundary-scan register length and device IDCODE information for MAX 7000S devices.

| Table 10. MAX 7000S Boundary-Scan Register Length |       |  |  |  |  |  |  |
|---------------------------------------------------|-------|--|--|--|--|--|--|
| Device Boundary-Scan Register Length              |       |  |  |  |  |  |  |
| EPM7032S                                          | 1 (1) |  |  |  |  |  |  |
| EPM7064S                                          | 1 (1) |  |  |  |  |  |  |
| EPM7128S                                          | 288   |  |  |  |  |  |  |
| EPM7160S                                          | 312   |  |  |  |  |  |  |
| EPM7192S                                          | 360   |  |  |  |  |  |  |
| EPM7256S                                          | 480   |  |  |  |  |  |  |

Note:

 This device does not support JTAG boundary-scan testing. Selecting either the EXTEST or SAMPLE/PRELOAD instruction will select the one-bit bypass register.

| Table 11. 32-Bit MAX 7000 Device IDCODE Note (1) |                     |                       |                                      |                         |  |  |  |  |  |
|--------------------------------------------------|---------------------|-----------------------|--------------------------------------|-------------------------|--|--|--|--|--|
| Device                                           |                     | IDCODE (32 Bits)      |                                      |                         |  |  |  |  |  |
|                                                  | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer's<br>Identity (11 Bits) | <b>1 (1 Bit)</b><br>(2) |  |  |  |  |  |
| EPM7032S                                         | 0000                | 0111 0000 0011 0010   | 00001101110                          | 1                       |  |  |  |  |  |
| EPM7064S                                         | 0000                | 0111 0000 0110 0100   | 00001101110                          | 1                       |  |  |  |  |  |
| EPM7128S                                         | 0000                | 0111 0001 0010 1000   | 00001101110                          | 1                       |  |  |  |  |  |
| EPM7160S                                         | 0000                | 0111 0001 0110 0000   | 00001101110                          | 1                       |  |  |  |  |  |
| EPM7192S                                         | 0000                | 0111 0001 1001 0010   | 00001101110                          | 1                       |  |  |  |  |  |
| EPM7256S                                         | 0000                | 0111 0010 0101 0110   | 00001101110                          | 1                       |  |  |  |  |  |

Notes:

(1) The most significant bit (MSB) is on the left.

(2) The least significant bit (LSB) for all JTAG IDCODEs is 1.

devices.

Figure 9 shows the timing requirements for the JTAG signals.



Table 12 shows the JTAG timing parameters and values for MAX 7000S

| Table 1           | Table 12. JTAG Timing Parameters & Values for MAX 7000S Devices |     |     |      |  |  |  |  |
|-------------------|-----------------------------------------------------------------|-----|-----|------|--|--|--|--|
| Symbol            | Parameter                                                       | Min | Мах | Unit |  |  |  |  |
| t <sub>JCP</sub>  | TCK clock period                                                | 100 |     | ns   |  |  |  |  |
| t <sub>JCH</sub>  | TCK clock high time                                             | 50  |     | ns   |  |  |  |  |
| t <sub>JCL</sub>  | TCK clock low time                                              | 50  |     | ns   |  |  |  |  |
| t <sub>JPSU</sub> | JTAG port setup time                                            | 20  |     | ns   |  |  |  |  |
| t <sub>JPH</sub>  | JTAG port hold time                                             | 45  |     | ns   |  |  |  |  |
| t <sub>JPCO</sub> | JTAG port clock to output                                       |     | 25  | ns   |  |  |  |  |
| t <sub>JPZX</sub> | JTAG port high impedance to valid output                        |     | 25  | ns   |  |  |  |  |
| t <sub>JPXZ</sub> | JTAG port valid output to high impedance                        |     | 25  | ns   |  |  |  |  |
| t <sub>JSSU</sub> | Capture register setup time                                     | 20  |     | ns   |  |  |  |  |
| t <sub>JSH</sub>  | Capture register hold time                                      | 45  |     | ns   |  |  |  |  |
| t <sub>JSCO</sub> | Update register clock to output                                 |     | 25  | ns   |  |  |  |  |
| t <sub>JSZX</sub> | Update register high impedance to valid output                  |     | 25  | ns   |  |  |  |  |
| t <sub>JSXZ</sub> | Update register valid output to high impedance                  |     | 25  | ns   |  |  |  |  |



For more information, see *Application Note* 39 (IEEE 1149.1 (JTAG) *Boundary-Scan Testing in Altera Devices*).

# **Design Security** All MAX 7000 devices contain a programmable security bit that controls access to the data programmed into the device. When this bit is programmed, a proprietary design implemented in the device cannot be copied or retrieved. This feature provides a high level of design security because programmed data within EEPROM cells is invisible. The security bit that controls this function, as well as all other programmed data, is reset only when the device is reprogrammed.

# **Generic Testing**

Each MAX 7000 device is functionally tested. Complete testing of each programmable EEPROM bit and all internal logic elements ensures 100% programming yield. AC test measurements are taken under conditions equivalent to those shown in Figure 10. Test patterns can be used and then erased during early stages of the production flow.

# Figure 10. MAX 7000 AC Test Conditions



# QFP Carrier & Development Socket

MAX 7000 and MAX 7000E devices in QFP packages with 100 or more pins are shipped in special plastic carriers to protect the QFP leads. The carrier is used with a prototype development socket and special programming hardware available from Altera. This carrier technology makes it possible to program, test, erase, and reprogram a device without exposing the leads to mechanical stress.



For detailed information and carrier dimensions, refer to the *QFP Carrier* & *Development Socket Data Sheet*.

MAX 7000S devices are not shipped in carriers.

| Table 1         | Table 15. MAX 7000 5.0-V Device DC Operating Conditions Note (9) |                                                             |                         |                          |      |  |  |
|-----------------|------------------------------------------------------------------|-------------------------------------------------------------|-------------------------|--------------------------|------|--|--|
| Symbol          | Parameter                                                        | Conditions                                                  | Min                     | Max                      | Unit |  |  |
| V <sub>IH</sub> | High-level input voltage                                         |                                                             | 2.0                     | V <sub>CCINT</sub> + 0.5 | V    |  |  |
| V <sub>IL</sub> | Low-level input voltage                                          |                                                             | -0.5 (8)                | 0.8                      | V    |  |  |
| V <sub>OH</sub> | 5.0-V high-level TTL output voltage                              | $I_{OH} = -4 \text{ mA DC}, V_{CCIO} = 4.75 \text{ V} (10)$ | 2.4                     |                          | V    |  |  |
|                 | 3.3-V high-level TTL output voltage                              | $I_{OH} = -4 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V} (10)$ | 2.4                     |                          | V    |  |  |
|                 | 3.3-V high-level CMOS output voltage                             | $I_{OH}$ = -0.1 mA DC, $V_{CCIO}$ = 3.0 V (10)              | V <sub>CCIO</sub> – 0.2 |                          | V    |  |  |
| V <sub>OL</sub> | 5.0-V low-level TTL output voltage                               | I <sub>OL</sub> = 12 mA DC, V <sub>CCIO</sub> = 4.75 V (11) |                         | 0.45                     | V    |  |  |
|                 | 3.3-V low-level TTL output voltage                               | I <sub>OL</sub> = 12 mA DC, V <sub>CCIO</sub> = 3.00 V (11) |                         | 0.45                     | V    |  |  |
|                 | 3.3-V low-level CMOS output voltage                              | I <sub>OL</sub> = 0.1 mA DC, V <sub>CCIO</sub> = 3.0 V(11)  |                         | 0.2                      | V    |  |  |
| I <sub>I</sub>  | Leakage current of dedicated input pins                          | $V_{I} = -0.5$ to 5.5 V (11)                                | -10                     | 10                       | μΑ   |  |  |
| I <sub>OZ</sub> | I/O pin tri-state output off-state current                       | V <sub>I</sub> = -0.5 to 5.5 V (11), (12)                   | -40                     | 40                       | μA   |  |  |

| Table 1          | 6. MAX 7000 5.0-V Device Capa | acitance: EPM7032, EPM7064 & EPM7   | 7096 Devices | Note (1 | 3)   |
|------------------|-------------------------------|-------------------------------------|--------------|---------|------|
| Symbol           | Parameter                     | Conditions                          | Min          | Max     | Unit |
| CIN              | Input pin capacitance         | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |              | 12      | pF   |
| C <sub>I/O</sub> | I/O pin capacitance           | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |              | 12      | pF   |

| Table 1          | Table 17. MAX 7000 5.0-V Device Capacitance: MAX 7000E Devices Note (13) |                                     |     |      |    |  |  |
|------------------|--------------------------------------------------------------------------|-------------------------------------|-----|------|----|--|--|
| Symbol           | Parameter                                                                | Min                                 | Max | Unit |    |  |  |
| C <sub>IN</sub>  | Input pin capacitance                                                    | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 15   | pF |  |  |
| C <sub>I/O</sub> | I/O pin capacitance                                                      | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 15   | pF |  |  |

| Table 1          | 8. MAX 7000 5.0-V Device Capa   | acitance: MAX 7000S Devices Note    | (13) |     |      |
|------------------|---------------------------------|-------------------------------------|------|-----|------|
| Symbol           | Parameter                       | Conditions                          | Min  | Max | Unit |
| CIN              | Dedicated input pin capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |      | 10  | pF   |
| C <sub>I/O</sub> | I/O pin capacitance             | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |      | 10  | pF   |

.

Figure 12. MAX 7000 Timing Model



### Notes:

- (1) Only available in MAX 7000E and MAX 7000S devices.
- (2) Not available in 44-pin devices.

The timing characteristics of any signal path can be derived from the timing model and parameters of a particular device. External timing parameters, which represent pin-to-pin timing delays, can be calculated as the sum of internal parameters. Figure 13 shows the internal timing relationship of internal and external delay parameters.



For more infomration, see *Application Note 94* (Understanding MAX 7000 *Timing*).

Tables 19 through 26 show the MAX 7000 and MAX 7000E AC  $\,$ operating conditions.

| Symbol            | Parameter                                  | Conditions     | -6 Speed Grade |     | -7 Speed Grade |     | Unit |
|-------------------|--------------------------------------------|----------------|----------------|-----|----------------|-----|------|
|                   |                                            |                | Min            | Max | Min            | Max |      |
| t <sub>PD1</sub>  | Input to non-registered output             | C1 = 35 pF     |                | 6.0 |                | 7.5 | ns   |
| t <sub>PD2</sub>  | I/O input to non-registered output         | C1 = 35 pF     |                | 6.0 |                | 7.5 | ns   |
| t <sub>SU</sub>   | Global clock setup time                    |                | 5.0            |     | 6.0            |     | ns   |
| t <sub>H</sub>    | Global clock hold time                     |                | 0.0            |     | 0.0            |     | ns   |
| t <sub>FSU</sub>  | Global clock setup time of fast input      | (2)            | 2.5            |     | 3.0            |     | ns   |
| t <sub>FH</sub>   | Global clock hold time of fast input       | (2)            | 0.5            |     | 0.5            |     | ns   |
| t <sub>CO1</sub>  | Global clock to output delay               | C1 = 35 pF     |                | 4.0 |                | 4.5 | ns   |
| t <sub>CH</sub>   | Global clock high time                     |                | 2.5            |     | 3.0            |     | ns   |
| t <sub>CL</sub>   | Global clock low time                      |                | 2.5            |     | 3.0            |     | ns   |
| t <sub>ASU</sub>  | Array clock setup time                     |                | 2.5            |     | 3.0            |     | ns   |
| t <sub>AH</sub>   | Array clock hold time                      |                | 2.0            |     | 2.0            |     | ns   |
| t <sub>ACO1</sub> | Array clock to output delay                | C1 = 35 pF     |                | 6.5 |                | 7.5 | ns   |
| t <sub>ACH</sub>  | Array clock high time                      |                | 3.0            |     | 3.0            |     | ns   |
| t <sub>ACL</sub>  | Array clock low time                       |                | 3.0            |     | 3.0            |     | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset   | (3)            | 3.0            |     | 3.0            |     | ns   |
| t <sub>ODH</sub>  | Output data hold time after clock          | C1 = 35 pF (4) | 1.0            |     | 1.0            |     | ns   |
| t <sub>CNT</sub>  | Minimum global clock period                |                |                | 6.6 |                | 8.0 | ns   |
| <sup>f</sup> сnт  | Maximum internal global clock<br>frequency | (5)            | 151.5          |     | 125.0          |     | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period                 |                |                | 6.6 |                | 8.0 | ns   |
| facnt             | Maximum internal array clock<br>frequency  | (5)            | 151.5          |     | 125.0          |     | MHz  |
| f <sub>MAX</sub>  | Maximum clock frequency                    | (6)            | 200            |     | 166.7          |     | MHz  |

| Symbol            | Parameter                                                                                   | Conditions     | Speed | Grade -6 | Speed ( | Grade -7 | Unit |  |
|-------------------|---------------------------------------------------------------------------------------------|----------------|-------|----------|---------|----------|------|--|
|                   |                                                                                             |                | Min   | Max      | Min     | Max      |      |  |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                  |                |       | 0.4      |         | 0.5      | ns   |  |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                              |                |       | 0.4      |         | 0.5      | ns   |  |
| t <sub>FIN</sub>  | Fast input delay                                                                            | (2)            |       | 0.8      |         | 1.0      | ns   |  |
| t <sub>SEXP</sub> | Shared expander delay                                                                       |                |       | 3.5      |         | 4.0      | ns   |  |
| t <sub>PEXP</sub> | Parallel expander delay                                                                     |                |       | 0.8      |         | 0.8      | ns   |  |
| t <sub>LAD</sub>  | Logic array delay                                                                           |                |       | 2.0      |         | 3.0      | ns   |  |
| t <sub>LAC</sub>  | Logic control array delay                                                                   |                |       | 2.0      |         | 3.0      | ns   |  |
| t <sub>IOE</sub>  | Internal output enable delay                                                                | (2)            |       |          |         | 2.0      | ns   |  |
| t <sub>OD1</sub>  | Output buffer and pad delay Slow slew rate = off, $V_{CCIO} = 5.0 V$                        | C1 = 35 pF     |       | 2.0      |         | 2.0      | ns   |  |
| t <sub>OD2</sub>  | Output buffer and pad delay Slow slew rate = off, $V_{CCIO}$ = 3.3 V                        | C1 = 35 pF (7) |       | 2.5      |         | 2.5      | ns   |  |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>Slow slew rate = on,<br>$V_{CCIO} = 5.0 V \text{ or } 3.3 V$ | C1 = 35 pF (2) |       | 7.0      |         | 7.0      | ns   |  |
| t <sub>ZX1</sub>  | Output buffer enable delay Slow slew rate = off, $V_{CCIO} = 5.0 V$                         | C1 = 35 pF     |       | 4.0      |         | 4.0      | ns   |  |
| t <sub>ZX2</sub>  | Output buffer enable delay Slow slew rate = off, $V_{CCIO} = 3.3 \text{ V}$                 | C1 = 35 pF (7) |       | 4.5      |         | 4.5      | ns   |  |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>Slow slew rate = on<br>$V_{CCIO} = 5.0 V \text{ or } 3.3 V$   | C1 = 35 pF (2) |       | 9.0      |         | 9.0      | ns   |  |
| t <sub>XZ</sub>   | Output buffer disable delay                                                                 | C1 = 5 pF      |       | 4.0      |         | 4.0      | ns   |  |
| t <sub>SU</sub>   | Register setup time                                                                         |                | 3.0   |          | 3.0     |          | ns   |  |
| t <sub>H</sub>    | Register hold time                                                                          |                | 1.5   |          | 2.0     |          | ns   |  |
| t <sub>FSU</sub>  | Register setup time of fast input                                                           | (2)            | 2.5   |          | 3.0     |          | ns   |  |
| t <sub>FH</sub>   | Register hold time of fast input                                                            | (2)            | 0.5   |          | 0.5     |          | ns   |  |
| t <sub>RD</sub>   | Register delay                                                                              |                |       | 0.8      |         | 1.0      | ns   |  |
| t <sub>COMB</sub> | Combinatorial delay                                                                         |                |       | 0.8      |         | 1.0      | ns   |  |
| t <sub>IC</sub>   | Array clock delay                                                                           |                |       | 2.5      |         | 3.0      | ns   |  |
| t <sub>EN</sub>   | Register enable time                                                                        |                |       | 2.0      |         | 3.0      | ns   |  |
| t <sub>GLOB</sub> | Global control delay                                                                        |                |       | 0.8      |         | 1.0      | ns   |  |
| t <sub>PRE</sub>  | Register preset time                                                                        |                |       | 2.0      |         | 2.0      | ns   |  |
| t <sub>CLR</sub>  | Register clear time                                                                         |                |       | 2.0      |         | 2.0      | ns   |  |
| t <sub>PIA</sub>  | PIA delay                                                                                   |                |       | 0.8      |         | 1.0      | ns   |  |
| t <sub>LPA</sub>  | Low-power adder                                                                             | (8)            |       | 10.0     |         | 10.0     | ns   |  |

| Table 2           | 21. MAX 7000 & MAX 7000E Ext               | ernal Timing Parame | eters Note  | (1)       |                  |      |     |  |  |
|-------------------|--------------------------------------------|---------------------|-------------|-----------|------------------|------|-----|--|--|
| Symbol            | Parameter                                  | Conditions          | Speed Grade |           |                  |      |     |  |  |
|                   |                                            |                     | MAX 700     | 0E (-10P) | MAX 70<br>Max 70 |      |     |  |  |
|                   |                                            |                     | Min         | Max       | Min              | Max  |     |  |  |
| t <sub>PD1</sub>  | Input to non-registered output             | C1 = 35 pF          |             | 10.0      |                  | 10.0 | ns  |  |  |
| t <sub>PD2</sub>  | I/O input to non-registered output         | C1 = 35 pF          |             | 10.0      |                  | 10.0 | ns  |  |  |
| t <sub>SU</sub>   | Global clock setup time                    |                     | 7.0         |           | 8.0              |      | ns  |  |  |
| t <sub>H</sub>    | Global clock hold time                     |                     | 0.0         |           | 0.0              |      | ns  |  |  |
| t <sub>FSU</sub>  | Global clock setup time of fast input      | (2)                 | 3.0         |           | 3.0              |      | ns  |  |  |
| t <sub>FH</sub>   | Global clock hold time of fast input       | (2)                 | 0.5         |           | 0.5              |      | ns  |  |  |
| t <sub>CO1</sub>  | Global clock to output delay               | C1 = 35 pF          |             | 5.0       |                  | 5    | ns  |  |  |
| t <sub>CH</sub>   | Global clock high time                     |                     | 4.0         |           | 4.0              |      | ns  |  |  |
| t <sub>CL</sub>   | Global clock low time                      |                     | 4.0         |           | 4.0              |      | ns  |  |  |
| t <sub>ASU</sub>  | Array clock setup time                     |                     | 2.0         |           | 3.0              |      | ns  |  |  |
| t <sub>AH</sub>   | Array clock hold time                      |                     | 3.0         |           | 3.0              |      | ns  |  |  |
| t <sub>ACO1</sub> | Array clock to output delay                | C1 = 35 pF          |             | 10.0      |                  | 10.0 | ns  |  |  |
| t <sub>ACH</sub>  | Array clock high time                      |                     | 4.0         |           | 4.0              |      | ns  |  |  |
| t <sub>ACL</sub>  | Array clock low time                       |                     | 4.0         |           | 4.0              |      | ns  |  |  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset   | (3)                 | 4.0         |           | 4.0              |      | ns  |  |  |
| t <sub>ODH</sub>  | Output data hold time after clock          | C1 = 35 pF (4)      | 1.0         |           | 1.0              |      | ns  |  |  |
| t <sub>CNT</sub>  | Minimum global clock period                |                     |             | 10.0      |                  | 10.0 | ns  |  |  |
| f <sub>CNT</sub>  | Maximum internal global clock<br>frequency | (5)                 | 100.0       |           | 100.0            |      | MHz |  |  |
| t <sub>ACNT</sub> | Minimum array clock period                 |                     |             | 10.0      |                  | 10.0 | ns  |  |  |
| f <sub>acnt</sub> | Maximum internal array clock<br>frequency  | (5)                 | 100.0       |           | 100.0            |      | MHz |  |  |
| f <sub>MAX</sub>  | Maximum clock frequency                    | (6)                 | 125.0       |           | 125.0            |      | MHz |  |  |

| Table 2           | Table 27. EPM7032S External Timing Parameters (Part 2 of 2) Note (1) |            |       |             |       |     |       |     |       |     |     |
|-------------------|----------------------------------------------------------------------|------------|-------|-------------|-------|-----|-------|-----|-------|-----|-----|
| Symbol            | Parameter                                                            | Conditions |       | Speed Grade |       |     |       |     |       |     |     |
|                   |                                                                      |            | -5    |             | -6    |     | -7    |     | -10   |     |     |
|                   |                                                                      |            | Min   | Max         | Min   | Max | Min   | Max | Min   | Max |     |
| f <sub>ACNT</sub> | Maximum internal array clock frequency                               | (4)        | 175.4 |             | 142.9 |     | 116.3 |     | 100.0 |     | MHz |
| f <sub>MAX</sub>  | Maximum clock frequency                                              | (5)        | 250.0 |             | 200.0 |     | 166.7 |     | 125.0 |     | MHz |

| Symbol            | Parameter                         | Conditions     | Speed Grade |     |     |     |     |     |     |     |    |
|-------------------|-----------------------------------|----------------|-------------|-----|-----|-----|-----|-----|-----|-----|----|
|                   |                                   |                | -5          |     | -6  |     | -7  |     | -10 |     | -  |
|                   |                                   |                | Min         | Max | Min | Max | Min | Max | Min | Max |    |
| t <sub>IN</sub>   | Input pad and buffer delay        |                |             | 0.2 |     | 0.2 |     | 0.3 |     | 0.5 | ns |
| t <sub>IO</sub>   | I/O input pad and buffer delay    |                |             | 0.2 |     | 0.2 |     | 0.3 |     | 0.5 | ns |
| t <sub>FIN</sub>  | Fast input delay                  |                |             | 2.2 |     | 2.1 |     | 2.5 |     | 1.0 | ns |
| t <sub>SEXP</sub> | Shared expander delay             |                |             | 3.1 |     | 3.8 |     | 4.6 |     | 5.0 | ns |
| t <sub>PEXP</sub> | Parallel expander delay           |                |             | 0.9 |     | 1.1 |     | 1.4 |     | 0.8 | ns |
| t <sub>LAD</sub>  | Logic array delay                 |                |             | 2.6 |     | 3.3 |     | 4.0 |     | 5.0 | ns |
| t <sub>LAC</sub>  | Logic control array delay         |                |             | 2.5 |     | 3.3 |     | 4.0 |     | 5.0 | ns |
| t <sub>IOE</sub>  | Internal output enable delay      |                |             | 0.7 |     | 0.8 |     | 1.0 |     | 2.0 | ns |
| t <sub>OD1</sub>  | Output buffer and pad delay       | C1 = 35 pF     |             | 0.2 |     | 0.3 |     | 0.4 |     | 1.5 | ns |
| t <sub>OD2</sub>  | Output buffer and pad delay       | C1 = 35 pF (6) |             | 0.7 |     | 0.8 |     | 0.9 |     | 2.0 | ns |
| t <sub>OD3</sub>  | Output buffer and pad delay       | C1 = 35 pF     |             | 5.2 |     | 5.3 |     | 5.4 |     | 5.5 | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay        | C1 = 35 pF     |             | 4.0 |     | 4.0 |     | 4.0 |     | 5.0 | ns |
| t <sub>ZX2</sub>  | Output buffer enable delay        | C1 = 35 pF (6) |             | 4.5 |     | 4.5 |     | 4.5 |     | 5.5 | ns |
| t <sub>ZX3</sub>  | Output buffer enable delay        | C1 = 35 pF     |             | 9.0 |     | 9.0 |     | 9.0 |     | 9.0 | ns |
| t <sub>XZ</sub>   | Output buffer disable delay       | C1 = 5 pF      |             | 4.0 |     | 4.0 |     | 4.0 |     | 5.0 | ns |
| t <sub>SU</sub>   | Register setup time               |                | 0.8         |     | 1.0 |     | 1.3 |     | 2.0 |     | ns |
| t <sub>H</sub>    | Register hold time                |                | 1.7         |     | 2.0 |     | 2.5 |     | 3.0 |     | ns |
| t <sub>FSU</sub>  | Register setup time of fast input |                | 1.9         |     | 1.8 |     | 1.7 |     | 3.0 |     | ns |
| t <sub>FH</sub>   | Register hold time of fast input  |                | 0.6         |     | 0.7 |     | 0.8 |     | 0.5 |     | ns |
| t <sub>RD</sub>   | Register delay                    |                |             | 1.2 |     | 1.6 |     | 1.9 |     | 2.0 | ns |
| t <sub>COMB</sub> | Combinatorial delay               |                |             | 0.9 |     | 1.1 |     | 1.4 |     | 2.0 | ns |
| t <sub>IC</sub>   | Array clock delay                 |                |             | 2.7 |     | 3.4 |     | 4.2 |     | 5.0 | ns |
| t <sub>EN</sub>   | Register enable time              |                |             | 2.6 |     | 3.3 |     | 4.0 |     | 5.0 | ns |
| t <sub>GLOB</sub> | Global control delay              |                |             | 1.6 |     | 1.4 |     | 1.7 |     | 1.0 | ns |
| t <sub>PRE</sub>  | Register preset time              |                |             | 2.0 |     | 2.4 |     | 3.0 |     | 3.0 | ns |
| t <sub>CLR</sub>  | Register clear time               |                |             | 2.0 |     | 2.4 |     | 3.0 |     | 3.0 | ns |

| Table 3           | Table 30. EPM7064S Internal Timing Parameters (Part 2 of 2) Note (1) |            |             |      |     |      |     |      |     |      |    |  |
|-------------------|----------------------------------------------------------------------|------------|-------------|------|-----|------|-----|------|-----|------|----|--|
| Symbol            | Parameter                                                            | Conditions | Speed Grade |      |     |      |     |      |     |      |    |  |
|                   |                                                                      |            | -5          |      | -6  |      | -7  |      | -10 |      |    |  |
|                   |                                                                      |            | Min         | Max  | Min | Max  | Min | Max  | Min | Max  |    |  |
| t <sub>FSU</sub>  | Register setup time of fast input                                    |            | 1.9         |      | 1.8 |      | 3.0 |      | 3.0 |      | ns |  |
| t <sub>FH</sub>   | Register hold time of fast input                                     |            | 0.6         |      | 0.7 |      | 0.5 |      | 0.5 |      | ns |  |
| t <sub>RD</sub>   | Register delay                                                       |            |             | 1.2  |     | 1.6  |     | 1.0  |     | 2.0  | ns |  |
| t <sub>COMB</sub> | Combinatorial delay                                                  |            |             | 0.9  |     | 1.0  |     | 1.0  |     | 2.0  | ns |  |
| t <sub>IC</sub>   | Array clock delay                                                    |            |             | 2.7  |     | 3.3  |     | 3.0  |     | 5.0  | ns |  |
| t <sub>EN</sub>   | Register enable time                                                 |            |             | 2.6  |     | 3.2  |     | 3.0  |     | 5.0  | ns |  |
| t <sub>GLOB</sub> | Global control delay                                                 |            |             | 1.6  |     | 1.9  |     | 1.0  |     | 1.0  | ns |  |
| t <sub>PRE</sub>  | Register preset time                                                 |            |             | 2.0  |     | 2.4  |     | 2.0  |     | 3.0  | ns |  |
| t <sub>CLR</sub>  | Register clear time                                                  |            |             | 2.0  |     | 2.4  |     | 2.0  |     | 3.0  | ns |  |
| t <sub>PIA</sub>  | PIA delay                                                            | (7)        |             | 1.1  |     | 1.3  |     | 1.0  |     | 1.0  | ns |  |
| t <sub>LPA</sub>  | Low-power adder                                                      | (8)        |             | 12.0 |     | 11.0 |     | 10.0 |     | 11.0 | ns |  |

### Notes to tables:

- (1) These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- This minimum pulse width for preset and clear applies for both global clear and array controls. The  $t_{LPA}$  parameter (2) must be added to this minimum width if the clear or reset signal incorporates the  $t_{IAD}$  parameter into the signal path.
- (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- The  $f_{MAX}$  values represent the highest frequency for pipelined data. (5)
- Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use. (6)
- For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, (7) these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $t_{ACL}$ , and  $t_{CPPW}$  parameters for macrocells (8) running in the low-power mode.

| Symbol            | Parameter                         | Conditions     | Speed Grade |      |     |      |     |      |     |      |    |
|-------------------|-----------------------------------|----------------|-------------|------|-----|------|-----|------|-----|------|----|
|                   |                                   |                | -           | -6   |     | -7   |     | 0    | -15 |      | ]  |
|                   |                                   |                | Min         | Max  | Min | Max  | Min | Max  | Min | Max  | -  |
| t <sub>IN</sub>   | Input pad and buffer delay        |                |             | 0.2  |     | 0.5  |     | 0.5  |     | 2.0  | ns |
| t <sub>IO</sub>   | I/O input pad and buffer delay    |                |             | 0.2  |     | 0.5  |     | 0.5  |     | 2.0  | ns |
| t <sub>FIN</sub>  | Fast input delay                  |                |             | 2.6  |     | 1.0  |     | 1.0  |     | 2.0  | ns |
| t <sub>SEXP</sub> | Shared expander delay             |                |             | 3.7  |     | 4.0  |     | 5.0  |     | 8.0  | ns |
| t <sub>PEXP</sub> | Parallel expander delay           |                |             | 1.1  |     | 0.8  |     | 0.8  |     | 1.0  | ns |
| t <sub>LAD</sub>  | Logic array delay                 |                |             | 3.0  |     | 3.0  |     | 5.0  |     | 6.0  | ns |
| t <sub>LAC</sub>  | Logic control array delay         |                |             | 3.0  |     | 3.0  |     | 5.0  |     | 6.0  | ns |
| t <sub>IOE</sub>  | Internal output enable delay      |                |             | 0.7  |     | 2.0  |     | 2.0  |     | 3.0  | ns |
| t <sub>OD1</sub>  | Output buffer and pad delay       | C1 = 35 pF     |             | 0.4  |     | 2.0  |     | 1.5  |     | 4.0  | ns |
| t <sub>OD2</sub>  | Output buffer and pad delay       | C1 = 35 pF (6) |             | 0.9  |     | 2.5  |     | 2.0  |     | 5.0  | ns |
| t <sub>OD3</sub>  | Output buffer and pad delay       | C1 = 35 pF     |             | 5.4  |     | 7.0  |     | 5.5  |     | 8.0  | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay        | C1 = 35 pF     |             | 4.0  |     | 4.0  |     | 5.0  |     | 6.0  | ns |
| t <sub>ZX2</sub>  | Output buffer enable delay        | C1 = 35 pF (6) |             | 4.5  |     | 4.5  |     | 5.5  |     | 7.0  | ns |
| t <sub>ZX3</sub>  | Output buffer enable delay        | C1 = 35 pF     |             | 9.0  |     | 9.0  |     | 9.0  |     | 10.0 | ns |
| t <sub>XZ</sub>   | Output buffer disable delay       | C1 = 5 pF      |             | 4.0  |     | 4.0  |     | 5.0  |     | 6.0  | ns |
| t <sub>SU</sub>   | Register setup time               |                | 1.0         |      | 3.0 |      | 2.0 |      | 4.0 |      | ns |
| t <sub>H</sub>    | Register hold time                |                | 1.7         |      | 2.0 |      | 5.0 |      | 4.0 |      | ns |
| t <sub>FSU</sub>  | Register setup time of fast input |                | 1.9         |      | 3.0 |      | 3.0 |      | 2.0 |      | ns |
| t <sub>FH</sub>   | Register hold time of fast input  |                | 0.6         |      | 0.5 |      | 0.5 |      | 1.0 |      | ns |
| t <sub>RD</sub>   | Register delay                    |                |             | 1.4  |     | 1.0  |     | 2.0  |     | 1.0  | ns |
| t <sub>COMB</sub> | Combinatorial delay               |                |             | 1.0  |     | 1.0  |     | 2.0  |     | 1.0  | ns |
| t <sub>IC</sub>   | Array clock delay                 |                |             | 3.1  |     | 3.0  |     | 5.0  |     | 6.0  | ns |
| t <sub>EN</sub>   | Register enable time              |                |             | 3.0  |     | 3.0  |     | 5.0  |     | 6.0  | ns |
| t <sub>GLOB</sub> | Global control delay              |                |             | 2.0  |     | 1.0  |     | 1.0  |     | 1.0  | ns |
| t <sub>PRE</sub>  | Register preset time              |                |             | 2.4  |     | 2.0  |     | 3.0  |     | 4.0  | ns |
| t <sub>CLR</sub>  | Register clear time               |                |             | 2.4  |     | 2.0  |     | 3.0  |     | 4.0  | ns |
| t <sub>PIA</sub>  | PIA delay                         | (7)            |             | 1.4  |     | 1.0  |     | 1.0  |     | 2.0  | ns |
| t <sub>LPA</sub>  | Low-power adder                   | (8)            |             | 11.0 |     | 10.0 |     | 11.0 |     | 13.0 | ns |

| Symbol            | Parameter                                | Conditions     |       |     | Speed | Grade |       |      | Unit |
|-------------------|------------------------------------------|----------------|-------|-----|-------|-------|-------|------|------|
|                   |                                          |                | -7    |     | -10   |       | -15   |      | 1    |
|                   |                                          |                | Min   | Мах | Min   | Max   | Min   | Max  |      |
| t <sub>AH</sub>   | Array clock hold time                    |                | 1.8   |     | 3.0   |       | 4.0   |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF     |       | 7.8 |       | 10.0  |       | 15.0 | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                | 3.0   |     | 4.0   |       | 6.0   |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                | 3.0   |     | 4.0   |       | 6.0   |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (2)            | 3.0   |     | 4.0   |       | 6.0   |      | ns   |
| t <sub>ODH</sub>  | Output data hold time after clock        | C1 = 35 pF (3) | 1.0   |     | 1.0   |       | 1.0   |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock period              |                |       | 8.0 |       | 10.0  |       | 13.0 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (4)            | 125.0 |     | 100.0 |       | 76.9  |      | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period               |                |       | 8.0 |       | 10.0  |       | 13.0 | ns   |
| f <sub>acnt</sub> | Maximum internal array clock frequency   | (4)            | 125.0 |     | 100.0 |       | 76.9  |      | MHz  |
| f <sub>MAX</sub>  | Maximum clock frequency                  | (5)            | 166.7 |     | 125.0 |       | 100.0 |      | MHz  |

\_\_\_\_\_

| Table 3           | 6. EPM7192S Internal Tim       | ing Parameters (Pa | rt 1 of 2) | Note        | (1) |     |     |      |    |  |  |
|-------------------|--------------------------------|--------------------|------------|-------------|-----|-----|-----|------|----|--|--|
| Symbol            | Parameter                      | Conditions         |            | Speed Grade |     |     |     |      |    |  |  |
|                   |                                |                    | -          | -7          |     | -10 |     | 15   |    |  |  |
|                   |                                |                    | Min        | Max         | Min | Max | Min | Max  |    |  |  |
| t <sub>IN</sub>   | Input pad and buffer delay     |                    |            | 0.3         |     | 0.5 |     | 2.0  | ns |  |  |
| t <sub>IO</sub>   | I/O input pad and buffer delay |                    |            | 0.3         |     | 0.5 |     | 2.0  | ns |  |  |
| t <sub>FIN</sub>  | Fast input delay               |                    |            | 3.2         |     | 1.0 |     | 2.0  | ns |  |  |
| t <sub>SEXP</sub> | Shared expander delay          |                    |            | 4.2         |     | 5.0 |     | 8.0  | ns |  |  |
| t <sub>PEXP</sub> | Parallel expander delay        |                    |            | 1.2         |     | 0.8 |     | 1.0  | ns |  |  |
| t <sub>LAD</sub>  | Logic array delay              |                    |            | 3.1         |     | 5.0 |     | 6.0  | ns |  |  |
| t <sub>LAC</sub>  | Logic control array delay      |                    |            | 3.1         |     | 5.0 |     | 6.0  | ns |  |  |
| t <sub>IOE</sub>  | Internal output enable delay   |                    |            | 0.9         |     | 2.0 |     | 3.0  | ns |  |  |
| t <sub>OD1</sub>  | Output buffer and pad delay    | C1 = 35 pF         |            | 0.5         |     | 1.5 |     | 4.0  | ns |  |  |
| t <sub>OD2</sub>  | Output buffer and pad delay    | C1 = 35 pF (6)     |            | 1.0         |     | 2.0 |     | 5.0  | ns |  |  |
| t <sub>OD3</sub>  | Output buffer and pad delay    | C1 = 35 pF         |            | 5.5         |     | 5.5 |     | 7.0  | ns |  |  |
| t <sub>ZX1</sub>  | Output buffer enable delay     | C1 = 35 pF         |            | 4.0         |     | 5.0 |     | 6.0  | ns |  |  |
| t <sub>ZX2</sub>  | Output buffer enable delay     | C1 = 35 pF (6)     |            | 4.5         |     | 5.5 |     | 7.0  | ns |  |  |
| t <sub>ZX3</sub>  | Output buffer enable delay     | C1 = 35 pF         |            | 9.0         |     | 9.0 |     | 10.0 | ns |  |  |
| t <sub>XZ</sub>   | Output buffer disable delay    | C1 = 5 pF          |            | 4.0         |     | 5.0 |     | 6.0  | ns |  |  |
| t <sub>SU</sub>   | Register setup time            |                    | 1.1        |             | 2.0 |     | 4.0 |      | ns |  |  |



# Figure 15. I<sub>CC</sub> vs. Frequency for MAX 7000S Devices (Part 2 of 2)

# Device Pin-Outs

See the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information.

## Figure 17. 68-Pin Package Pin-Out Diagram

Package outlines not drawn to scale.



### Notes:

- The pin functions shown in parenthesis are only available in MAX 7000E and MAX 7000S devices.
- (2) JTAG ports are available in MAX 7000S devices only.

Figure 21. 192-Pin Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 22. 208-Pin Package Pin-Out Diagram

Package outline not drawn to scale.





101 Innovation Drive San Jose, CA 95134 (408) 544-7000 www.altera.com Applications Hotline: (800) 800-EPLD Literature Services: literature@altera.com Copyright © 2005 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability

arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.



Altera Corporation