Welcome to **E-XFL.COM** **Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware. ## **Applications of Embedded - CPLDs** | Details | | |---------------------------------|---------------------------------------------------------------| | Product Status | Obsolete | | Programmable Type | EE PLD | | Delay Time tpd(1) Max | 20 ns | | Voltage Supply - Internal | 4.75V ~ 5.25V | | Number of Logic Elements/Blocks | 16 | | Number of Macrocells | 256 | | Number of Gates | 5000 | | Number of I/O | 164 | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 208-BFQFP Exposed Pad | | Supplier Device Package | 208-RQFP (28x28) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epm7256erc208-20yy | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong The MAX 7000 architecture includes four dedicated inputs that can be used as general-purpose inputs or as high-speed, global control signals (clock, clear, and two output enable signals) for each macrocell and I/O pin. Figure 1 shows the architecture of EPM7032, EPM7064, and EPM7096 devices. Figure 1. EPM7032, EPM7064 & EPM7096 Device Block Diagram Figure 4 shows a MAX 7000E and MAX 7000S device macrocell. Combinatorial logic is implemented in the logic array, which provides five product terms per macrocell. The product-term select matrix allocates these product terms for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as secondary inputs to the macrocell's register clear, preset, clock, and clock enable control functions. Two kinds of expander product terms ("expanders") are available to supplement macrocell logic resources: - Shareable expanders, which are inverted product terms that are fed back into the logic array - Parallel expanders, which are product terms borrowed from adjacent macrocells The Altera development system automatically optimizes product-term allocation according to the logic requirements of the design. For registered functions, each macrocell flipflop can be individually programmed to implement D, T, JK, or SR operation with programmable clock control. The flipflop can be bypassed for combinatorial operation. During design entry, the designer specifies the desired flipflop type; the Altera development software then selects the most efficient flipflop operation for each registered function to optimize resource utilization. The programming times described in Tables 6 through 8 are associated with the worst-case method using the enhanced ISP algorithm. | Table 6. MAX 7000S t <sub>PU</sub> | <sub>LSE</sub> & Cycle <sub>TCK</sub> Values | 3 | | | |------------------------------------|----------------------------------------------|-----------------------|-------------------------|-----------------------| | Device | Progra | ımming | Stand-Alone | Verification | | | t <sub>PPULSE</sub> (s) | Cycle <sub>PTCK</sub> | t <sub>VPULSE</sub> (s) | Cycle <sub>VTCK</sub> | | EPM7032S | 4.02 | 342,000 | 0.03 | 200,000 | | EPM7064S | 4.50 | 504,000 | 0.03 | 308,000 | | EPM7128S | 5.11 | 832,000 | 0.03 | 528,000 | | EPM7160S | 5.35 | 1,001,000 | 0.03 | 640,000 | | EPM7192S | 5.71 | 1,192,000 | 0.03 | 764,000 | | EPM7256S | 6.43 | 1,603,000 | 0.03 | 1,024,000 | Tables 7 and 8 show the in-system programming and stand alone verification times for several common test clock frequencies. | Table 7. MAX 7000S In-System Programming Times for Different Test Clock Frequencies | | | | | | | | | | | |-------------------------------------------------------------------------------------|--------|-------|-------|-------|---------|---------|---------|--------|-------|--| | Device | | | | 1 | TCK | | | | Units | | | | 10 MHz | 5 MHz | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz | | | | EPM7032S | 4.06 | 4.09 | 4.19 | 4.36 | 4.71 | 5.73 | 7.44 | 10.86 | s | | | EPM7064S | 4.55 | 4.60 | 4.76 | 5.01 | 5.51 | 7.02 | 9.54 | 14.58 | S | | | EPM7128S | 5.19 | 5.27 | 5.52 | 5.94 | 6.77 | 9.27 | 13.43 | 21.75 | S | | | EPM7160S | 5.45 | 5.55 | 5.85 | 6.35 | 7.35 | 10.35 | 15.36 | 25.37 | S | | | EPM7192S | 5.83 | 5.95 | 6.30 | 6.90 | 8.09 | 11.67 | 17.63 | 29.55 | S | | | EPM7256S | 6.59 | 6.75 | 7.23 | 8.03 | 9.64 | 14.45 | 22.46 | 38.49 | S | | | Table 8. MAX 7000S Stand-Alone Verification Times for Different Test Clock Frequencies | | | | | | | | | | | |----------------------------------------------------------------------------------------|--------|-------|-------|-------|---------|---------|---------|--------|-------|--| | Device | | | | 1 | тск | | | | Units | | | | 10 MHz | 5 MHz | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz | | | | EPM7032S | 0.05 | 0.07 | 0.13 | 0.23 | 0.43 | 1.03 | 2.03 | 4.03 | s | | | EPM7064S | 0.06 | 0.09 | 0.18 | 0.34 | 0.64 | 1.57 | 3.11 | 6.19 | S | | | EPM7128S | 0.08 | 0.14 | 0.29 | 0.56 | 1.09 | 2.67 | 5.31 | 10.59 | S | | | EPM7160S | 0.09 | 0.16 | 0.35 | 0.67 | 1.31 | 3.23 | 6.43 | 12.83 | S | | | EPM7192S | 0.11 | 0.18 | 0.41 | 0.79 | 1.56 | 3.85 | 7.67 | 15.31 | S | | | EPM7256S | 0.13 | 0.24 | 0.54 | 1.06 | 2.08 | 5.15 | 10.27 | 20.51 | S | | By using an external 5.0-V pull-up resistor, output pins on MAX 7000S devices can be set to meet 5.0-V CMOS input voltages. When $V_{\rm CCIO}$ is 3.3 V, setting the open drain option will turn off the output pull-up transistor, allowing the external pull-up resistor to pull the output high enough to meet 5.0-V CMOS input voltages. When $V_{\rm CCIO}$ is 5.0 V, setting the output drain option is not necessary because the pull-up transistor will already turn off when the pin exceeds approximately 3.8 V, allowing the external pull-up resistor to pull the output high enough to meet 5.0-V CMOS input voltages. ## Slew-Rate Control The output buffer for each MAX 7000E and MAX 7000S I/O pin has an adjustable output slew rate that can be configured for low-noise or high-speed performance. A faster slew rate provides high-speed transitions for high-performance systems. However, these fast transitions may introduce noise transients into the system. A slow slew rate reduces system noise, but adds a nominal delay of 4 to 5 ns. In MAX 7000E devices, when the Turbo Bit is turned off, the slew rate is set for low noise performance. For MAX 7000S devices, each I/O pin has an individual EEPROM bit that controls the slew rate, allowing designers to specify the slew rate on a pin-by-pin basis. # Programming with External Hardware MAX 7000 devices can be programmed on Windows-based PCs with the Altera Logic Programmer card, the Master Programming Unit (MPU), and the appropriate device adapter. The MPU performs a continuity check to ensure adequate electrical contact between the adapter and the device. For more information, see the *Altera Programming Hardware Data Sheet*. The Altera development system can use text- or waveform-format test vectors created with the Text Editor or Waveform Editor to test the programmed device. For added design verification, designers can perform functional testing to compare the functional behavior of a MAX 7000 device with the results of simulation. Moreover, Data I/O, BP Microsystems, and other programming hardware manufacturers also provide programming support for Altera devices. For more information, see the *Programming Hardware Manufacturers*. Figure 9 shows the timing requirements for the JTAG signals. Table 12 shows the JTAG timing parameters and values for MAX 7000S devices. | Table 1 | 2. JTAG Timing Parameters & Values for MAX 70 | 00S De | vices | | |-------------------|------------------------------------------------|--------|-------|------| | Symbol | Parameter | Min | Max | Unit | | t <sub>JCP</sub> | TCK clock period | 100 | | ns | | t <sub>JCH</sub> | TCK clock high time | 50 | | ns | | t <sub>JCL</sub> | TCK clock low time | 50 | | ns | | t <sub>JPSU</sub> | JTAG port setup time | 20 | | ns | | t <sub>JPH</sub> | JTAG port hold time | 45 | | ns | | t <sub>JPCO</sub> | JTAG port clock to output | | 25 | ns | | t <sub>JPZX</sub> | JTAG port high impedance to valid output | | 25 | ns | | t <sub>JPXZ</sub> | JTAG port valid output to high impedance | | 25 | ns | | t <sub>JSSU</sub> | Capture register setup time | 20 | | ns | | t <sub>JSH</sub> | Capture register hold time | 45 | | ns | | t <sub>JSCO</sub> | Update register clock to output | | 25 | ns | | t <sub>JSZX</sub> | Update register high impedance to valid output | | 25 | ns | | t <sub>JSXZ</sub> | Update register valid output to high impedance | | 25 | ns | For more information, see *Application Note* 39 (*IEEE 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices*). # **Design Security** All MAX 7000 devices contain a programmable security bit that controls access to the data programmed into the device. When this bit is programmed, a proprietary design implemented in the device cannot be copied or retrieved. This feature provides a high level of design security because programmed data within EEPROM cells is invisible. The security bit that controls this function, as well as all other programmed data, is reset only when the device is reprogrammed. # **Generic Testing** Each MAX 7000 device is functionally tested. Complete testing of each programmable EEPROM bit and all internal logic elements ensures 100% programming yield. AC test measurements are taken under conditions equivalent to those shown in Figure 10. Test patterns can be used and then erased during early stages of the production flow. ## Figure 10. MAX 7000 AC Test Conditions Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast ground-current transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground. significant reductions in observable noise immunity can result. Numbers in brackets are for 2.5-V devices and outputs. Numbers without brackets are for 3.3-V devices and outputs. # QFP Carrier & Development Socket MAX 7000 and MAX 7000E devices in QFP packages with 100 or more pins are shipped in special plastic carriers to protect the QFP leads. The carrier is used with a prototype development socket and special programming hardware available from Altera. This carrier technology makes it possible to program, test, erase, and reprogram a device without exposing the leads to mechanical stress. For detailed information and carrier dimensions, refer to the *QFP Carrier & Development Socket Data Sheet*. MAX 7000S devices are not shipped in carriers. Figure 12. MAX 7000 Timing Model #### Notes: - (1) Only available in MAX 7000E and MAX 7000S devices. - (2) Not available in 44-pin devices. The timing characteristics of any signal path can be derived from the timing model and parameters of a particular device. External timing parameters, which represent pin-to-pin timing delays, can be calculated as the sum of internal parameters. Figure 13 shows the internal timing relationship of internal and external delay parameters. For more infomration, see *Application Note* 94 (Understanding MAX 7000 *Timing*). ## Figure 13. Switching Waveforms 30 Altera Corporation Register Output to Pin | Table 2 | 23. MAX 7000 & MAX 7000E Ext | ernal Timing Param | <b>eters</b> Note | e (1) | | | | |-------------------|------------------------------------------|--------------------|-------------------|-----------|-----------------------------------|------|------| | Symbol | Parameter | Conditions | | Speed | Grade | | Unit | | | | | MAX 700 | 0E (-12P) | MAX 7000 (-12)<br>MAX 7000E (-12) | | - | | | | | Min | Max | Min | Max | | | t <sub>PD1</sub> | Input to non-registered output | C1 = 35 pF | | 12.0 | | 12.0 | ns | | t <sub>PD2</sub> | I/O input to non-registered output | C1 = 35 pF | | 12.0 | | 12.0 | ns | | t <sub>SU</sub> | Global clock setup time | | 7.0 | | 10.0 | | ns | | t <sub>H</sub> | Global clock hold time | | 0.0 | | 0.0 | | ns | | t <sub>FSU</sub> | Global clock setup time of fast input | (2) | 3.0 | | 3.0 | | ns | | t <sub>FH</sub> | Global clock hold time of fast input | (2) | 0.0 | | 0.0 | | ns | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | | 6.0 | | 6.0 | ns | | t <sub>CH</sub> | Global clock high time | | 4.0 | | 4.0 | | ns | | t <sub>CL</sub> | Global clock low time | | 4.0 | | 4.0 | | ns | | t <sub>ASU</sub> | Array clock setup time | | 3.0 | | 4.0 | | ns | | t <sub>AH</sub> | Array clock hold time | | 4.0 | | 4.0 | | ns | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF | | 12.0 | | 12.0 | ns | | t <sub>ACH</sub> | Array clock high time | | 5.0 | | 5.0 | | ns | | t <sub>ACL</sub> | Array clock low time | | 5.0 | | 5.0 | | ns | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3) | 5.0 | | 5.0 | | ns | | t <sub>ODH</sub> | Output data hold time after clock | C1 = 35 pF (4) | 1.0 | | 1.0 | | ns | | t <sub>CNT</sub> | Minimum global clock period | | | 11.0 | | 11.0 | ns | | f <sub>CNT</sub> | Maximum internal global clock frequency | (5) | 90.9 | | 90.9 | | MHz | | t <sub>ACNT</sub> | Minimum array clock period | | | 11.0 | | 11.0 | ns | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (5) | 90.9 | | 90.9 | | MHz | | f <sub>MAX</sub> | Maximum clock frequency | (6) | 125.0 | | 125.0 | | MHz | | Symbol | Parameter | Conditions | | | Speed | Grade | | | Unit | |-------------------|------------------------------------------------------------------------------------------|----------------|-----|------|-------|-------|-----|------|------| | | | | - | 15 | -1 | 5T | -2 | 20 | | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>IN</sub> | Input pad and buffer delay | | | 2.0 | | 2.0 | | 3.0 | ns | | t <sub>IO</sub> | I/O input pad and buffer delay | | | 2.0 | | 2.0 | | 3.0 | ns | | t <sub>FIN</sub> | Fast input delay | (2) | | 2.0 | | _ | | 4.0 | ns | | t <sub>SEXP</sub> | Shared expander delay | | | 8.0 | | 10.0 | | 9.0 | ns | | t <sub>PEXP</sub> | Parallel expander delay | | | 1.0 | | 1.0 | | 2.0 | ns | | t <sub>LAD</sub> | Logic array delay | | | 6.0 | | 6.0 | | 8.0 | ns | | t <sub>LAC</sub> | Logic control array delay | | | 6.0 | | 6.0 | | 8.0 | ns | | t <sub>IOE</sub> | Internal output enable delay | (2) | | 3.0 | | _ | | 4.0 | ns | | t <sub>OD1</sub> | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V | C1 = 35 pF | | 4.0 | | 4.0 | | 5.0 | ns | | t <sub>OD2</sub> | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF (7) | | 5.0 | | - | | 6.0 | ns | | t <sub>OD3</sub> | Output buffer and pad delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V | C1 = 35 pF (2) | | 8.0 | | - | | 9.0 | ns | | t <sub>ZX1</sub> | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V | C1 = 35 pF | | 6.0 | | 6.0 | | 10.0 | ns | | t <sub>ZX2</sub> | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF (7) | | 7.0 | | - | | 11.0 | ns | | t <sub>ZX3</sub> | Output buffer enable delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V | C1 = 35 pF (2) | | 10.0 | | - | | 14.0 | ns | | $t_{XZ}$ | Output buffer disable delay | C1 = 5 pF | | 6.0 | | 6.0 | | 10.0 | ns | | t <sub>SU</sub> | Register setup time | | 4.0 | | 4.0 | | 4.0 | | ns | | t <sub>H</sub> | Register hold time | | 4.0 | | 4.0 | | 5.0 | | ns | | t <sub>FSU</sub> | Register setup time of fast input | (2) | 2.0 | | - | | 4.0 | | ns | | $t_{FH}$ | Register hold time of fast input | (2) | 2.0 | | - | | 3.0 | | ns | | t <sub>RD</sub> | Register delay | | | 1.0 | | 1.0 | | 1.0 | ns | | t <sub>COMB</sub> | Combinatorial delay | | | 1.0 | | 1.0 | | 1.0 | ns | | t <sub>IC</sub> | Array clock delay | | | 6.0 | | 6.0 | | 8.0 | ns | | t <sub>EN</sub> | Register enable time | | | 6.0 | | 6.0 | | 8.0 | ns | | t <sub>GLOB</sub> | Global control delay | | | 1.0 | | 1.0 | | 3.0 | ns | | t <sub>PRE</sub> | Register preset time | | | 4.0 | | 4.0 | | 4.0 | ns | | t <sub>CLR</sub> | Register clear time | | | 4.0 | | 4.0 | | 4.0 | ns | | t <sub>PIA</sub> | PIA delay | | | 2.0 | | 2.0 | | 3.0 | ns | | t <sub>LPA</sub> | Low-power adder | (8) | | 13.0 | | 15.0 | | 15.0 | ns | #### Notes to tables: - (1) These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms. - (2) This parameter applies to MAX 7000E devices only. - This minimum pulse width for preset and clear applies for both global clear and array controls. The $t_{LPA}$ parameter must be added to this minimum width if the clear or reset signal incorporates the $t_{LAD}$ parameter into the signal path. - (4) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking. - (5) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB. - (6) The $f_{MAX}$ values represent the highest frequency for pipelined data. - (7) Operating conditions: $V_{CCIO} = 3.3 \text{ V} \pm 10\%$ for commercial and industrial use. - (8) The $t_{LPA}$ parameter must be added to the $t_{LAD}$ , $t_{LAC}$ , $t_{IC}$ , $t_{EN}$ , $t_{SEXP}$ , $t_{ACL}$ , and $t_{CPPW}$ parameters for macrocells running in the low-power mode. Tables 27 and 28 show the EPM7032S AC operating conditions. | Table 2 | 77. EPM7032\$ External Time | ing Parameter | s (Part | 1 of 2 | <b>)</b> No | ote (1) | | | | | | |-------------------|------------------------------------------|----------------|---------|--------|-------------|---------|-------|-----|-------|------|------| | Symbol | Parameter | Conditions | | | | Speed | Grade | | | | Unit | | | | | - | 5 | - | 6 | - | 7 | -1 | 10 | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | t <sub>PD1</sub> | Input to non-registered output | C1 = 35 pF | | 5.0 | | 6.0 | | 7.5 | | 10.0 | ns | | t <sub>PD2</sub> | I/O input to non-registered output | C1 = 35 pF | | 5.0 | | 6.0 | | 7.5 | | 10.0 | ns | | t <sub>SU</sub> | Global clock setup time | | 2.9 | | 4.0 | | 5.0 | | 7.0 | | ns | | t <sub>H</sub> | Global clock hold time | | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>FSU</sub> | Global clock setup time of fast input | | 2.5 | | 2.5 | | 2.5 | | 3.0 | | ns | | t <sub>FH</sub> | Global clock hold time of fast input | | 0.0 | | 0.0 | | 0.0 | | 0.5 | | ns | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | | 3.2 | | 3.5 | | 4.3 | | 5.0 | ns | | t <sub>CH</sub> | Global clock high time | | 2.0 | | 2.5 | | 3.0 | | 4.0 | | ns | | t <sub>CL</sub> | Global clock low time | | 2.0 | | 2.5 | | 3.0 | | 4.0 | | ns | | t <sub>ASU</sub> | Array clock setup time | | 0.7 | | 0.9 | | 1.1 | | 2.0 | | ns | | t <sub>AH</sub> | Array clock hold time | | 1.8 | | 2.1 | | 2.7 | | 3.0 | | ns | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF | | 5.4 | | 6.6 | | 8.2 | | 10.0 | ns | | t <sub>ACH</sub> | Array clock high time | | 2.5 | | 2.5 | | 3.0 | | 4.0 | | ns | | t <sub>ACL</sub> | Array clock low time | | 2.5 | | 2.5 | | 3.0 | | 4.0 | | ns | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (2) | 2.5 | | 2.5 | | 3.0 | | 4.0 | | ns | | t <sub>ODH</sub> | Output data hold time after clock | C1 = 35 pF (3) | 1.0 | | 1.0 | | 1.0 | | 1.0 | | ns | | t <sub>CNT</sub> | Minimum global clock period | | | 5.7 | | 7.0 | | 8.6 | | 10.0 | ns | | f <sub>CNT</sub> | Maximum internal global clock frequency | (4) | 175.4 | | 142.9 | | 116.3 | | 100.0 | | MHz | | t <sub>ACNT</sub> | Minimum array clock period | | | 5.7 | | 7.0 | | 8.6 | | 10.0 | ns | | Table 2 | 8. EPM7032S Internal Tim | ing Parameter | rs / | lote (1) | | | | | | | | |------------------|--------------------------|---------------|------|-----------------|--|-------|-------|------|--|------|------| | Symbol | Parameter | Conditions | | | | Speed | Grade | | | | Unit | | | | | - | -5 -6 -7 -10 | | | | | | | | | | | | Min | | | | | | | | | | t <sub>PIA</sub> | PIA delay | (7) | | 1.1 1.1 1.4 1.0 | | | | | | | | | $t_{LPA}$ | Low-power adder | (8) | | 12.0 | | 10.0 | | 10.0 | | 11.0 | ns | #### Notes to tables: - These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms. - (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path. - (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking. - (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB. - (5) The $f_{MAX}$ values represent the highest frequency for pipelined data. - (6) Operating conditions: $V_{CCIO} = 3.3 \text{ V} \pm 10\%$ for commercial and industrial use. - (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value. - (8) The $t_{LPA}$ parameter must be added to the $t_{LAD}$ , $t_{LAC}$ , $t_{IC}$ , $t_{EN}$ , $t_{SEXP}$ , $\mathbf{t_{ACL}}$ , and $\mathbf{t_{CPPW}}$ parameters for macrocells running in the low-power mode. Tables 29 and 30 show the EPM7064S AC operating conditions. | Table 2 | 9. EPM7064S External Timi | ing Parameters | (Part | 1 of 2) | No | nte (1) | | | | | | |------------------|---------------------------------------|----------------|-------|---------|-----|---------|-------|-----|-----|------|------| | Symbol | Parameter | Conditions | | | | Speed | Grade | ) | | | Unit | | | | | - | 5 | - | 6 | - | 7 | -1 | 10 | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | t <sub>PD1</sub> | Input to non-registered output | C1 = 35 pF | | 5.0 | | 6.0 | | 7.5 | | 10.0 | ns | | t <sub>PD2</sub> | I/O input to non-registered output | C1 = 35 pF | | 5.0 | | 6.0 | | 7.5 | | 10.0 | ns | | t <sub>SU</sub> | Global clock setup time | | 2.9 | | 3.6 | | 6.0 | | 7.0 | | ns | | t <sub>H</sub> | Global clock hold time | | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>FSU</sub> | Global clock setup time of fast input | | 2.5 | | 2.5 | | 3.0 | | 3.0 | | ns | | t <sub>FH</sub> | Global clock hold time of fast input | | 0.0 | | 0.0 | | 0.5 | | 0.5 | | ns | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | | 3.2 | | 4.0 | | 4.5 | | 5.0 | ns | | t <sub>CH</sub> | Global clock high time | | 2.0 | | 2.5 | | 3.0 | | 4.0 | | ns | | t <sub>CL</sub> | Global clock low time | | 2.0 | | 2.5 | | 3.0 | | 4.0 | | ns | | t <sub>ASU</sub> | Array clock setup time | | 0.7 | | 0.9 | | 3.0 | | 2.0 | | ns | | t <sub>AH</sub> | Array clock hold time | | 1.8 | | 2.1 | | 2.0 | | 3.0 | | ns | | Table 3 | 6. EPM7192S Internal Tir | ning Parameters (Par | t 2 of 2) | Note | (1) | | | | | |-------------------|-----------------------------------|----------------------|-----------|------|-------|-------|-----|------|------| | Symbol | Parameter | Conditions | | | Speed | Grade | | | Unit | | | | | - | 7 | -1 | 10 | -1 | 15 | | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>H</sub> | Register hold time | | 1.7 | | 3.0 | | 4.0 | | ns | | t <sub>FSU</sub> | Register setup time of fast input | | 2.3 | | 3.0 | | 2.0 | | ns | | t <sub>FH</sub> | Register hold time of fast input | | 0.7 | | 0.5 | | 1.0 | | ns | | t <sub>RD</sub> | Register delay | | | 1.4 | | 2.0 | | 1.0 | ns | | t <sub>COMB</sub> | Combinatorial delay | | | 1.2 | | 2.0 | | 1.0 | ns | | $t_{IC}$ | Array clock delay | | | 3.2 | | 5.0 | | 6.0 | ns | | t <sub>EN</sub> | Register enable time | | | 3.1 | | 5.0 | | 6.0 | ns | | $t_{GLOB}$ | Global control delay | | | 2.5 | | 1.0 | | 1.0 | ns | | t <sub>PRE</sub> | Register preset time | | | 2.7 | | 3.0 | | 4.0 | ns | | t <sub>CLR</sub> | Register clear time | | | 2.7 | | 3.0 | | 4.0 | ns | | t <sub>PIA</sub> | PIA delay | (7) | | 2.4 | | 1.0 | | 2.0 | ns | | $t_{LPA}$ | Low-power adder | (8) | | 10.0 | | 11.0 | | 13.0 | ns | #### Notes to tables: - These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms. - (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path. - (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking. - (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB. - (5) The $f_{MAX}$ values represent the highest frequency for pipelined data. - (6) Operating conditions: $V_{CCIO} = 3.3 \text{ V} \pm 10\%$ for commercial and industrial use. - (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value. - (8) The $t_{LPA}$ parameter must be added to the $t_{LAD}$ , $t_{LAC}$ , $t_{IC}$ , $t_{EN}$ , $t_{SEXP}$ , $\mathbf{t_{ACL}}$ , and $\mathbf{t_{CPPW}}$ parameters for macrocells running in the low-power mode. Tables 37 and 38 show the EPM7256S AC operating conditions. | Symbol | Parameter | Conditions | | | haan2 | Grade | | | Unit | |-------------------|------------------------------------------|----------------|--------|-----|-------------|-------|--------|------|-------| | Oymboi | i arameter | Conditions | | 7 | <del></del> | 10 | | 15 | Oiiit | | | | | Min | Max | Min | Max | Min | Max | | | | | 04 05 - 5 | IVIIII | | IVIIII | | IVIIII | | | | t <sub>PD1</sub> | Input to non-registered output | C1 = 35 pF | | 7.5 | | 10.0 | | 15.0 | ns | | t <sub>PD2</sub> | I/O input to non-registered output | C1 = 35 pF | | 7.5 | | 10.0 | | 15.0 | ns | | t <sub>SU</sub> | Global clock setup time | | 3.9 | | 7.0 | | 11.0 | | ns | | t <sub>H</sub> | Global clock hold time | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>FSU</sub> | Global clock setup time of fast input | | 3.0 | | 3.0 | | 3.0 | | ns | | t <sub>FH</sub> | Global clock hold time of fast input | | 0.0 | | 0.5 | | 0.0 | | ns | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | | 4.7 | | 5.0 | | 8.0 | ns | | t <sub>CH</sub> | Global clock high time | | 3.0 | | 4.0 | | 5.0 | | ns | | t <sub>CL</sub> | Global clock low time | | 3.0 | | 4.0 | | 5.0 | | ns | | t <sub>ASU</sub> | Array clock setup time | | 0.8 | | 2.0 | | 4.0 | | ns | | t <sub>AH</sub> | Array clock hold time | | 1.9 | | 3.0 | | 4.0 | | ns | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF | | 7.8 | | 10.0 | | 15.0 | ns | | t <sub>ACH</sub> | Array clock high time | | 3.0 | | 4.0 | | 6.0 | | ns | | t <sub>ACL</sub> | Array clock low time | | 3.0 | | 4.0 | | 6.0 | | ns | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (2) | 3.0 | | 4.0 | | 6.0 | | ns | | t <sub>ODH</sub> | Output data hold time after clock | C1 = 35 pF (3) | 1.0 | | 1.0 | | 1.0 | | ns | | t <sub>CNT</sub> | Minimum global clock period | | | 7.8 | | 10.0 | | 13.0 | ns | | f <sub>CNT</sub> | Maximum internal global clock frequency | (4) | 128.2 | | 100.0 | | 76.9 | | MHz | | t <sub>ACNT</sub> | Minimum array clock period | | | 7.8 | | 10.0 | | 13.0 | ns | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (4) | 128.2 | | 100.0 | | 76.9 | | MHz | | f <sub>MAX</sub> | Maximum clock frequency | (5) | 166.7 | | 125.0 | | 100.0 | | MHz | | Table 39. MAX 7000 I <sub>CC</sub> Equation Constants | | | | |-------------------------------------------------------|------|------|-------| | Device | Α | В | С | | EPM7032 | 1.87 | 0.52 | 0.144 | | EPM7064 | 1.63 | 0.74 | 0.144 | | EPM7096 | 1.63 | 0.74 | 0.144 | | EPM7128E | 1.17 | 0.54 | 0.096 | | EPM7160E | 1.17 | 0.54 | 0.096 | | EPM7192E | 1.17 | 0.54 | 0.096 | | EPM7256E | 1.17 | 0.54 | 0.096 | | EPM7032S | 0.93 | 0.40 | 0.040 | | EPM7064S | 0.93 | 0.40 | 0.040 | | EPM7128S | 0.93 | 0.40 | 0.040 | | EPM7160S | 0.93 | 0.40 | 0.040 | | EPM7192S | 0.93 | 0.40 | 0.040 | | EPM7256S | 0.93 | 0.40 | 0.040 | This calculation provides an $I_{CC}$ estimate based on typical conditions using a pattern of a 16-bit, loadable, enabled, up/down counter in each LAB with no output load. Actual $I_{CC}$ values should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions. Figure 14. I<sub>CC</sub> vs. Frequency for MAX 7000 Devices (Part 2 of 2) Figures 16 through 22 show the package pin-out diagrams for MAX 7000 devices. Figure 16. 44-Pin Package Pin-Out Diagram Package outlines not drawn to scale. ### Notes: - (1) The pin functions shown in parenthesis are only available in MAX 7000E and MAX 7000S devices. - (2) JTAG ports are available in MAX 7000S devices only. Figure 19. 100-Pin Package Pin-Out Diagram Package outline not drawn to scale. Figure 20. 160-Pin Package Pin-Out Diagram Package outline not drawn to scale. # Revision History The information contained in the *MAX 7000 Programmable Logic Device Family Data Sheet* version 6.7 supersedes information published in previous versions. The following changes were made in the *MAX 7000 Programmable Logic Device Family Data Sheet* version 6.7: ## Version 6.7 The following changes were made in the MAX 7000 Programmable Logic Device Family Data Sheet version 6.7: Reference to AN 88: Using the Jam Language for ISP & ICR via an Embedded Processor has been replaced by AN 122: Using Jam STAPL for ISP & ICR via an Embedded Processor. ## Version 6.6 The following changes were made in the MAX 7000 Programmable Logic Device Family Data Sheet version 6.6: - Added Tables 6 through 8. - Added "Programming Sequence" section on page 17 and "Programming Times" section on page 18. ## Version 6.5 The following changes were made in the MAX 7000 Programmable Logic Device Family Data Sheet version 6.5: Updated text on page 16. ## Version 6.4 The following changes were made in the MAX 7000 Programmable Logic Device Family Data Sheet version 6.4: Added Note (5) on page 28. ## Version 6.3 The following changes were made in the MAX 7000 Programmable Logic Device Family Data Sheet version 6.3: ■ Updated the "Open-Drain Output Option (MAX 7000S Devices Only)" section on page 20.