



Welcome to **E-XFL.COM** 

**Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** 

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

## **Applications of Embedded - CPLDs**

| Details                         |                                                              |
|---------------------------------|--------------------------------------------------------------|
| Product Status                  | Obsolete                                                     |
| Programmable Type               | In System Programmable                                       |
| Delay Time tpd(1) Max           | 10 ns                                                        |
| Voltage Supply - Internal       | 4.75V ~ 5.25V                                                |
| Number of Logic Elements/Blocks | 16                                                           |
| Number of Macrocells            | 256                                                          |
| Number of Gates                 | 5000                                                         |
| Number of I/O                   | 164                                                          |
| Operating Temperature           | 0°C ~ 70°C (TA)                                              |
| Mounting Type                   | Surface Mount                                                |
| Package / Case                  | 208-BFQFP Exposed Pad                                        |
| Supplier Device Package         | 208-RQFP (28x28)                                             |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7256src208-10n |
|                                 |                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

The MAX 7000E devices—including the EPM7128E, EPM7160E, EPM7192E, and EPM7256E devices—have several enhanced features: additional global clocking, additional output enable controls, enhanced interconnect resources, fast input registers, and a programmable slew rate.

In-system programmable MAX 7000 devices—called MAX 7000S devices—include the EPM7032S, EPM7064S, EPM7128S, EPM7160S, EPM7192S, and EPM7256S devices. MAX 7000S devices have the enhanced features of MAX 7000E devices as well as JTAG BST circuitry in devices with 128 or more macrocells, ISP, and an open-drain output option. See Table 4.

| Table 4. MAX 7000 Device Feat   | ures                          |                             |                             |
|---------------------------------|-------------------------------|-----------------------------|-----------------------------|
| Feature                         | EPM7032<br>EPM7064<br>EPM7096 | All<br>MAX 7000E<br>Devices | All<br>MAX 7000S<br>Devices |
| ISP via JTAG interface          |                               |                             | ✓                           |
| JTAG BST circuitry              |                               |                             | <b>√</b> (1)                |
| Open-drain output option        |                               |                             | <b>✓</b>                    |
| Fast input registers            |                               | <b>✓</b>                    | ✓                           |
| Six global output enables       |                               | <b>✓</b>                    | ✓                           |
| Two global clocks               |                               | ✓                           | ✓                           |
| Slew-rate control               |                               | <b>✓</b>                    | ✓                           |
| MultiVolt interface (2)         | ✓                             | <b>✓</b>                    | ✓                           |
| Programmable register           | ✓                             | <b>✓</b>                    | ✓                           |
| Parallel expanders              | <b>✓</b>                      | ✓                           | ✓                           |
| Shared expanders                | <b>✓</b>                      | <b>✓</b>                    | <b>✓</b>                    |
| Power-saving mode               | ✓                             | ✓                           | ✓                           |
| Security bit                    | ✓                             | ✓                           | ✓                           |
| PCI-compliant devices available | <b>✓</b>                      | ✓                           | ✓                           |

#### Notes:

- (1) Available only in EPM7128S, EPM7160S, EPM7192S, and EPM7256S devices only.
- (2) The MultiVolt I/O interface is not available in 44-pin packages.

MAX 7000 devices contain from 32 to 256 macrocells that are combined into groups of 16 macrocells, called logic array blocks (LABs). Each macrocell has a programmable-AND/fixed-OR array and a configurable register with independently programmable clock, clock enable, clear, and preset functions. To build complex logic functions, each macrocell can be supplemented with both shareable expander product terms and high-speed parallel expander product terms to provide up to 32 product terms per macrocell.

The MAX 7000 family provides programmable speed/power optimization. Speed-critical portions of a design can run at high speed/full power, while the remaining portions run at reduced speed/low power. This speed/power optimization feature enables the designer to configure one or more macrocells to operate at 50% or lower power while adding only a nominal timing delay. MAX 7000E and MAX 7000S devices also provide an option that reduces the slew rate of the output buffers, minimizing noise transients when non-speed-critical signals are switching. The output drivers of all MAX 7000 devices (except 44-pin devices) can be set for either 3.3-V or 5.0-V operation, allowing MAX 7000 devices to be used in mixed-voltage systems.

The MAX 7000 family is supported by Altera development systems, which are integrated packages that offer schematic, text—including VHDL, Verilog HDL, and the Altera Hardware Description Language (AHDL)—and waveform design entry, compilation and logic synthesis, simulation and timing analysis, and device programming. The software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX-workstation-based EDA tools. The software runs on Windows-based PCs, as well as Sun SPARCstation, and HP 9000 Series 700/800 workstations.



For more information on development tools, see the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet.

# Functional Description

The MAX 7000 architecture includes the following elements:

- Logic array blocks
- Macrocells
- Expander product terms (shareable and parallel)
- Programmable interconnect array
- I/O control blocks

Figure 2. MAX 7000E & MAX 7000S Device Block Diagram



Figure 2 shows the architecture of MAX 7000E and MAX 7000S devices.

**Logic Array Blocks** 

The MAX 7000 device architecture is based on the linking of highperformance, flexible, logic array modules called logic array blocks (LABs). LABs consist of 16-macrocell arrays, as shown in Figures 1 and 2. Multiple LABs are linked together via the programmable interconnect array (PIA), a global bus that is fed by all dedicated inputs, I/O pins, and macrocells.

The compiler can allocate up to three sets of up to five parallel expanders automatically to the macrocells that require additional product terms. Each set of five parallel expanders incurs a small, incremental timing delay ( $t_{PEXP}$ ). For example, if a macrocell requires 14 product terms, the Compiler uses the five dedicated product terms within the macrocell and allocates two sets of parallel expanders; the first set includes five product terms and the second set includes four product terms, increasing the total delay by  $2 \times t_{PEXP}$ .

Two groups of 8 macrocells within each LAB (e.g., macrocells 1 through 8 and 9 through 16) form two chains to lend or borrow parallel expanders. A macrocell borrows parallel expanders from lower-numbered macrocells. For example, macrocell 8 can borrow parallel expanders from macrocell 7, from macrocells 7 and 6, or from macrocells 7, 6, and 5. Within each group of 8, the lowest-numbered macrocell can only lend parallel expanders and the highest-numbered macrocell can only borrow them. Figure 6 shows how parallel expanders can be borrowed from a neighboring macrocell.

Figure 6. Parallel Expanders

Unused product terms in a macrocell can be allocated to a neighboring macrocell.



Figure 8. I/O Control Block of MAX 7000 Devices

## EPM7032, EPM7064 & EPM7096 Devices



### MAX 7000E & MAX 7000S Devices



#### Note:

(1) The open-drain output option is available only in MAX 7000S devices.

When the tri-state buffer control is connected to ground, the output is tri-stated (high impedance) and the I/O pin can be used as a dedicated input. When the tri-state buffer control is connected to  $V_{CC}$ , the output is enabled.

The MAX 7000 architecture provides dual I/O feedback, in which macrocell and pin feedbacks are independent. When an I/O pin is configured as an input, the associated macrocell can be used for buried logic.

# In-System Programmability (ISP)

MAX 7000S devices are in-system programmable via an industry-standard 4-pin Joint Test Action Group (JTAG) interface (IEEE Std. 1149.1-1990). ISP allows quick, efficient iterations during design development and debugging cycles. The MAX 7000S architecture internally generates the high programming voltage required to program EEPROM cells, allowing in-system programming with only a single 5.0 V power supply. During in-system programming, the I/O pins are tri-stated and pulled-up to eliminate board conflicts. The pull-up value is nominally 50 k%.

ISP simplifies the manufacturing flow by allowing devices to be mounted on a printed circuit board with standard in-circuit test equipment before they are programmed. MAX 7000S devices can be programmed by downloading the information via in-circuit testers (ICT), embedded processors, or the Altera MasterBlaster, ByteBlasterMV, ByteBlaster, BitBlaster download cables. (The ByteBlaster cable is obsolete and is replaced by the ByteBlasterMV cable, which can program and configure 2.5-V, 3.3-V, and 5.0-V devices.) Programming the devices after they are placed on the board eliminates lead damage on high-pin-count packages (e.g., QFP packages) due to device handling and allows devices to be reprogrammed after a system has already shipped to the field. For example, product upgrades can be performed in the field via software or modem.

In-system programming can be accomplished with either an adaptive or constant algorithm. An adaptive algorithm reads information from the unit and adapts subsequent programming steps to achieve the fastest possible programming time for that unit. Because some in-circuit testers cannot support an adaptive algorithm, Altera offers devices tested with a constant algorithm. Devices tested to the constant algorithm have an "F" suffix in the ordering code.

The Jam<sup>TM</sup> Standard Test and Programming Language (STAPL) can be used to program MAX 7000S devices with in-circuit testers, PCs, or embedded processor.

The programming times described in Tables 6 through 8 are associated with the worst-case method using the enhanced ISP algorithm.

| able 6. MAX 7000S t <sub>PULSE</sub> & Cycle <sub>TCK</sub> Values |                         |                       |                         |                       |  |  |  |  |
|--------------------------------------------------------------------|-------------------------|-----------------------|-------------------------|-----------------------|--|--|--|--|
| Device Programming Stand-Alone Verification                        |                         |                       |                         |                       |  |  |  |  |
|                                                                    | t <sub>PPULSE</sub> (s) | Cycle <sub>PTCK</sub> | t <sub>VPULSE</sub> (s) | Cycle <sub>VTCK</sub> |  |  |  |  |
| EPM7032S                                                           | 4.02                    | 342,000               | 0.03                    | 200,000               |  |  |  |  |
| EPM7064S                                                           | 4.50                    | 504,000               | 0.03                    | 308,000               |  |  |  |  |
| EPM7128S                                                           | 5.11                    | 832,000               | 0.03                    | 528,000               |  |  |  |  |
| EPM7160S                                                           | 5.35                    | 1,001,000             | 0.03                    | 640,000               |  |  |  |  |
| EPM7192S                                                           | 5.71                    | 1,192,000             | 0.03                    | 764,000               |  |  |  |  |
| EPM7256S                                                           | 6.43                    | 1,603,000             | 0.03                    | 1,024,000             |  |  |  |  |

Tables 7 and 8 show the in-system programming and stand alone verification times for several common test clock frequencies.

| Table 7. MAX 7000S In-System Programming Times for Different Test Clock Frequencies |        |                  |       |       |         |         |         |        |   |  |
|-------------------------------------------------------------------------------------|--------|------------------|-------|-------|---------|---------|---------|--------|---|--|
| Device                                                                              |        | f <sub>TCK</sub> |       |       |         |         |         |        |   |  |
|                                                                                     | 10 MHz | 5 MHz            | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz |   |  |
| EPM7032S                                                                            | 4.06   | 4.09             | 4.19  | 4.36  | 4.71    | 5.73    | 7.44    | 10.86  | s |  |
| EPM7064S                                                                            | 4.55   | 4.60             | 4.76  | 5.01  | 5.51    | 7.02    | 9.54    | 14.58  | S |  |
| EPM7128S                                                                            | 5.19   | 5.27             | 5.52  | 5.94  | 6.77    | 9.27    | 13.43   | 21.75  | S |  |
| EPM7160S                                                                            | 5.45   | 5.55             | 5.85  | 6.35  | 7.35    | 10.35   | 15.36   | 25.37  | S |  |
| EPM7192S                                                                            | 5.83   | 5.95             | 6.30  | 6.90  | 8.09    | 11.67   | 17.63   | 29.55  | S |  |
| EPM7256S                                                                            | 6.59   | 6.75             | 7.23  | 8.03  | 9.64    | 14.45   | 22.46   | 38.49  | S |  |

| Table 8. MAX 7000S Stand-Alone Verification Times for Different Test Clock Frequencies |        |       |       |       |         |         |         |        |       |
|----------------------------------------------------------------------------------------|--------|-------|-------|-------|---------|---------|---------|--------|-------|
| Device                                                                                 |        |       |       | 1     | тск     |         |         |        | Units |
|                                                                                        | 10 MHz | 5 MHz | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz |       |
| EPM7032S                                                                               | 0.05   | 0.07  | 0.13  | 0.23  | 0.43    | 1.03    | 2.03    | 4.03   | s     |
| EPM7064S                                                                               | 0.06   | 0.09  | 0.18  | 0.34  | 0.64    | 1.57    | 3.11    | 6.19   | S     |
| EPM7128S                                                                               | 0.08   | 0.14  | 0.29  | 0.56  | 1.09    | 2.67    | 5.31    | 10.59  | S     |
| EPM7160S                                                                               | 0.09   | 0.16  | 0.35  | 0.67  | 1.31    | 3.23    | 6.43    | 12.83  | S     |
| EPM7192S                                                                               | 0.11   | 0.18  | 0.41  | 0.79  | 1.56    | 3.85    | 7.67    | 15.31  | S     |
| EPM7256S                                                                               | 0.13   | 0.24  | 0.54  | 1.06  | 2.08    | 5.15    | 10.27   | 20.51  | S     |

# Programmable Speed/Power Control

MAX 7000 devices offer a power-saving mode that supports low-power operation across user-defined signal paths or the entire device. This feature allows total power dissipation to be reduced by 50% or more, because most logic applications require only a small fraction of all gates to operate at maximum frequency.

The designer can program each individual macrocell in a MAX 7000 device for either high-speed (i.e., with the Turbo Bit<sup>TM</sup> option turned on) or low-power (i.e., with the Turbo Bit option turned off) operation. As a result, speed-critical paths in the design can run at high speed, while the remaining paths can operate at reduced power. Macrocells that run at low power incur a nominal timing delay adder ( $t_{LPA}$ ) for the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ , and  $t_{SEXP}$ ,  $t_{ACL}$ , and  $t_{CPPW}$  parameters.

## Output Configuration

MAX 7000 device outputs can be programmed to meet a variety of system-level requirements.

## MultiVolt I/O Interface

MAX 7000 devices—except 44-pin devices—support the MultiVolt I/O interface feature, which allows MAX 7000 devices to interface with systems that have differing supply voltages. The 5.0-V devices in all packages can be set for 3.3-V or 5.0-V I/O pin operation. These devices have one set of VCC pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO).

The VCCINT pins must always be connected to a 5.0-V power supply. With a 5.0-V  $V_{\rm CCINT}$  level, input voltage thresholds are at TTL levels, and are therefore compatible with both 3.3-V and 5.0-V inputs.

The VCCIO pins can be connected to either a 3.3-V or a 5.0-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 5.0-V supply, the output levels are compatible with 5.0-V systems. When  $V_{\rm CCIO}$  is connected to a 3.3-V supply, the output high is 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with  $V_{\rm CCIO}$  levels lower than 4.75 V incur a nominally greater timing delay of  $t_{\rm OD2}$  instead of  $t_{\rm OD1}$ .

## Open-Drain Output Option (MAX 7000S Devices Only)

MAX 7000S devices provide an optional open-drain (functionally equivalent to open-collector) output for each I/O pin. This open-drain output enables the device to provide system-level control signals (e.g., interrupt and write enable signals) that can be asserted by any of several devices. It can also provide an additional wired-OR plane.

# IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

MAX 7000 devices support JTAG BST circuitry as specified by IEEE Std. 1149.1-1990. Table 9 describes the JTAG instructions supported by the MAX 7000 family. The pin-out tables (see the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information) show the location of the JTAG control pins for each device. If the JTAG interface is not required, the JTAG pins are available as user I/O pins.

| Table 9. MAX 7000 J | ITAG Instruction                                                     | s                                                                                                                                                                                                                                                                                           |
|---------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JTAG Instruction    | Devices                                                              | Description                                                                                                                                                                                                                                                                                 |
| SAMPLE/PRELOAD      | EPM7128S<br>EPM7160S<br>EPM7192S                                     | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern output at the device pins.                                                                                                                  |
|                     | EPM7256S                                                             | pattern output at the device pins.                                                                                                                                                                                                                                                          |
| EXTEST              | EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S                         | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins.                                                                                                                      |
| BYPASS              | EPM7032S<br>EPM7064S<br>EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through a selected device to adjacent devices during normal device operation.                                                                                                |
| IDCODE              | EPM7032S<br>EPM7064S<br>EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO.                                                                                                                                                                       |
| ISP Instructions    | EPM7032S<br>EPM7064S<br>EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S | These instructions are used when programming MAX 7000S devices via the JTAG ports with the MasterBlaster, ByteBlasterMV, BitBlaster download cable, or using a Jam File (.jam), Jam Byte-Code file (.jbc), or Serial Vector Format file (.svf) via an embedded processor or test equipment. |



Figure 9 shows the timing requirements for the JTAG signals.

Table 12 shows the JTAG timing parameters and values for MAX 7000S devices.

| Table 1           | 2. JTAG Timing Parameters & Values for MAX 70  | 000S De | vices |      |
|-------------------|------------------------------------------------|---------|-------|------|
| Symbol            | Parameter                                      | Min     | Max   | Unit |
| t <sub>JCP</sub>  | TCK clock period                               | 100     |       | ns   |
| t <sub>JCH</sub>  | TCK clock high time                            | 50      |       | ns   |
| t <sub>JCL</sub>  | TCK clock low time                             | 50      |       | ns   |
| t <sub>JPSU</sub> | JTAG port setup time                           | 20      |       | ns   |
| t <sub>JPH</sub>  | JTAG port hold time                            | 45      |       | ns   |
| t <sub>JPCO</sub> | JTAG port clock to output                      |         | 25    | ns   |
| t <sub>JPZX</sub> | JTAG port high impedance to valid output       |         | 25    | ns   |
| t <sub>JPXZ</sub> | JTAG port valid output to high impedance       |         | 25    | ns   |
| t <sub>JSSU</sub> | Capture register setup time                    | 20      |       | ns   |
| t <sub>JSH</sub>  | Capture register hold time                     | 45      |       | ns   |
| t <sub>JSCO</sub> | Update register clock to output                |         | 25    | ns   |
| t <sub>JSZX</sub> | Update register high impedance to valid output |         | 25    | ns   |
| t <sub>JSXZ</sub> | Update register valid output to high impedance |         | 25    | ns   |



For more information, see *Application Note* 39 (*IEEE 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices*).

## **Design Security**

All MAX 7000 devices contain a programmable security bit that controls access to the data programmed into the device. When this bit is programmed, a proprietary design implemented in the device cannot be copied or retrieved. This feature provides a high level of design security because programmed data within EEPROM cells is invisible. The security bit that controls this function, as well as all other programmed data, is reset only when the device is reprogrammed.

## **Generic Testing**

Each MAX 7000 device is functionally tested. Complete testing of each programmable EEPROM bit and all internal logic elements ensures 100% programming yield. AC test measurements are taken under conditions equivalent to those shown in Figure 10. Test patterns can be used and then erased during early stages of the production flow.

## Figure 10. MAX 7000 AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast ground-current transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground. significant reductions in observable noise immunity can result. Numbers in brackets are for 2.5-V devices and outputs. Numbers without brackets are for 3.3-V devices and outputs.



## QFP Carrier & Development Socket

MAX 7000 and MAX 7000E devices in QFP packages with 100 or more pins are shipped in special plastic carriers to protect the QFP leads. The carrier is used with a prototype development socket and special programming hardware available from Altera. This carrier technology makes it possible to program, test, erase, and reprogram a device without exposing the leads to mechanical stress.



For detailed information and carrier dimensions, refer to the *QFP Carrier* & *Development Socket Data Sheet*.



MAX 7000S devices are not shipped in carriers.

# Operating Conditions

Tables 13 through 18 provide information about absolute maximum ratings, recommended operating conditions, operating conditions, and capacitance for 5.0-V MAX 7000 devices.

| Table 1          | Table 13. MAX 7000 5.0-V Device Absolute Maximum Ratings     Note (1) |                                    |      |     |      |  |  |  |  |  |
|------------------|-----------------------------------------------------------------------|------------------------------------|------|-----|------|--|--|--|--|--|
| Symbol           | Parameter                                                             | Conditions                         | Min  | Max | Unit |  |  |  |  |  |
| V <sub>CC</sub>  | Supply voltage                                                        | With respect to ground (2)         | -2.0 | 7.0 | V    |  |  |  |  |  |
| VI               | DC input voltage                                                      | 1                                  | -2.0 | 7.0 | V    |  |  |  |  |  |
| I <sub>OUT</sub> | DC output current, per pin                                            |                                    | -25  | 25  | mA   |  |  |  |  |  |
| T <sub>STG</sub> | Storage temperature                                                   | No bias                            | -65  | 150 | ° C  |  |  |  |  |  |
| T <sub>AMB</sub> | Ambient temperature                                                   | Under bias                         | -65  | 135 | ° C  |  |  |  |  |  |
| T <sub>J</sub>   | Junction temperature                                                  | Ceramic packages, under bias       |      | 150 | °C   |  |  |  |  |  |
|                  |                                                                       | PQFP and RQFP packages, under bias |      | 135 | ° C  |  |  |  |  |  |

| Table 1            | 4. MAX 7000 5.0-V Device Reco                       | ommended Operating Conditions | •              |                          |      |
|--------------------|-----------------------------------------------------|-------------------------------|----------------|--------------------------|------|
| Symbol             | Parameter                                           | Conditions                    | Min            | Max                      | Unit |
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (3), (4), (5)                 | 4.75<br>(4.50) | 5.25<br>(5.50)           | V    |
| V <sub>CCIO</sub>  | Supply voltage for output drivers, 5.0-V operation  | (3), (4)                      | 4.75<br>(4.50) | 5.25<br>(5.50)           | V    |
| ,                  | Supply voltage for output drivers, 3.3-V operation  | (3), (4), (6)                 | 3.00<br>(3.00) | 3.60<br>(3.60)           | V    |
| V <sub>CCISP</sub> | Supply voltage during ISP                           | (7)                           | 4.75           | 5.25                     | V    |
| V <sub>I</sub>     | Input voltage                                       |                               | -0.5 (8)       | V <sub>CCINT</sub> + 0.5 | V    |
| Vo                 | Output voltage                                      |                               | 0              | V <sub>CCIO</sub>        | V    |
| T <sub>A</sub>     | Ambient temperature                                 | For commercial use            | 0              | 70                       | °C   |
|                    |                                                     | For industrial use            | -40            | 85                       | °C   |
| T <sub>J</sub>     | Junction temperature                                | For commercial use            | 0              | 90                       | °C   |
|                    |                                                     | For industrial use            | -40            | 105                      | °C   |
| t <sub>R</sub>     | Input rise time                                     |                               |                | 40                       | ns   |
| t <sub>F</sub>     | Input fall time                                     |                               |                | 40                       | ns   |

## Figure 13. Switching Waveforms



30 Altera Corporation

Register Output to Pin

| Symbol            | Parameter                                                                                 | Conditions     | Speed | Grade -6 | Speed ( | Unit |    |
|-------------------|-------------------------------------------------------------------------------------------|----------------|-------|----------|---------|------|----|
|                   |                                                                                           |                | Min   | Max      | Min     | Max  |    |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                |                |       | 0.4      |         | 0.5  | ns |
| $t_{IO}$          | I/O input pad and buffer delay                                                            |                |       | 0.4      |         | 0.5  | ns |
| t <sub>FIN</sub>  | Fast input delay                                                                          | (2)            |       | 0.8      |         | 1.0  | ns |
| t <sub>SEXP</sub> | Shared expander delay                                                                     |                |       | 3.5      |         | 4.0  | ns |
| $t_{PEXP}$        | Parallel expander delay                                                                   |                |       | 0.8      |         | 0.8  | ns |
| $t_{LAD}$         | Logic array delay                                                                         |                |       | 2.0      |         | 3.0  | ns |
| t <sub>LAC</sub>  | Logic control array delay                                                                 |                |       | 2.0      |         | 3.0  | ns |
| t <sub>IOE</sub>  | Internal output enable delay                                                              | (2)            |       |          |         | 2.0  | ns |
| t <sub>OD1</sub>  | Output buffer and pad delay<br>Slow slew rate = off, V <sub>CCIO</sub> = 5.0 V            | C1 = 35 pF     |       | 2.0      |         | 2.0  | ns |
| t <sub>OD2</sub>  | Output buffer and pad delay<br>Slow slew rate = off, V <sub>CCIO</sub> = 3.3 V            | C1 = 35 pF (7) |       | 2.5      |         | 2.5  | ns |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>Slow slew rate = on,<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V | C1 = 35 pF (2) |       | 7.0      |         | 7.0  | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay<br>Slow slew rate = off, V <sub>CCIO</sub> = 5.0 V             | C1 = 35 pF     |       | 4.0      |         | 4.0  | ns |
| t <sub>ZX2</sub>  | Output buffer enable delay<br>Slow slew rate = off, V <sub>CCIO</sub> = 3.3 V             | C1 = 35 pF (7) |       | 4.5      |         | 4.5  | ns |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V   | C1 = 35 pF (2) |       | 9.0      |         | 9.0  | ns |
| $t_{XZ}$          | Output buffer disable delay                                                               | C1 = 5 pF      |       | 4.0      |         | 4.0  | ns |
| $t_{SU}$          | Register setup time                                                                       |                | 3.0   |          | 3.0     |      | ns |
| $t_H$             | Register hold time                                                                        |                | 1.5   |          | 2.0     |      | ns |
| t <sub>FSU</sub>  | Register setup time of fast input                                                         | (2)            | 2.5   |          | 3.0     |      | ns |
| $t_{FH}$          | Register hold time of fast input                                                          | (2)            | 0.5   |          | 0.5     |      | ns |
| $t_{RD}$          | Register delay                                                                            |                |       | 0.8      |         | 1.0  | ns |
| t <sub>COMB</sub> | Combinatorial delay                                                                       |                |       | 0.8      |         | 1.0  | ns |
| t <sub>IC</sub>   | Array clock delay                                                                         |                |       | 2.5      |         | 3.0  | ns |
| t <sub>EN</sub>   | Register enable time                                                                      |                |       | 2.0      |         | 3.0  | ns |
| t <sub>GLOB</sub> | Global control delay                                                                      |                |       | 0.8      |         | 1.0  | ns |
| t <sub>PRE</sub>  | Register preset time                                                                      |                |       | 2.0      |         | 2.0  | ns |
| t <sub>CLR</sub>  | Register clear time                                                                       |                |       | 2.0      |         | 2.0  | ns |
| t <sub>PIA</sub>  | PIA delay                                                                                 |                |       | 0.8      |         | 1.0  | ns |
| $t_{LPA}$         | Low-power adder                                                                           | (8)            |       | 10.0     |         | 10.0 | ns |

| Table 2           | 21. MAX 7000 & MAX 7000E Ext             | ernal Timing Param | eters Note | (1)         |        |      |     |  |  |
|-------------------|------------------------------------------|--------------------|------------|-------------|--------|------|-----|--|--|
| Symbol            | Parameter                                | Conditions         |            | Speed Grade |        |      |     |  |  |
|                   |                                          |                    | MAX 700    | 0E (-10P)   | MAX 70 |      |     |  |  |
|                   |                                          |                    | Min        | Max         | Min    | Max  |     |  |  |
| t <sub>PD1</sub>  | Input to non-registered output           | C1 = 35 pF         |            | 10.0        |        | 10.0 | ns  |  |  |
| t <sub>PD2</sub>  | I/O input to non-registered output       | C1 = 35 pF         |            | 10.0        |        | 10.0 | ns  |  |  |
| t <sub>SU</sub>   | Global clock setup time                  |                    | 7.0        |             | 8.0    |      | ns  |  |  |
| t <sub>H</sub>    | Global clock hold time                   |                    | 0.0        |             | 0.0    |      | ns  |  |  |
| t <sub>FSU</sub>  | Global clock setup time of fast input    | (2)                | 3.0        |             | 3.0    |      | ns  |  |  |
| t <sub>FH</sub>   | Global clock hold time of fast input     | (2)                | 0.5        |             | 0.5    |      | ns  |  |  |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF         |            | 5.0         |        | 5    | ns  |  |  |
| t <sub>CH</sub>   | Global clock high time                   |                    | 4.0        |             | 4.0    |      | ns  |  |  |
| t <sub>CL</sub>   | Global clock low time                    |                    | 4.0        |             | 4.0    |      | ns  |  |  |
| t <sub>ASU</sub>  | Array clock setup time                   |                    | 2.0        |             | 3.0    |      | ns  |  |  |
| t <sub>AH</sub>   | Array clock hold time                    |                    | 3.0        |             | 3.0    |      | ns  |  |  |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF         |            | 10.0        |        | 10.0 | ns  |  |  |
| t <sub>ACH</sub>  | Array clock high time                    |                    | 4.0        |             | 4.0    |      | ns  |  |  |
| t <sub>ACL</sub>  | Array clock low time                     |                    | 4.0        |             | 4.0    |      | ns  |  |  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)                | 4.0        |             | 4.0    |      | ns  |  |  |
| t <sub>ODH</sub>  | Output data hold time after clock        | C1 = 35 pF (4)     | 1.0        |             | 1.0    |      | ns  |  |  |
| t <sub>CNT</sub>  | Minimum global clock period              |                    |            | 10.0        |        | 10.0 | ns  |  |  |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (5)                | 100.0      |             | 100.0  |      | MHz |  |  |
| t <sub>ACNT</sub> | Minimum array clock period               |                    |            | 10.0        |        | 10.0 | ns  |  |  |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (5)                | 100.0      |             | 100.0  |      | MHz |  |  |
| f <sub>MAX</sub>  | Maximum clock frequency                  | (6)                | 125.0      |             | 125.0  |      | MHz |  |  |

| Table 2           | 5. MAX 7000 & MAX 7000E                  | External Timing I | Paramete    | ers / | lote (1) |      |      |      |      |
|-------------------|------------------------------------------|-------------------|-------------|-------|----------|------|------|------|------|
| Symbol            | Parameter                                | Conditions        | Speed Grade |       |          |      |      |      | Unit |
|                   |                                          |                   | -           | 15    | -1       | 5T   | -2   | 20   |      |
|                   |                                          |                   | Min         | Max   | Min      | Max  | Min  | Max  |      |
| t <sub>PD1</sub>  | Input to non-registered output           | C1 = 35 pF        |             | 15.0  |          | 15.0 |      | 20.0 | ns   |
| t <sub>PD2</sub>  | I/O input to non-registered output       | C1 = 35 pF        |             | 15.0  |          | 15.0 |      | 20.0 | ns   |
| t <sub>SU</sub>   | Global clock setup time                  |                   | 11.0        |       | 11.0     |      | 12.0 |      | ns   |
| t <sub>H</sub>    | Global clock hold time                   |                   | 0.0         |       | 0.0      |      | 0.0  |      | ns   |
| t <sub>FSU</sub>  | Global clock setup time of fast input    | (2)               | 3.0         |       | -        |      | 5.0  |      | ns   |
| t <sub>FH</sub>   | Global clock hold time of fast input     | (2)               | 0.0         |       | -        |      | 0.0  |      | ns   |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF        |             | 8.0   |          | 8.0  |      | 12.0 | ns   |
| t <sub>CH</sub>   | Global clock high time                   |                   | 5.0         |       | 6.0      |      | 6.0  |      | ns   |
| t <sub>CL</sub>   | Global clock low time                    |                   | 5.0         |       | 6.0      |      | 6.0  |      | ns   |
| t <sub>ASU</sub>  | Array clock setup time                   |                   | 4.0         |       | 4.0      |      | 5.0  |      | ns   |
| t <sub>AH</sub>   | Array clock hold time                    |                   | 4.0         |       | 4.0      |      | 5.0  |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF        |             | 15.0  |          | 15.0 |      | 20.0 | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                   | 6.0         |       | 6.5      |      | 8.0  |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                   | 6.0         |       | 6.5      |      | 8.0  |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)               | 6.0         |       | 6.5      |      | 8.0  |      | ns   |
| t <sub>ODH</sub>  | Output data hold time after clock        | C1 = 35 pF (4)    | 1.0         |       | 1.0      |      | 1.0  |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock period              |                   |             | 13.0  |          | 13.0 |      | 16.0 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (5)               | 76.9        |       | 76.9     |      | 62.5 |      | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period               |                   |             | 13.0  |          | 13.0 |      | 16.0 | ns   |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (5)               | 76.9        |       | 76.9     |      | 62.5 |      | MHz  |
| f <sub>MAX</sub>  | Maximum clock frequency                  | (6)               | 100         |       | 83.3     | _    | 83.3 | _    | MHz  |

Tables 31 and 32 show the EPM7128S AC operating conditions.

| Table 31. EPM7128S External Timing Parameters Note (1) |                                          |                |             |     |       |     |       |      |       |      |      |
|--------------------------------------------------------|------------------------------------------|----------------|-------------|-----|-------|-----|-------|------|-------|------|------|
| Symbol                                                 | Parameter                                | Conditions     | Speed Grade |     |       |     |       |      |       |      | Unit |
|                                                        |                                          |                | -6          |     | -7    |     | -10   |      | -15   |      | •    |
|                                                        |                                          |                | Min         | Max | Min   | Max | Min   | Max  | Min   | Max  |      |
| t <sub>PD1</sub>                                       | Input to non-registered output           | C1 = 35 pF     |             | 6.0 |       | 7.5 |       | 10.0 |       | 15.0 | ns   |
| t <sub>PD2</sub>                                       | I/O input to non-registered output       | C1 = 35 pF     |             | 6.0 |       | 7.5 |       | 10.0 |       | 15.0 | ns   |
| t <sub>SU</sub>                                        | Global clock setup time                  |                | 3.4         |     | 6.0   |     | 7.0   |      | 11.0  |      | ns   |
| t <sub>H</sub>                                         | Global clock hold time                   |                | 0.0         |     | 0.0   |     | 0.0   |      | 0.0   |      | ns   |
| t <sub>FSU</sub>                                       | Global clock setup time of fast input    |                | 2.5         |     | 3.0   |     | 3.0   |      | 3.0   |      | ns   |
| t <sub>FH</sub>                                        | Global clock hold time of fast input     |                | 0.0         |     | 0.5   |     | 0.5   |      | 0.0   |      | ns   |
| t <sub>CO1</sub>                                       | Global clock to output delay             | C1 = 35 pF     |             | 4.0 |       | 4.5 |       | 5.0  |       | 8.0  | ns   |
| t <sub>CH</sub>                                        | Global clock high time                   |                | 3.0         |     | 3.0   |     | 4.0   |      | 5.0   |      | ns   |
| t <sub>CL</sub>                                        | Global clock low time                    |                | 3.0         |     | 3.0   |     | 4.0   |      | 5.0   |      | ns   |
| t <sub>ASU</sub>                                       | Array clock setup time                   |                | 0.9         |     | 3.0   |     | 2.0   |      | 4.0   |      | ns   |
| t <sub>AH</sub>                                        | Array clock hold time                    |                | 1.8         |     | 2.0   |     | 5.0   |      | 4.0   |      | ns   |
| t <sub>ACO1</sub>                                      | Array clock to output delay              | C1 = 35 pF     |             | 6.5 |       | 7.5 |       | 10.0 |       | 15.0 | ns   |
| t <sub>ACH</sub>                                       | Array clock high time                    |                | 3.0         |     | 3.0   |     | 4.0   |      | 6.0   |      | ns   |
| t <sub>ACL</sub>                                       | Array clock low time                     |                | 3.0         |     | 3.0   |     | 4.0   |      | 6.0   |      | ns   |
| t <sub>CPPW</sub>                                      | Minimum pulse width for clear and preset | (2)            | 3.0         |     | 3.0   |     | 4.0   |      | 6.0   |      | ns   |
| t <sub>ODH</sub>                                       | Output data hold time after clock        | C1 = 35 pF (3) | 1.0         |     | 1.0   |     | 1.0   |      | 1.0   |      | ns   |
| t <sub>CNT</sub>                                       | Minimum global clock period              |                |             | 6.8 |       | 8.0 |       | 10.0 |       | 13.0 | ns   |
| f <sub>CNT</sub>                                       | Maximum internal global clock frequency  | (4)            | 147.1       |     | 125.0 |     | 100.0 |      | 76.9  |      | MHz  |
| t <sub>ACNT</sub>                                      | Minimum array clock period               |                |             | 6.8 |       | 8.0 |       | 10.0 |       | 13.0 | ns   |
| f <sub>ACNT</sub>                                      | Maximum internal array clock frequency   | (4)            | 147.1       |     | 125.0 |     | 100.0 |      | 76.9  |      | MHz  |
| f <sub>MAX</sub>                                       | Maximum clock frequency                  | (5)            | 166.7       |     | 166.7 |     | 125.0 |      | 100.0 |      | MHz  |

| Symbol            | Parameter                         | Conditions     | Speed Grade |      |     |      |     |      |    |
|-------------------|-----------------------------------|----------------|-------------|------|-----|------|-----|------|----|
|                   |                                   |                | -7          |      | -10 |      | -15 |      |    |
|                   |                                   |                | Min         | Max  | Min | Max  | Min | Max  |    |
| t <sub>IN</sub>   | Input pad and buffer delay        |                |             | 0.3  |     | 0.5  |     | 2.0  | ns |
| t <sub>IO</sub>   | I/O input pad and buffer delay    |                |             | 0.3  |     | 0.5  |     | 2.0  | ns |
| t <sub>FIN</sub>  | Fast input delay                  |                |             | 3.4  |     | 1.0  |     | 2.0  | ns |
| t <sub>SEXP</sub> | Shared expander delay             |                |             | 3.9  |     | 5.0  |     | 8.0  | ns |
| $t_{PEXP}$        | Parallel expander delay           |                |             | 1.1  |     | 0.8  |     | 1.0  | ns |
| $t_{LAD}$         | Logic array delay                 |                |             | 2.6  |     | 5.0  |     | 6.0  | ns |
| t <sub>LAC</sub>  | Logic control array delay         |                |             | 2.6  |     | 5.0  |     | 6.0  | ns |
| t <sub>IOE</sub>  | Internal output enable delay      |                |             | 0.8  |     | 2.0  |     | 3.0  | ns |
| t <sub>OD1</sub>  | Output buffer and pad delay       | C1 = 35 pF     |             | 0.5  |     | 1.5  |     | 4.0  | ns |
| t <sub>OD2</sub>  | Output buffer and pad delay       | C1 = 35 pF (6) |             | 1.0  |     | 2.0  |     | 5.0  | ns |
| t <sub>OD3</sub>  | Output buffer and pad delay       | C1 = 35 pF     |             | 5.5  |     | 5.5  |     | 8.0  | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay        | C1 = 35 pF     |             | 4.0  |     | 5.0  |     | 6.0  | ns |
| t <sub>ZX2</sub>  | Output buffer enable delay        | C1 = 35 pF (6) |             | 4.5  |     | 5.5  |     | 7.0  | ns |
| t <sub>ZX3</sub>  | Output buffer enable delay        | C1 = 35 pF     |             | 9.0  |     | 9.0  |     | 10.0 | ns |
| $t_{XZ}$          | Output buffer disable delay       | C1 = 5 pF      |             | 4.0  |     | 5.0  |     | 6.0  | ns |
| t <sub>SU</sub>   | Register setup time               |                | 1.1         |      | 2.0 |      | 4.0 |      | ns |
| t <sub>H</sub>    | Register hold time                |                | 1.6         |      | 3.0 |      | 4.0 |      | ns |
| t <sub>FSU</sub>  | Register setup time of fast input |                | 2.4         |      | 3.0 |      | 2.0 |      | ns |
| t <sub>FH</sub>   | Register hold time of fast input  |                | 0.6         |      | 0.5 |      | 1.0 |      | ns |
| $t_{RD}$          | Register delay                    |                |             | 1.1  |     | 2.0  |     | 1.0  | ns |
| t <sub>COMB</sub> | Combinatorial delay               |                |             | 1.1  |     | 2.0  |     | 1.0  | ns |
| t <sub>IC</sub>   | Array clock delay                 |                |             | 2.9  |     | 5.0  |     | 6.0  | ns |
| $t_{EN}$          | Register enable time              |                |             | 2.6  |     | 5.0  |     | 6.0  | ns |
| t <sub>GLOB</sub> | Global control delay              |                |             | 2.8  |     | 1.0  |     | 1.0  | ns |
| t <sub>PRE</sub>  | Register preset time              |                |             | 2.7  |     | 3.0  |     | 4.0  | ns |
| t <sub>CLR</sub>  | Register clear time               |                |             | 2.7  |     | 3.0  |     | 4.0  | ns |
| t <sub>PIA</sub>  | PIA delay                         | (7)            |             | 3.0  |     | 1.0  |     | 2.0  | ns |
| t <sub>LPA</sub>  | Low-power adder                   | (8)            |             | 10.0 | İ   | 11.0 |     | 13.0 | ns |

Figure 14. I<sub>CC</sub> vs. Frequency for MAX 7000 Devices (Part 2 of 2)





# Revision History

The information contained in the *MAX 7000 Programmable Logic Device Family Data Sheet* version 6.7 supersedes information published in previous versions. The following changes were made in the *MAX 7000 Programmable Logic Device Family Data Sheet* version 6.7:

## Version 6.7

The following changes were made in the MAX 7000 Programmable Logic Device Family Data Sheet version 6.7:

Reference to AN 88: Using the Jam Language for ISP & ICR via an Embedded Processor has been replaced by AN 122: Using Jam STAPL for ISP & ICR via an Embedded Processor.

## Version 6.6

The following changes were made in the MAX 7000 Programmable Logic Device Family Data Sheet version 6.6:

- Added Tables 6 through 8.
- Added "Programming Sequence" section on page 17 and "Programming Times" section on page 18.

## Version 6.5

The following changes were made in the MAX 7000 Programmable Logic Device Family Data Sheet version 6.5:

Updated text on page 16.

### Version 6.4

The following changes were made in the MAX 7000 Programmable Logic Device Family Data Sheet version 6.4:

Added Note (5) on page 28.

### Version 6.3

The following changes were made in the MAX 7000 Programmable Logic Device Family Data Sheet version 6.3:

■ Updated the "Open-Drain Output Option (MAX 7000S Devices Only)" section on page 20.