#### Intel - 5AGTFC7H3F35I3N Datasheet





Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 11460                                                      |
| Number of Logic Elements/Cells | 242000                                                     |
| Total RAM Bits                 | 15470592                                                   |
| Number of I/O                  | 544                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 1.12V ~ 1.18V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                         |
| Package / Case                 | 1152-BBGA, FCBGA Exposed Pad                               |
| Supplier Device Package        | 1152-FBGA (35x35)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5agtfc7h3f35i3n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Symbol                     | Description                    | Minimum | Maximum | Unit |
|----------------------------|--------------------------------|---------|---------|------|
| V <sub>CCPLL_HPS</sub>     | HPS PLL analog power supply    | -0.50   | 3.25    | V    |
| V <sub>CC_AUX_SHARED</sub> | HPS auxiliary power supply     | -0.50   | 3.25    | V    |
| I <sub>OUT</sub>           | DC output current per pin      | -25     | 40      | mA   |
| T <sub>J</sub>             | Operating junction temperature | -55     | 125     | °C   |
| T <sub>STG</sub>           | Storage temperature (no bias)  | -65     | 150     | °C   |

# Maximum Allowed Overshoot and Undershoot Voltage

During transitions, input signals may overshoot to the voltage listed in the following table and undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.

The maximum allowed overshoot duration is specified as a percentage of high time over the lifetime of the device. A DC signal is equivalent to 100% duty cycle.

For example, a signal that overshoots to 4.00 V can only be at 4.00 V for ~15% over the lifetime of the device; for a device lifetime of 10 years, this amounts to 1.5 years.

#### Table 1-2: Maximum Allowed Overshoot During Transitions for Arria V Devices

This table lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage of device lifetime.

1-3



# **Transceiver Power Supply Operating Conditions**

| Table 1-4: Transceiver Power Supply Operating Conditions for Arria V Device | es |
|-----------------------------------------------------------------------------|----|
|-----------------------------------------------------------------------------|----|

| Symbol                | Description                                           | Minimum <sup>(5)</sup> | Typical                 | Maximum <sup>(5)</sup> | Unit |  |
|-----------------------|-------------------------------------------------------|------------------------|-------------------------|------------------------|------|--|
| V <sub>CCA_GXBL</sub> | Transceiver high voltage power (left side)            | 2.375                  | 2.500                   | 2.625                  | V    |  |
| V <sub>CCA_GXBR</sub> | Transceiver high voltage power (right side)           | 2.373                  | 2.300                   | 2.025                  | v    |  |
| V <sub>CCR_GXBL</sub> | GX and SX speed grades—receiver power (left side)     | 1.08/1.12              | 1.1/1.15 <sup>(6)</sup> | 1.14/1.18              | V    |  |
| V <sub>CCR_GXBR</sub> | GX and SX speed grades—receiver power (right side)    | 1.00/1.12              | 1.1/1.13                | 1.14/1.10              | v    |  |
| V <sub>CCR_GXBL</sub> | GT and ST speed grades—receiver power (left side)     | 1.17 1.20              |                         | 1.23                   | V    |  |
| V <sub>CCR_GXBR</sub> | GT and ST speed grades—receiver power (right side)    |                        |                         | 1.23                   | v    |  |
| V <sub>CCT_GXBL</sub> | GX and SX speed grades—transmitter power (left side)  | 1.00/1.10              | 1.1/1.15 <sup>(6)</sup> | 1.14/1.18              | V    |  |
| V <sub>CCT_GXBR</sub> | GX and SX speed grades—transmitter power (right side) | 1.08/1.12              |                         |                        | v    |  |
| V <sub>CCT_GXBL</sub> | GT and ST speed grades—transmitter power (left side)  | 1.17                   | 1.20                    | 1.23                   | V    |  |
| V <sub>CCT_GXBR</sub> | GT and ST speed grades—transmitter power (right side) | 1.17                   | 1.20                    | 1.23                   | V    |  |
| V <sub>CCH_GXBL</sub> | Transmitter output buffer power (left side)           | 1.425                  | 1.500                   | 1.575                  | V    |  |
| V <sub>CCH_GXBR</sub> | Transmitter output buffer power (right side)          | 1.425                  | 1.300                   | 1.373                  | v    |  |

<sup>(5)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

<sup>(6)</sup> For data rate <=3.2 Gbps, connect V<sub>CCR\_GXBL/R</sub>, V<sub>CCT\_GXBL/R</sub>, or V<sub>CCL\_GXBL/R</sub> to either 1.1-V or 1.15-V power supply. For data rate >3.2 Gbps, connect V<sub>CCR\_GXBL/R</sub>, V<sub>CCT\_GXBL/R</sub>, or V<sub>CCL\_GXBL/R</sub> to a 1.15-V power supply. For details, refer to the Arria V GT, GX, ST, and SX Device Family Pin Connection Guidelines.



| I/O Standard                       |                                                                                                                                                                                                                                                                                                                     | V <sub>CCIO</sub> (V) | )                 |                                | V <sub>ID</sub> (mV) <sup>(16)</sup> |                                 |       | $V_{ICM(DC)}(V)$                |       | ١     | / <sub>OD</sub> (V) <sup>(17</sup> |      | ١     | V <sub>OCM</sub> (V) <sup>(</sup> | 17)(18) |
|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------------------|--------------------------------|--------------------------------------|---------------------------------|-------|---------------------------------|-------|-------|------------------------------------|------|-------|-----------------------------------|---------|
|                                    | Min                                                                                                                                                                                                                                                                                                                 | Тур                   | Мах               | Min                            | Condition                            | Мах                             | Min   | Condition                       | Мах   | Min   | Тур                                | Max  | Min   | Тур                               | Max     |
| PCML                               | Transmitter, receiver, and input reference clock pins of high-speed transceivers use the PCML I/O standard. For transmitter, receiver reference clock I/O pin specifications, refer to Transceiver Specifications for Arria V GX and SX Devices and Transceiver Specification for Arria V GT and ST Devices tables. |                       |                   |                                |                                      |                                 |       |                                 |       |       |                                    |      |       |                                   |         |
| 2.5 V                              |                                                                                                                                                                                                                                                                                                                     | 100                   | V <sub>CM</sub> = |                                | 0.05                                 | D <sub>MAX</sub> ≤<br>1.25 Gbps | 1.80  | 0.247                           |       | 0.6   | 1.125                              | 1.25 | 1.375 |                                   |         |
| LVDS <sup>(19)</sup>               | 2.375                                                                                                                                                                                                                                                                                                               | 2.3                   | 2.023             | 100                            | 1.25 V                               |                                 | 1.05  | D <sub>MAX</sub> ><br>1.25 Gbps | 1.55  | 0.247 | 0.247 —                            | 0.0  | 1.125 | 1.25                              | 1.575   |
| RSDS<br>(HIO) <sup>(20)</sup>      | 2.375                                                                                                                                                                                                                                                                                                               | 2.5                   | 2.625             | 100                            | V <sub>CM</sub> =<br>1.25 V          |                                 | 0.25  |                                 | 1.45  | 0.1   | 0.2                                | 0.6  | 0.5   | 1.2                               | 1.4     |
| Mini-LVDS<br>(HIO) <sup>(21)</sup> | 2.375                                                                                                                                                                                                                                                                                                               | 2.5                   | 2.625             | 200                            |                                      | 600                             | 0.300 |                                 | 1.425 | 0.25  | _                                  | 0.6  | 1     | 1.2                               | 1.4     |
| LVPECL <sup>(22)</sup>             | (22)                                                                                                                                                                                                                                                                                                                |                       | 0.60              | D <sub>MAX</sub> ≤<br>700 Mbps | 1.80                                 |                                 |       |                                 |       |       |                                    |      |       |                                   |         |
|                                    |                                                                                                                                                                                                                                                                                                                     | _                     |                   | 300                            |                                      |                                 | 1.00  | D <sub>MAX</sub> ><br>700 Mbps  | 1.60  |       | _                                  |      |       |                                   |         |

#### **Related Information**

- Transceiver Specifications for Arria V GX and SX Devices on page 1-23 Provides the specifications for transmitter, receiver, and reference clock I/O pin.
- $^{(16)}$  The minimum V<sub>ID</sub> value is applicable over the entire common mode range, V<sub>CM</sub>.
- <sup>(17)</sup>  $R_{\rm L}$  range:  $90 \le R_{\rm L} \le 110 \ \Omega$ .
- <sup>(18)</sup> This applies to default pre-emphasis setting only.
- <sup>(19)</sup> For optimized LVDS receiver performance, the receiver voltage input range must be within 1.0 V to 1.6 V for data rates above 1.25 Gbps and 0 V to 1.85 V for data rates below 1.25 Gbps.
- <sup>(20)</sup> For optimized RSDS receiver performance, the receiver voltage input range must be within 0.25 V to 1.45 V.
- <sup>(21)</sup> For optimized Mini-LVDS receiver performance, the receiver voltage input range must be within 0.3 V to 1.425 V.
- <sup>(22)</sup> For optimized LVPECL receiver performance, the receiver voltage input range must be within 0.85 V to 1.75 V for data rates above 700 Mbps and 0.45 V to 1.95 V for data rates below 700 Mbps.



# **High-Speed I/O Specifications**

# Table 1-40: High-Speed I/O Specifications for Arria V Devices

When J = 3 to 10, use the serializer/deserializer (SERDES) block. When J = 1 or 2, bypass the SERDES block.

For LVDS applications, you must use the PLLs in integer PLL mode.

The Arria V devices support the following output standards using true LVDS output buffer types on all I/O banks.

- True RSDS output standard with data rates of up to 360 Mbps
- True mini-LVDS output standard with data rates of up to 400 Mbps

|                                                                                             | Symbol                                                                                      | Condition                                  | -I3, -C4 |     | -I5, -C5 |      |     | -C6     |      |     | Unit                |      |
|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--------------------------------------------|----------|-----|----------|------|-----|---------|------|-----|---------------------|------|
|                                                                                             | Synibol                                                                                     |                                            | Min      | Тур | Max      | Min  | Тур | Мах     | Min  | Тур | Max                 | Onic |
| f <sub>HSCLK_in</sub> (input clock frequency) True<br>Differential I/O Standards            |                                                                                             | Clock boost factor W<br>= 1 to $40^{(72)}$ | 5        | _   | 800      | 5    | _   | 750     | 5    | _   | 625                 | MHz  |
| f <sub>HSCLK_in</sub> (input clock frequency)<br>Single-Ended I/O Standards <sup>(73)</sup> |                                                                                             | Clock boost factor W<br>= 1 to $40^{(72)}$ | 5        | _   | 625      | 5    | _   | 625     | 5    |     | 500                 | MHz  |
| f <sub>HSCLK_in</sub> (inp<br>Single-Ended                                                  | f <sub>HSCLK_in</sub> (input clock frequency)<br>Single-Ended I/O Standards <sup>(74)</sup> |                                            | 5        |     | 420      | 5    | _   | 420     | 5    | _   | 420                 | MHz  |
| f <sub>HSCLK_OUT</sub> (                                                                    | f <sub>HSCLK_OUT</sub> (output clock frequency)                                             |                                            | 5        | _   | 625(75)  | 5    | _   | 625(75) | 5    | _   | 500 <sup>(75)</sup> | MHz  |
| Transmitter                                                                                 | True Differential I/O<br>Standards - f <sub>HSDR</sub> (data<br>rate)                       | SERDES factor J =3 to $10^{(76)}$          | (77)     |     | 1250     | (77) |     | 1250    | (77) |     | 1050                | Mbps |

<sup>(73)</sup> This applies to DPA and soft-CDR modes only.





<sup>&</sup>lt;sup>(72)</sup> Clock boost factor (W) is the ratio between the input data rate and the input clock rate.

<sup>&</sup>lt;sup>(74)</sup> This applies to non-DPA mode only.

<sup>&</sup>lt;sup>(75)</sup> This is achieved by using the LVDS clock network.

 $<sup>^{(76)}</sup>$  The  $F_{max}$  specification is based on the fast clock used for serial data. The interface  $F_{max}$  is also dependent on the parallel clock domain which is design dependent and requires timing analysis.

<sup>&</sup>lt;sup>(77)</sup> The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate.

#### Figure 1-9: SPI Master Timing Diagram



#### Table 1-53: SPI Slave Timing Requirements for Arria V Devices

The setup and hold times can be used for Texas Instruments SSP mode and National Semiconductor Microwire mode.

| Symbol            | Description                                     | Min | Max | Unit |
|-------------------|-------------------------------------------------|-----|-----|------|
| T <sub>clk</sub>  | CLK clock period                                | 20  |     | ns   |
| T <sub>s</sub>    | MOSI Setup time                                 | 5   |     | ns   |
| T <sub>h</sub>    | MOSI Hold time                                  | 5   |     | ns   |
| T <sub>suss</sub> | Setup time SPI_SS valid before first clock edge | 8   |     | ns   |
| T <sub>hss</sub>  | Hold time SPI_SS valid after last clock edge    | 8   |     | ns   |
| T <sub>d</sub>    | MISO output delay                               |     | 6   | ns   |



# Table 1-57: RGMII RX Timing Requirements for Arria V Devices

| Symbol                        | Description            | Min | Тур | Unit |
|-------------------------------|------------------------|-----|-----|------|
| T <sub>clk</sub> (1000Base-T) | RX_CLK clock period    |     | 8   | ns   |
| T <sub>clk</sub> (100Base-T)  | RX_CLK clock period    |     | 40  | ns   |
| T <sub>clk</sub> (10Base-T)   | RX_CLK clock period    |     | 400 | ns   |
| T <sub>su</sub>               | RX_D/RX_CTL setup time | 1   |     | ns   |
| T <sub>h</sub>                | RX_D/RX_CTL hold time  | 1   | —   | ns   |

# Figure 1-14: RGMII RX Timing Diagram



# Table 1-58: Management Data Input/Output (MDIO) Timing Requirements for Arria V Devices

| Symbol           | Description                   | Min | Тур | Мах | Unit |
|------------------|-------------------------------|-----|-----|-----|------|
| T <sub>clk</sub> | MDC clock period              | _   | 400 | _   | ns   |
| T <sub>d</sub>   | MDC to MDIO output data delay | 10  |     | 20  | ns   |
| T <sub>s</sub>   | Setup time for MDIO data      | 10  |     | _   | ns   |
| T <sub>h</sub>   | Hold time for MDIO data       | 0   | _   |     | ns   |



# Figure 1-16: I<sup>2</sup>C Timing Diagram



# **NAND Timing Characteristics**

#### Table 1-60: NAND ONFI 1.0 Timing Requirements for Arria V Devices

The NAND controller supports Open NAND FLASH Interface (ONFI) 1.0 Mode 5 timing as well as legacy NAND devices. This table lists the requirements for ONFI 1.0 mode 5 timing. The HPS NAND controller can meet this timing by programming the c4 output of the main HPS PLL and timing registers provided in the NAND controller.

| Symbol                             | Description                                     | Min | Max | Unit |
|------------------------------------|-------------------------------------------------|-----|-----|------|
| T <sub>wp</sub> <sup>(89)</sup>    | Write enable pulse width                        | 10  | _   | ns   |
| T <sub>wh</sub> <sup>(89)</sup>    | Write enable hold time                          | 7   |     | ns   |
| T <sub>rp</sub> <sup>(89)</sup>    | Read enable pulse width                         | 10  |     | ns   |
| T <sub>reh</sub> <sup>(89)</sup>   | Read enable hold time                           | 7   |     | ns   |
| T <sub>clesu</sub> <sup>(89)</sup> | Command latch enable to write enable setup time | 10  |     | ns   |
| T <sub>cleh</sub> <sup>(89)</sup>  | Command latch enable to write enable hold time  | 5   |     | ns   |
| T <sub>cesu</sub> <sup>(89)</sup>  | Chip enable to write enable setup time          | 15  |     | ns   |
| T <sub>ceh</sub> <sup>(89)</sup>   | Chip enable to write enable hold time           | 5   |     | ns   |
| T <sub>alesu</sub> <sup>(89)</sup> | Address latch enable to write enable setup time | 10  |     | ns   |
| T <sub>aleh</sub> <sup>(89)</sup>  | Address latch enable to write enable hold time  | 5   |     | ns   |
| T <sub>dsu</sub> <sup>(89)</sup>   | Data to write enable setup time                 | 10  |     | ns   |

<sup>(89)</sup> Timing of the NAND interface is controlled through the NAND configuration registers.



#### 1-82 PS Configuration Timing

| Symbol                              | Parameter                                                 | Minimum                                                     | Maximum | Unit   |
|-------------------------------------|-----------------------------------------------------------|-------------------------------------------------------------|---------|--------|
| $t_{CF2CK}^{(105)}$                 | nCONFIG high to first rising edge on DCLK                 | 1506                                                        | _       | μs     |
| t <sub>ST2CK</sub> <sup>(105)</sup> | nSTATUS high to first rising edge of DCLK                 | 2                                                           |         | μs     |
| t <sub>DSU</sub>                    | DATA[] setup time before rising edge on DCLK              | 5.5                                                         |         | ns     |
| t <sub>DH</sub>                     | DATA[] hold time after rising edge on DCLK                | 0                                                           | _       | ns     |
| t <sub>CH</sub>                     | DCLK high time                                            | $0.45 \times 1/f_{MAX}$                                     |         | S      |
| t <sub>CL</sub>                     | DCLK low time                                             | $0.45 \times 1/f_{MAX}$                                     |         | S      |
| t <sub>CLK</sub>                    | DCLK period                                               | 1/f <sub>MAX</sub>                                          | _       | S      |
| f <sub>MAX</sub>                    | DCLK frequency                                            | -                                                           | 125     | MHz    |
| t <sub>CD2UM</sub>                  | CONF_DONE high to user mode <sup>(106)</sup>              | 175                                                         | 437     | μs     |
| t <sub>CD2CU</sub>                  | CONF_DONE high to CLKUSR enabled                          | $4 \times \text{maximum DCLK period}$                       |         | _      |
| t <sub>CD2UMC</sub>                 | CONF_DONE high to user mode with CLKUSR option on         | t <sub>CD2CU</sub> + (T <sub>init</sub> × Clkusr<br>period) | _       |        |
| T <sub>init</sub>                   | Number of clock cycles required for device initialization | 8,576                                                       | —       | Cycles |

**Related Information** 

**PS Configuration Timing** 

Provides the PS configuration timing waveform.



 $<sup>^{(105)}</sup>$  If <code>nstatus</code> is monitored, follow the  $t_{ST2CK}$  specification. If <code>nstatus</code> is not monitored, follow the  $t_{CF2CK}$  specification.

<sup>&</sup>lt;sup>(106)</sup> The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device.

AV-51002 2017.02.10

The Quartus Prime Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete place-and-route.

#### **Related Information**

# Arria V I/O Timing Spreadsheet

Provides the Arria V Excel-based I/O timing spreadsheet.

# Programmable IOE Delay

| Parameter <sup>(112</sup> Available | Available  | vailable Minimum                 |            | Fast Model |       | Slow Model |       |       |       |      |
|-------------------------------------|------------|----------------------------------|------------|------------|-------|------------|-------|-------|-------|------|
| )                                   | ) Settings | Settings Offset <sup>(113)</sup> | Industrial | Commercial | -C4   | -C5        | -C6   | -13   | -15   | Unit |
| D1                                  | 32         | 0                                | 0.508      | 0.517      | 0.870 | 1.063      | 1.063 | 0.872 | 1.057 | ns   |
| D3                                  | 8          | 0                                | 1.763      | 1.795      | 2.999 | 3.496      | 3.571 | 3.031 | 3.643 | ns   |
| D4                                  | 32         | 0                                | 0.508      | 0.518      | 0.869 | 1.063      | 1.063 | 1.063 | 1.057 | ns   |
| D5                                  | 32         | 0                                | 0.508      | 0.517      | 0.870 | 1.063      | 1.063 | 0.872 | 1.057 | ns   |

# Table 1-76: I/O element (IOE) Programmable Delay for Arria V Devices

# Programmable Output Buffer Delay

# Table 1-77: Programmable Output Buffer Delay for Arria V Devices

This table lists the delay chain settings that control the rising and falling edge delays of the output buffer.

You can set the programmable output buffer delay in the Quartus Prime software by setting the **Output Buffer Delay Control** assignment to either positive, negative, or both edges, with the specific values stated here (in ps) for the **Output Buffer Delay** assignment.



<sup>&</sup>lt;sup>(112)</sup> You can set this value in the Quartus Prime software by selecting **D1**, **D3**, **D4**, and **D5** in the **Assignment Name** column of **Assignment Editor**.

<sup>&</sup>lt;sup>(113)</sup> Minimum offset does not include the intrinsic delay.

| Symbol                            | Description                                                              | Condition | Minimum <sup>(114)</sup> | Typical | Maximum <sup>(114)</sup> | Unit |
|-----------------------------------|--------------------------------------------------------------------------|-----------|--------------------------|---------|--------------------------|------|
| V <sub>CCPT</sub>                 | Power supply for programmable power technology                           | _         | 1.45                     | 1.50    | 1.55                     | V    |
| V <sub>CC_AUX</sub>               | Auxiliary supply for the programmable power technology                   | -         | 2.375                    | 2.5     | 2.625                    | V    |
| V <sub>CCPD</sub> <sup>(116</sup> | I/O pre-driver (3.0 V) power supply                                      | _         | 2.85                     | 3.0     | 3.15                     | V    |
| )                                 | I/O pre-driver (2.5 V) power supply                                      | _         | 2.375                    | 2.5     | 2.625                    | V    |
|                                   | I/O buffers (3.0 V) power supply                                         |           | 2.85                     | 3.0     | 3.15                     | V    |
|                                   | I/O buffers (2.5 V) power supply                                         |           | 2.375                    | 2.5     | 2.625                    | V    |
|                                   | I/O buffers (1.8 V) power supply                                         | _         | 1.71                     | 1.8     | 1.89                     | V    |
| V <sub>CCIO</sub>                 | I/O buffers (1.5 V) power supply                                         |           | 1.425                    | 1.5     | 1.575                    | V    |
|                                   | I/O buffers (1.35 V) power supply                                        |           | 1.283                    | 1.35    | 1.45                     | V    |
|                                   | I/O buffers (1.25 V) power supply                                        |           | 1.19                     | 1.25    | 1.31                     | V    |
|                                   | I/O buffers (1.2 V) power supply                                         |           | 1.14                     | 1.2     | 1.26                     | V    |
|                                   | Configuration pins (3.0 V) power supply                                  |           | 2.85                     | 3.0     | 3.15                     | V    |
| V <sub>CCPGM</sub>                | Configuration pins (2.5 V) power supply                                  |           | 2.375                    | 2.5     | 2.625                    | V    |
|                                   | Configuration pins (1.8 V) power supply                                  | _         | 1.71                     | 1.8     | 1.89                     | V    |
| V <sub>CCA</sub> _                | PLL analog voltage regulator power supply                                | -         | 2.375                    | 2.5     | 2.625                    | V    |
| V <sub>CCD</sub><br>FPLL          | PLL digital voltage regulator power supply                               | _         | 1.45                     | 1.5     | 1.55                     | V    |
| V <sub>CCBAT</sub> (117           | Battery back-up power supply (For design security volatile key register) | _         | 1.2                      | —       | 3.0                      | V    |

<sup>(114)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements.
Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.



<sup>&</sup>lt;sup>(116)</sup>  $V_{CCPD}$  must be 2.5 V when  $V_{CCIO}$  is 2.5, 1.8, 1.5, 1.35, 1.25 or 1.2 V.  $V_{CCPD}$  must be 3.0 V when  $V_{CCIO}$  is 3.0 V.

<sup>(117)</sup> If you do not use the design security feature in Arria V GZ devices, connect V<sub>CCBAT</sub> to a 1.2- to 3.0-V power supply. Arria V GZ power-on-reset (POR) circuitry monitors V<sub>CCBAT</sub>. Arria V GZ devices do not exit POR if V<sub>CCBAT</sub> is not powered up.

| Symbol                                                                                    | Description                                                                                                                        | Conditions                                    | Calibration Accuracy |               |      |
|-------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|----------------------|---------------|------|
| Symbol                                                                                    | Description                                                                                                                        | Conditions                                    | C3, I3L              | C4, I4        | Unit |
| $25-\Omega R_S$                                                                           | Internal series termination with calibration (25- $\Omega$ setting)                                                                | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 V | ±15                  | ±15           | %    |
| 50-Ω R <sub>S</sub>                                                                       | Internal series termination with calibration (50- $\Omega$ setting)                                                                | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 V | ±15                  | ±15           | %    |
| 34- $\Omega$ and 40- $\Omega$ R <sub>S</sub>                                              | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting)                                               | V <sub>CCIO</sub> = 1.5, 1.35, 1.25, 1.2 V    | ±15                  | ±15           | %    |
| 48-Ω, 60-Ω, 80-Ω, and<br>240-Ω R <sub>S</sub>                                             | Internal series termination with calibration (48- $\Omega$ , 60- $\Omega$ , 80- $\Omega$ , and 240- $\Omega$ setting)              | $V_{CCIO} = 1.2 V$                            | ±15                  | ±15           | %    |
| 50-Ω R <sub>T</sub>                                                                       | Internal parallel termination with calibration (50- $\Omega$ setting)                                                              | V <sub>CCIO</sub> = 2.5, 1.8, 1.5, 1.2 V      | -10 to +40           | -10 to<br>+40 | %    |
| 20- $\Omega$ , 30- $\Omega$ , 40- $\Omega$ , 60- $\Omega$ , and 120- $\Omega$ $R_{\rm T}$ | Internal parallel termination with calibration ( $20-\Omega$ , $30-\Omega$ , $40-\Omega$ , $60-\Omega$ , and $120-\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35, 1.25 V         | -10 to +40           | -10 to<br>+40 | %    |
| 60- $\Omega$ and 120- $\Omega$ $R_{\rm T}$                                                | Internal parallel termination with calibration (60- $\Omega$ and 120- $\Omega$ setting)                                            | V <sub>CCIO</sub> = 1.2                       | -10 to +40           | -10 to<br>+40 | %    |
| 25- $\Omega R_{S\_left\_shift}$                                                           | Internal left shift series termination with calibration (25- $\Omega$ R <sub>S_left_shift</sub> setting)                           | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 V | ±15                  | ±15           | %    |

# Table 2-11: OCT Without Calibration Resistance Tolerance Specifications for Arria V GZ Devices

| Symbol | Description                                                            | Conditions                        | Resistance | Tolerance | Unit |
|--------|------------------------------------------------------------------------|-----------------------------------|------------|-----------|------|
| Symbol | Description                                                            |                                   | C4, I4     | Omt       |      |
| , 3    | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0 and 2.5 V | ±40        | ±40       | %    |



### **Hot Socketing**

# Table 2-14: Hot Socketing Specifications for Arria V GZ Devices

| Symbol                    | Description                                | Maximum               |
|---------------------------|--------------------------------------------|-----------------------|
| I <sub>IOPIN (DC)</sub>   | DC current per I/O pin                     | 300 µA                |
| I <sub>IOPIN (AC)</sub>   | AC current per I/O pin                     | 8 mA <sup>(124)</sup> |
| I <sub>XCVR-TX (DC)</sub> | DC current per transceiver transmitter pin | 100 mA                |
| I <sub>XCVR-RX (DC)</sub> | DC current per transceiver receiver pin    | 50 mA                 |

### Internal Weak Pull-Up Resistor

### Table 2-15: Internal Weak Pull-Up Resistor for Arria V GZ Devices

All I/O pins have an option to enable the weak pull-up resistor except the configuration, test, and JTAG pins. The internal weak pull-down feature is only available for the JTAG TCK pin. The typical value for this internal weak pull-down resistor is approximately 25 k $\Omega$ .

| Symbol   | Description                                                             | V <sub>CCIO</sub> Conditions (V) <sup>(125)</sup> | Value <sup>(126)</sup> | Unit |
|----------|-------------------------------------------------------------------------|---------------------------------------------------|------------------------|------|
|          |                                                                         | 3.0 ±5%                                           | 25                     | kΩ   |
|          |                                                                         | 2.5 ±5%                                           | 25                     | kΩ   |
|          | Value of the I/O pin pull-up resistor                                   | 1.8 ±5%                                           | 25                     | kΩ   |
| $R_{PU}$ | before and during configuration, as well as user mode if you enable the | 1.5 ±5%                                           | 25                     | kΩ   |
|          | programmable pull-up resistor option.                                   | 1.35 ±5%                                          | 25                     | kΩ   |
|          |                                                                         | 1.25 ±5%                                          | 25                     | kΩ   |
|          |                                                                         | 1.2 ±5%                                           | 25                     | kΩ   |

<sup>(124)</sup> The I/O ramp rate is 10 ns or more. For ramp rates faster than 10 ns,  $|I_{IOPIN}| = C dv/dt$ , in which C is the I/O pin capacitance and dv/dt is the slew rate.





 $<sup>^{(125)}</sup>$  The pin pull-up resistance values may be lower if an external source drives the pin higher than  $V_{CCIO}$ .

 $<sup>^{(126)}</sup>$  These specifications are valid with a ±10% tolerance to cover changes over PVT.

| I/O Standard                    | Vc    | <sub>:CIO</sub> (V) <sup>(</sup> | 128)  |     | V <sub>ID</sub> (mV) <sup>(129)</sup> |     |     | V <sub>ICM(DC)</sub> (V)       |       | Vo   | <sub>D</sub> (V) <sup>(13</sup> | 0)  | V   | ′ <sub>осм</sub> (V) <sup>(13</sup> | 30) |
|---------------------------------|-------|----------------------------------|-------|-----|---------------------------------------|-----|-----|--------------------------------|-------|------|---------------------------------|-----|-----|-------------------------------------|-----|
|                                 | Min   | Тур                              | Max   | Min | Condition                             | Max | Min | Condition                      | Max   | Min  | Тур                             | Max | Min | Тур                                 | Max |
| RSDS<br>(HIO)<br>(133)          | 2.375 | 2.5                              | 2.625 | 100 | V <sub>CM</sub> =<br>1.25 V           | _   | 0.3 |                                | 1.4   | 0.1  | 0.2                             | 0.6 | 0.5 | 1.2                                 | 1.4 |
| Mini-<br>LVDS<br>(HIO)<br>(134) | 2.375 | 2.5                              | 2.625 | 200 | _                                     | 600 | 0.4 | _                              | 1.325 | 0.25 |                                 | 0.6 | 1   | 1.2                                 | 1.4 |
| LVPECL                          | _     |                                  | _     | 300 |                                       |     | 0.6 | D <sub>MAX</sub> ≤<br>700 Mbps | 1.8   | _    |                                 |     | _   | _                                   | _   |
| (135), (136)                    |       |                                  | _     | 300 |                                       |     | 1   | D <sub>MAX</sub> ><br>700 Mbps | 1.6   | _    | _                               |     | _   | _                                   | _   |

#### **Related Information**

**Glossary** on page 2-73



<sup>&</sup>lt;sup>(128)</sup> Differential inputs are powered by VCCPD which requires 2.5 V.

<sup>&</sup>lt;sup>(129)</sup> The minimum VID value is applicable over the entire common mode range, VCM.

RL range:  $90 \le RL \le 110 \Omega$ . (130)

<sup>&</sup>lt;sup>(133)</sup> For optimized RSDS receiver performance, the receiver voltage input range must be between 0.25 V to 1.45 V.

<sup>&</sup>lt;sup>(134)</sup> For optimized Mini-LVDS receiver performance, the receiver voltage input range must be between 0.3 V to 1.425 V.

<sup>&</sup>lt;sup>(135)</sup> LVPECL is only supported on dedicated clock input pins.

<sup>&</sup>lt;sup>(136)</sup> For optimized LVPECL receiver performance, the receiver voltage input range must be between 0.85 V to 1.75 V for data rate above 700 Mbps and 0.45 V to 1.95 V for data rate below 700 Mbps.

| Symbol/Description                                 | Conditions              | Trans | ceiver Spee   | d Grade 2 | Transc | eiver Spee    | Unit |      |
|----------------------------------------------------|-------------------------|-------|---------------|-----------|--------|---------------|------|------|
| Symbol/Description                                 | Conditions              | Min   | Тур           | Max       | Min    | Тур           | Max  | Onit |
| fixedclk clock frequency                           | PCIe<br>Receiver Detect | -     | 100 or<br>125 | _         | _      | 100 or<br>125 | —    | MHz  |
| Reconfiguration clock (mgmt_clk_<br>clk) frequency | —                       | 100   | _             | 125       | 100    | _             | 125  | MHz  |

#### **Related Information**

#### Arria V Device Overview

For more information about device ordering codes.

### Receiver

# Table 2-24: Receiver Specifications for Arria V GZ Devices

Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the *Arria V Device Overview*.

| Symbol/Description                                           | Conditions                                          | Trans | Transceiver Speed Grade 2 Transceiver Speed Grade 3 |       |      |     |         | Unit |
|--------------------------------------------------------------|-----------------------------------------------------|-------|-----------------------------------------------------|-------|------|-----|---------|------|
| Symbol/Description                                           | Conditions                                          | Min   | Тур                                                 | Мах   | Min  | Тур | Мах     |      |
| Supported I/O Standards                                      | .4-V PCML, 1.5-V PCML, 2.5-V PCML, LVPECL, and LVDS |       |                                                     |       |      |     |         |      |
| Data rate (Standard PCS) <sup>(143)</sup> , <sup>(144)</sup> | —                                                   | 600   | _                                                   | 9900  | 600  | _   | 8800    | Mbps |
| Data rate (10G PCS) (143), (144)                             | _                                                   | 600   |                                                     | 12500 | 600  | _   | 10312.5 | Mbps |
| Absolute $V_{MAX}$ for a receiver pin $^{(145)}$             | —                                                   | _     |                                                     | 1.2   | _    | _   | 1.2     | V    |
| Absolute $\mathrm{V}_{\mathrm{MIN}}$ for a receiver pin      | _                                                   | -0.4  |                                                     |       | -0.4 | _   |         | V    |

<sup>&</sup>lt;sup>(143)</sup> The line data rate may be limited by PCS-FPGA interface speed grade.

<sup>(144)</sup> To support data rates lower than the minimum specification through oversampling, use the CDR in LTR mode only.



<sup>&</sup>lt;sup>(145)</sup> The device cannot tolerate prolonged operation at this absolute maximum.

# Figure 2-2: AC Gain Curves for Arria V GZ Channels (full bandwidth)



Altera Corporation





t<sub>ARESET</sub>

| Symbol                                | Parameter                                                                                                       | Min | Тур | Max | Unit |
|---------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| f <sub>OUT</sub> <sup>(169)</sup>     | Output frequency for an internal global or regional clock (C3, I3L speed grade)                                 | —   | —   | 650 | MHz  |
| IOUT                                  | Output frequency for an internal global or regional clock (C4, I4 speed grade)                                  | —   |     | 580 | MHz  |
| f <sub>OUT_EXT</sub> <sup>(169)</sup> | Output frequency for an external clock output (C3, I3L speed grade)                                             | —   | _   | 667 | MHz  |
| IOUT_EXT                              | Output frequency for an external clock output (C4, I4 speed grade)                                              | _   | _   | 533 | MHz  |
| toutduty                              | Duty cycle for a dedicated external clock output (when set to 50%)                                              | 45  | 50  | 55  | %    |
| t <sub>FCOMP</sub>                    | External feedback clock compensation time                                                                       | _   |     | 10  | ns   |
| f <sub>dyconfigclk</sub>              | Dynamic configuration clock for mgmt_clk and scanclk                                                            | _   | _   | 100 | MHz  |
| t <sub>LOCK</sub>                     | Time required to lock from the end-of-device configuration or deassertion of areset                             | _   | _   | 1   | ms   |
| t <sub>DLOCK</sub>                    | Time required to lock dynamically (after switchover<br>or reconfiguring any non-post-scale counters/<br>delays) | _   | _   | 1   | ms   |
|                                       | PLL closed-loop low bandwidth                                                                                   | _   | 0.3 |     | MHz  |
| $f_{CLBW}$                            | PLL closed-loop medium bandwidth                                                                                | _   | 1.5 |     | MHz  |
|                                       | PLL closed-loop high bandwidth (170)                                                                            | _   | 4   |     | MHz  |
| t <sub>PLL_PSERR</sub>                | Accuracy of PLL phase shift                                                                                     | —   | —   | ±50 | ps   |

10

\_\_\_\_

\_

Minimum pulse width on the areset signal





ns

 $<sup>^{(169)}</sup>$  This specification is limited by the lower of the two: I/O  $f_{MAX}$  or  $f_{OUT}$  of the PLL.

<sup>&</sup>lt;sup>(170)</sup> High bandwidth PLL settings are not supported in external feedback mode.

### DPA Mode High-Speed I/O Specifications

#### Table 2-42: High-Speed I/O Specifications for Arria V GZ Devices

When J = 3 to 10, use the serializer/deserializer (SERDES) block.

When J = 1 or 2, bypass the SERDES block.

| Symbol         | Conditions |     | C3, I3L |       |     | C4, I4 |       | Unit |
|----------------|------------|-----|---------|-------|-----|--------|-------|------|
|                | Conditions | Min | Тур     | Max   | Min | Тур    | Max   | Onic |
| DPA run length | _          |     |         | 10000 | _   | —      | 10000 | UI   |

### Figure 2-3: DPA Lock Time Specification with DPA PLL Calibration Enabled



# Table 2-43: DPA Lock Time Specifications for Arria V GZ Devices

The DPA lock time is for one channel.

One data transition is defined as a 0-to-1 or 1-to-0 transition.

The DPA lock time stated in this table applies to both commercial and industrial grade.

| Standard | Training Pattern    | Number of Data Transitions<br>in One Repetition of the<br>Training Pattern | Number of Repetitions per 256 Data Transitions (201) | Maximum              |
|----------|---------------------|----------------------------------------------------------------------------|------------------------------------------------------|----------------------|
| SPI-4    | 0000000001111111111 | 2                                                                          | 128                                                  | 640 data transitions |



<sup>&</sup>lt;sup>(201)</sup> This is the number of repetitions for the stated training pattern to achieve the 256 data transitions.

#### 2-64 FPP Configuration Timing when DCLK to DATA[] > 1

| Symbol              | Parameter                                         | Minimum                                    | Maximum | Unit |
|---------------------|---------------------------------------------------|--------------------------------------------|---------|------|
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                  | $4 \times \text{maximum DCLK}$ period      | _       | —    |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | $t_{CD2CU}$ + (8576 × CLKUSR period) (215) | _       | -    |

#### **Related Information**

- DCLK-to-DATA[] Ratio (r) for FPP Configuration on page 2-57
- Configuration, Design Security, and Remote System Upgrades in Arria V Devices





<sup>&</sup>lt;sup>(215)</sup> To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the "Initialization" section of the *Configuration, Design Security, and Remote System Upgrades in Arria V Devices* chapter.

#### 2-70 Remote System Upgrades Circuitry Timing Specification

#### Table 2-62: Uncompressed .rbf Sizes for Arria V GZ Devices

| Variant    | Member Code | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) (223) |
|------------|-------------|--------------------------------|------------------------------|
| Arria V GZ | E1          | 137,598,880                    | 562,208                      |
|            | E3          | 137,598,880                    | 562,208                      |
|            | E5          | 213,798,880                    | 561,760                      |
|            | E7          | 213,798,880                    | 561,760                      |

### Table 2-63: Minimum Configuration Time Estimation for Arria V GZ Devices

| Variant Membe |             |       | Active Serial <sup>(224)</sup> |                         | Fast Passive Parallel <sup>(225)</sup> |            |                         |
|---------------|-------------|-------|--------------------------------|-------------------------|----------------------------------------|------------|-------------------------|
|               | Member Code | Width | DCLK (MHz)                     | Min Config Time<br>(ms) | Width                                  | DCLK (MHz) | Min Config Time<br>(ms) |
| Arria V GZ    | E1          | 4     | 100                            | 344                     | 32                                     | 100        | 43                      |
|               | E3          | 4     | 100                            | 344                     | 32                                     | 100        | 43                      |
|               | E5          | 4     | 100                            | 534                     | 32                                     | 100        | 67                      |
|               | E7          | 4     | 100                            | 534                     | 32                                     | 100        | 67                      |

# **Remote System Upgrades Circuitry Timing Specification**

# Table 2-64: Remote System Upgrade Circuitry Timing Specifications

| Parameter                                 | Minimum | Maximum | Unit |
|-------------------------------------------|---------|---------|------|
| t <sub>RU_nCONFIG</sub> <sup>(226)</sup>  | 250     | —       | ns   |
| t <sub>RU_nRSTIMER</sub> <sup>(227)</sup> | 250     | _       | ns   |

<sup>(223)</sup> The IOCSR **.rbf** size is specifically for the Configuration via Protocol (CvP) feature.

<sup>(224)</sup> DCLK frequency of 100 MHz using external CLKUSR.

(225) Max FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic.



| Term               | Definition                                                                                                                                                       |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>OCM</sub>   | Output common mode voltage—The common mode of the differential signal at the transmitter.                                                                        |
| V <sub>OD</sub>    | Output differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the transmitter. |
| V <sub>SWING</sub> | Differential input voltage                                                                                                                                       |
| V <sub>X</sub>     | Input differential cross point voltage                                                                                                                           |
| V <sub>OX</sub>    | Output differential cross point voltage                                                                                                                          |
| W                  | High-speed I/O block—clock boost factor                                                                                                                          |

# **Document Revision History**

| Date          | Version    | Changes                                                                                                                                                                      |
|---------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| February 2017 | 2017.02.10 | • Changed the minimum value for t <sub>CD2UMC</sub> in the "FPP Timing Parameters for Arria V GZ Devices When the DCLK-to-DATA[] Ratio is 1" table.                          |
|               |            | <ul> <li>Changed the minimum value for t<sub>CD2UMC</sub> in the "FPP Timing Parameters for Arria V GZ Devices When the<br/>DCLK-to-DATA[] Ratio is &gt;1" table.</li> </ul> |
|               |            | • Changed the minimum value for t <sub>CD2UMC</sub> in the "AS Timing Parameters for AS x1 and AS x4 Configurations in Arria V GZ Devices" table.                            |
|               |            | • Changed the minimum value for t <sub>CD2UMC</sub> in the "PS Timing Parameters for Arria V GZ Devices" table.                                                              |
|               |            | <ul> <li>Changed the minimum number of clock cycles value in the "Initialization Clock Source Option and the<br/>Maximum Frequency for Arria V GZ Devices" table.</li> </ul> |

