





Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 17110                                                      |
| Number of Logic Elements/Cells | 242000                                                     |
| Total RAM Bits                 | 19822592                                                   |
| Number of I/O                  | 384                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 1.12V ~ 1.18V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                         |
| Package / Case                 | 896-BBGA, FCBGA                                            |
| Supplier Device Package        | 896-FBGA (31x31)                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5agtmd3g3f31i3n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 1-4 Recommended Operating Conditions

| Symbol  | Description              | Condition (V) | Overshoot Duration as % of High Time | Unit |
|---------|--------------------------|---------------|--------------------------------------|------|
|         |                          | 3.8           | 100                                  | %    |
|         |                          | 3.85          | 68                                   | %    |
|         |                          | 3.9           | 45                                   | %    |
|         |                          | 3.95          | 28                                   | %    |
|         |                          | 4             | 15                                   | %    |
|         |                          | 4.05          | 13                                   | %    |
|         |                          | 4.1           | 11                                   | %    |
|         | Vi (AC) AC input voltage | 4.15          | 9                                    | %    |
| Vi (AC) |                          | 4.2           | 8                                    | %    |
|         |                          | 4.25          | 7                                    | %    |
|         |                          | 4.3           | 5.4                                  | %    |
|         |                          | 4.35          | 3.2                                  | %    |
|         |                          | 4.4           | 1.9                                  | %    |
|         |                          | 4.45          | 1.1                                  | %    |
|         |                          | 4.5           |                                      | 0.6  |
|         |                          | 4.55          | 0.4                                  | %    |
|         |                          | 4.6           | 0.2                                  | %    |

## **Recommended Operating Conditions**

This section lists the functional operation limits for the AC and DC parameters for Arria V devices.

### **Recommended Operating Conditions**

## Table 1-3: Recommended Operating Conditions for Arria V Devices

This table lists the steady-state voltage values expected from Arria V devices. Power supply ramps must all be strictly monotonic, without plateaus.



### **Transceiver Power Supply Operating Conditions**

| Table 1-4: Transceiver Power Supply Operating Conditions for Arria V Device | es |
|-----------------------------------------------------------------------------|----|
|-----------------------------------------------------------------------------|----|

| Symbol                | Description                                           | Minimum <sup>(5)</sup> | Typical                 | Maximum <sup>(5)</sup> | Unit |
|-----------------------|-------------------------------------------------------|------------------------|-------------------------|------------------------|------|
| V <sub>CCA_GXBL</sub> | Transceiver high voltage power (left side)            | 2.375                  | 2.500                   | 2.625                  | V    |
| V <sub>CCA_GXBR</sub> | Transceiver high voltage power (right side)           | 2.373                  | 2.300                   | 2.025                  | v    |
| V <sub>CCR_GXBL</sub> | GX and SX speed grades—receiver power (left side)     | 1.08/1.12              | 1.1/1.15 <sup>(6)</sup> | 1.14/1.18              | V    |
| V <sub>CCR_GXBR</sub> | GX and SX speed grades—receiver power (right side)    | 1.00/1.12              | 1.1/1.13                | 1.14/1.10              | v    |
| V <sub>CCR_GXBL</sub> | GT and ST speed grades—receiver power (left side)     | 1.17                   | 1.20                    | 1.23                   | V    |
| V <sub>CCR_GXBR</sub> | GT and ST speed grades—receiver power (right side)    | 1.17 1.20              |                         | 1.23                   | v    |
| V <sub>CCT_GXBL</sub> | GX and SX speed grades—transmitter power (left side)  | 1.08/1.12              | 1.1/1.15 <sup>(6)</sup> | 1.14/1.18              | V    |
| V <sub>CCT_GXBR</sub> | GX and SX speed grades—transmitter power (right side) | 1.00/1.12              | 1.1/1.13                | 1.14/1.10              | v    |
| V <sub>CCT_GXBL</sub> | GT and ST speed grades—transmitter power (left side)  | 1.17                   | 1.20                    | 1.23                   | V    |
| V <sub>CCT_GXBR</sub> | GT and ST speed grades—transmitter power (right side) | 1.17                   | 1.20                    | 1.23                   | v    |
| V <sub>CCH_GXBL</sub> | Transmitter output buffer power (left side)           | 1.425                  | 1.500                   | 1.575                  | V    |
| V <sub>CCH_GXBR</sub> | Transmitter output buffer power (right side)          | 1.423                  | 1.300                   | 1.373                  | v    |

<sup>(5)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

<sup>(6)</sup> For data rate <=3.2 Gbps, connect V<sub>CCR\_GXBL/R</sub>, V<sub>CCT\_GXBL/R</sub>, or V<sub>CCL\_GXBL/R</sub> to either 1.1-V or 1.15-V power supply. For data rate >3.2 Gbps, connect V<sub>CCR\_GXBL/R</sub>, V<sub>CCT\_GXBL/R</sub>, or V<sub>CCL\_GXBL/R</sub> to a 1.15-V power supply. For details, refer to the Arria V GT, GX, ST, and SX Device Family Pin Connection Guidelines.



AV-51002 2017.02.10

| Symbol                               | Description                                                                                       | Condition (V)                               | Ca         | Unit       |            |      |
|--------------------------------------|---------------------------------------------------------------------------------------------------|---------------------------------------------|------------|------------|------------|------|
| Symbol                               | Description                                                                                       |                                             | –I3, –C4   | –I5, –C5   | -C6        | Onic |
| 60- $\Omega$ and 120- $\Omega$ $R_T$ | Internal parallel termination with calibration (60- $\Omega$ and 120- $\Omega$ setting)           | $V_{CCIO} = 1.2$                            | -10 to +40 | -10 to +40 | -10 to +40 | %    |
| 25- $\Omega R_{S\_left\_shift}$      | Internal left shift series termination with calibration (25- $\Omega R_{S\_left\_shift}$ setting) | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 | ±15        | ±15        | ±15        | %    |

#### **OCT Without Calibration Resistance Tolerance Specifications**

## Table 1-9: OCT Without Calibration Resistance Tolerance Specifications for Arria V Devices

This table lists the Arria V OCT without calibration resistance to PVT changes.

| Symbol               | Description                                                            | Condition (V)                | ResistanceTolerance |          |     | Unit |
|----------------------|------------------------------------------------------------------------|------------------------------|---------------------|----------|-----|------|
| Symbol               | Description                                                            |                              | -I3, -C4            | –I5, –C5 | -C6 | Ont  |
| 25-Ω R <sub>S</sub>  | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5 | ±30                 | ±40      | ±40 | %    |
| 25-Ω R <sub>S</sub>  | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 1.8, 1.5 | ±30                 | ±40      | ±40 | %    |
| 25-Ω R <sub>S</sub>  | Internal series termination without calibration (25- $\Omega$ setting) | $V_{CCIO} = 1.2$             | ±35                 | ±50      | ±50 | %    |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5 | ±30                 | ±40      | ±40 | %    |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 1.8, 1.5 | ±30                 | ±40      | ±40 | %    |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | $V_{CCIO} = 1.2$             | ±35                 | ±50      | ±50 | %    |
| 100-Ω R <sub>D</sub> | Internal differential termination (100- $\Omega$ setting)              | $V_{CCIO} = 2.5$             | ±25                 | ±40      | ±40 | %    |



#### Figure 1-1: Equation for OCT Variation Without Recalibration

$$R_{OCT} = R_{SCAL} \left( 1 + \left( \frac{dR}{dT} \times \Delta T \right) \pm \left( \frac{dR}{dV} \times \Delta V \right) \right)$$

The definitions for the equation are as follows:

- The R<sub>OCT</sub> value calculated shows the range of OCT resistance with the variation of temperature and V<sub>CCIO</sub>.
- R<sub>SCAL</sub> is the OCT resistance value at power-up.
- $\Delta T$  is the variation of temperature with respect to the temperature at power up.
- $\Delta V$  is the variation of voltage with respect to the V<sub>CCIO</sub> at power up.
- dR/dT is the percentage change of R<sub>SCAL</sub> with temperature.
- dR/dV is the percentage change of  $R_{SCAL}$  with voltage.

## OCT Variation after Power-Up Calibration

#### Table 1-10: OCT Variation after Power-Up Calibration for Arria V Devices

This table lists OCT variation with temperature and voltage after power-up calibration. The OCT variation is valid for a  $V_{CCIO}$  range of  $\pm 5\%$  and a temperature range of 0°C to 85°C.

| Symbol | Description                                         | V <sub>CCIO</sub> (V) | Value | Unit |
|--------|-----------------------------------------------------|-----------------------|-------|------|
|        |                                                     | 3.0                   | 0.100 |      |
|        |                                                     | 2.5                   | 0.100 |      |
|        | dV OCT variation with voltage without recalibration | 1.8                   | 0.100 |      |
| dR/dV  |                                                     | 1.5                   | 0.100 | %/mV |
|        |                                                     | 1.35                  | 0.150 |      |
|        |                                                     | 1.25                  | 0.150 |      |
|        |                                                     | 1.2                   | 0.150 |      |



| Symbol | V <sub>OD</sub> Setting <sup>(58)</sup> | V <sub>OD</sub> Value (mV) | V <sub>OD</sub> Setting <sup>(58)</sup> | V <sub>OD</sub> Value (mV) |
|--------|-----------------------------------------|----------------------------|-----------------------------------------|----------------------------|
|        | 25                                      | 500                        | 53                                      | 1060                       |
|        | 26                                      | 520                        | 54                                      | 1080                       |
|        | 27                                      | 540                        | 55                                      | 1100                       |
|        | 28                                      | 560                        | 56                                      | 1120                       |
|        | 29                                      | 580                        | 57                                      | 1140                       |
|        | 30                                      | 600                        | 58                                      | 1160                       |
|        | 31                                      | 620                        | 59                                      | 1180                       |
|        | 32                                      | 640                        | 60                                      | 1200                       |
|        | 33                                      | 660                        |                                         |                            |

## **Transmitter Pre-Emphasis Levels**

The following table lists the simulation data on the transmitter pre-emphasis levels in dB for the first post tap under the following conditions:

- Low-frequency data pattern—five 1s and five 0s
- Data rate—2.5 Gbps

The levels listed are a representation of possible pre-emphasis levels under the specified conditions only and the pre-emphasis levels may change with data pattern and data rate.

Arria V devices only support 1st post tap pre-emphasis with the following conditions:

- The 1st post tap pre-emphasis settings must satisfy  $|B| + |C| \le 60$  where  $|B| = V_{OD}$  setting with termination value,  $R_{TERM} = 100 \Omega$  and |C| = 1st post tap pre-emphasis setting.
- |B| |C| > 5 for data rates < 5 Gbps and |B| |C| > 8.25 for data rates > 5 Gbps.
- $(V_{MAX}/V_{MIN} 1)\% < 600\%$ , where  $V_{MAX} = |B| + |C|$  and  $V_{MIN} = |B| |C|$ .

Exception for PCIe Gen2 design:  $V_{OD}$  setting = 43 and pre-emphasis setting = 19 are allowed for PCIe Gen2 design with transmit de-emphasis – 6dB setting (pipe\_txdeemp = 1'b0) using Altera PCIe Hard IP and PIPE IP cores.



<sup>&</sup>lt;sup>(58)</sup> Convert these values to their binary equivalent form if you are using the dynamic reconfiguration mode for PMA analog controls.



## **DLL Frequency Range Specifications**

### Table 1-43: DLL Frequency Range Specifications for Arria V Devices

| Parameter                     | -I3, -C4  | -I5, -C5  | -C6       | Unit |
|-------------------------------|-----------|-----------|-----------|------|
| DLL operating frequency range | 200 - 667 | 200 - 667 | 200 - 667 | MHz  |

# DQS Logic Block Specifications

## Table 1-44: DQS Phase Shift Error Specifications for DLL-Delayed Clock (t<sub>DOS PSERR</sub>) for Arria V Devices

This error specification is the absolute maximum and minimum error.

| Number of DQS Delay Buffer | -I3, -C4 | –I5, –C5 | -C6 | Unit |
|----------------------------|----------|----------|-----|------|
| 2                          | 40       | 80       | 80  | ps   |



#### 1-62 SPI Timing Characteristics

| Symbol                 | Description                                       | Min | Мах | Unit |
|------------------------|---------------------------------------------------|-----|-----|------|
| T <sub>h</sub>         | SPI MISO hold time                                | 1   | _   | ns   |
| T <sub>dutycycle</sub> | SPI_CLK duty cycle                                | 45  | 55  | %    |
| T <sub>dssfrst</sub>   | Output delay SPI_SS valid before first clock edge | 8   |     | ns   |
| T <sub>dsslst</sub>    | Output delay SPI_SS valid after last clock edge   | 8   |     | ns   |
| T <sub>dio</sub>       | Master-out slave-in (MOSI) output delay           | -1  | 1   | ns   |

**Altera Corporation** 

Arria V GX, GT, SX, and ST Device Datasheet



<sup>(86)</sup> This value is based on rx\_sample\_dly = 1 and spi\_m\_clk = 120 MHz. spi\_m\_clk is the internal clock that is used by SPI Master to derive it's SCLK\_OUT. These timings are based on rx\_sample\_dly of 1. This delay can be adjusted as needed to accommodate slower response times from the slave. Note that a delay of 0 is not allowed. The setup time can be used as a reference starting point. It is very crucial to do a calibration to get the correct rx\_sample\_dly value because each SPI slave device may have different output delay and each application board may have different path delay. For more information about rx\_sample\_delay, refer to the SPI Controller chapter in the Hard Processor System Technical Reference Manual.

After the Boot ROM code exits and control is passed to the preloader, software can adjust the value of drvsel and smplsel via the system manager. drvsel can be set from 1 to 7 and smplsel can be set from 0 to 7. While the preloader is executing, the values for SDMMC\_CLK and SDMMC\_CLK\_OUT increase to a maximum of 200 MHz and 50 MHz respectively.

The SD/MMC interface calibration support will be available in a future release of the preloader through the SoC EDS software update.

| Symbol                                              | Description                                         | Min                                                         | Мах                                                                                                  | Unit |
|-----------------------------------------------------|-----------------------------------------------------|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------|------|
|                                                     | SDMMC_CLK clock period (Identification mode)        | 20                                                          | _                                                                                                    | ns   |
| T <sub>sdmmc_clk</sub> (internal reference clock)   | SDMMC_CLK clock period<br>(Default speed mode)      | 5                                                           | _                                                                                                    | ns   |
|                                                     | SDMMC_CLK clock period<br>(High speed mode)         | 5                                                           | _                                                                                                    | ns   |
|                                                     | SDMMC_CLK_OUT clock<br>period (Identification mode) | 2500                                                        | _                                                                                                    | ns   |
| T <sub>sdmmc_clk_out</sub> (interface output clock) | SDMMC_CLK_OUT clock period (Default speed mode)     | 40                                                          | _                                                                                                    | ns   |
|                                                     | SDMMC_CLK_OUT clock<br>period (High speed mode)     | 20                                                          | _                                                                                                    | ns   |
| T <sub>dutycycle</sub>                              | SDMMC_CLK_OUT duty cycle                            | 45                                                          | 55                                                                                                   | %    |
| T <sub>d</sub>                                      | SDMMC_CMD/SDMMC_D<br>output delay                   | $\frac{(T_{sdmmc\_clk} \times drvsel)/2}{-1.23^{(87)}}$     | $\begin{array}{c} (\mathrm{T}_{sdmmc\_clk} \times \texttt{drvsel})/2 \\ + 1.69^{\ (87)} \end{array}$ | ns   |
| T <sub>su</sub>                                     | Input setup time                                    | $1.05 - (T_{sdmmc_clk} \times smplsel)/2^{(88)}$            |                                                                                                      | ns   |
| T <sub>h</sub>                                      | Input hold time                                     | $\frac{(T_{sdmmc\_clk} \times \texttt{smplsel})}{2^{(88)}}$ | —                                                                                                    | ns   |



<sup>&</sup>lt;sup>(87)</sup> drvsel is the drive clock phase shift select value.

<sup>&</sup>lt;sup>(88)</sup> smplsel is the sample clock phase shift select value.

#### **Related Information**

- PS Configuration Timing on page 1-81
- AS Configuration Timing

Provides the AS configuration timing waveform.

# **DCLK Frequency Specification in the AS Configuration Scheme**

#### Table 1-69: DCLK Frequency Specification in the AS Configuration Scheme

This table lists the internal clock frequency specification for the AS configuration scheme. The DCLK frequency specification applies when you use the internal oscillator as the configuration clock source. The AS multi-device configuration scheme does not support DCLK frequency of 100 MHz.

| Parameter                                  | Minimum | Typical | Maximum | Unit |
|--------------------------------------------|---------|---------|---------|------|
|                                            | 5.3     | 7.9     | 12.5    | MHz  |
| DCLK frequency in AS configuration scheme  | 10.6    | 15.7    | 25.0    | MHz  |
| Bellk frequency in AS configuration scheme | 21.3    | 31.4    | 50.0    | MHz  |
|                                            | 42.6    | 62.9    | 100.0   | MHz  |

# **PS Configuration Timing**

### Table 1-70: PS Timing Parameters for Arria V Devices

| Symbol              | Parameter                    | Minimum | Maximum               | Unit |
|---------------------|------------------------------|---------|-----------------------|------|
| t <sub>CF2CD</sub>  | nCONFIG low to CONF_DONE low | _       | 600                   | ns   |
| t <sub>CF2ST0</sub> | nCONFIG low to nSTATUS low   |         | 600                   | ns   |
| t <sub>CFG</sub>    | nCONFIG low pulse width      | 2       | _                     | μs   |
| t <sub>STATUS</sub> | nSTATUS low pulse width      | 268     | 1506 <sup>(103)</sup> | μs   |
| t <sub>CF2ST1</sub> | nCONFIG high to nSTATUS high | _       | 1506(104)             | μs   |

 $<sup>^{(103)}\,</sup>$  You can obtain this value if you do not delay configuration by extending the <code>nCONFIG</code> or <code>nSTATUS</code> low pulse width.



<sup>&</sup>lt;sup>(104)</sup> You can obtain this value if you do not delay configuration by externally holding nSTATUS low.

| Term                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Definition                        |                       |  |  |  |  |  |
|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-----------------------|--|--|--|--|--|
|                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Definition                        |                       |  |  |  |  |  |
| Single-ended voltage referenced I/O<br>standard | The JEDEC standard for the SSTL and HSTL I/O defines both the AC and DC input signal values. The AC values indicate the voltage levels at which the receiver must meet its timing specifications. The DC values indicate the voltage levels at which the final logic state of the receiver is unambiguously defined. After the receiver input has crossed the AC value, the receiver changes to the new logic state.<br>The new logic state is then maintained as long as the input stays beyond the DC threshold. This approach is intended to provide predictable receiver timing in the presence of input waveform ringing.<br>Single-Ended Voltage Referenced I/O Standard |                                   |                       |  |  |  |  |  |
|                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                   | V <sub>CCI0</sub>     |  |  |  |  |  |
|                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                   |                       |  |  |  |  |  |
|                                                 | V <sub>0Н</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | V <sub>IH(AC)</sub>               |                       |  |  |  |  |  |
|                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                   | VIH(DC)               |  |  |  |  |  |
|                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | V REF                             | / V <sub>IL(DC)</sub> |  |  |  |  |  |
|                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | /                                 | /<br>V il(AC )        |  |  |  |  |  |
|                                                 | V <sub>0L</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                   |                       |  |  |  |  |  |
|                                                 | V <sub>SS</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                   |                       |  |  |  |  |  |
| t <sub>C</sub>                                  | High-speed receiver/transmitter i                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | nput and output clock period.     |                       |  |  |  |  |  |
| TCCS (channel-to-channel-skew)                  | The timing difference between the fastest and slowest output edges, including the $t_{CO}$ variation and clock skew, across channels driven by the same PLL. The clock is included in the TCCS measurement (refer to the Timing Diagram figure under SW in this table).                                                                                                                                                                                                                                                                                                                                                                                                        |                                   |                       |  |  |  |  |  |
| t <sub>DUTY</sub>                               | High-speed I/O block—Duty cycl                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | e on high-speed transmitter outpu | t clock.              |  |  |  |  |  |



#### 1-96 Document Revision History

| Date      | Version    | Changes                                                                                                                                                                                                                                                                                                                                 |
|-----------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| June 2015 | 2015.06.16 | • Added the supported data rates for the following output standards using true LVDS output buffer types in the High-Speed I/O Specifications for Arria V Devices table:                                                                                                                                                                 |
|           |            | True RSDS output standard: data rates of up to 360 Mbps                                                                                                                                                                                                                                                                                 |
|           |            | True mini-LVDS output standard: data rates of up to 400 Mbps                                                                                                                                                                                                                                                                            |
|           |            | <ul> <li>Added note in the condition for Transmitter—Emulated Differential I/O Standards f<sub>HSDR</sub> data rate parameter<br/>in the High-Speed I/O Specifications for Arria V Devices table. Note: When using True LVDS RX channels<br/>for emulated LVDS TX channel, only serialization factors 1 and 2 are supported.</li> </ul> |
|           |            | Changed Queued Serial Peripheral Interface (QSPI) to Quad Serial Peripheral Interface (SPI) Flash.                                                                                                                                                                                                                                      |
|           |            | Updated T <sub>h</sub> location in I <sup>2</sup> C Timing Diagram.                                                                                                                                                                                                                                                                     |
|           |            | Updared T <sub>wp</sub> location in NAND Address Latch Timing Diagram.                                                                                                                                                                                                                                                                  |
|           |            | <ul> <li>Corrected the unit for t<sub>DH</sub> from ns to s in FPP Timing Parameters When DCLK-to-DATA[] Ratio is &gt;1 for<br/>Arria V Devices table.</li> </ul>                                                                                                                                                                       |
|           |            | • Updated the maximum value for t <sub>CO</sub> from 4 ns to 2 ns in AS Timing Parameters for AS ×1 and ×4 Configurations in Arria V Devices table.                                                                                                                                                                                     |
|           |            | • Moved the following timing diagrams to the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter.                                                                                                                                                                                                     |
|           |            | FPP Configuration Timing Waveform When DCLK-to-DATA[] Ratio is 1                                                                                                                                                                                                                                                                        |
|           |            | • FPP Configuration Timing Waveform When DCLK-to-DATA[] Ratio is >1                                                                                                                                                                                                                                                                     |
|           |            | AS Configuration Timing Waveform                                                                                                                                                                                                                                                                                                        |
|           |            | PS Configuration Timing Waveform                                                                                                                                                                                                                                                                                                        |



| Symbol                                 | Description                                         | Minimum <sup>(118)</sup> | Typical | Maximum <sup>(118)</sup> | Unit |  |
|----------------------------------------|-----------------------------------------------------|--------------------------|---------|--------------------------|------|--|
|                                        |                                                     | 0.82                     | 0.85    | 0.88                     |      |  |
| V <sub>CCR_GXBL</sub> <sup>(121)</sup> | Receiver analog power supply (left side)            | 0.97                     | 1.0     | 1.03                     | V    |  |
|                                        |                                                     | 1.03                     | 1.05    | 1.07                     |      |  |
|                                        |                                                     | 0.82                     | 0.85    | 0.88                     |      |  |
| V <sub>CCR_GXBR</sub> <sup>(121)</sup> | Receiver analog power supply (right side)           | 0.97                     | 1.0     | 1.03                     | V    |  |
|                                        |                                                     | 1.03                     | 1.05    | 1.07                     |      |  |
|                                        |                                                     | 0.82                     | 0.85    | 0.88                     | V    |  |
| V <sub>CCT_GXBL</sub> <sup>(121)</sup> | Transmitter analog power supply (left side)         | 0.97                     | 1.0     | 1.03                     |      |  |
|                                        |                                                     | 1.03                     | 1.05    | 1.07                     |      |  |
|                                        |                                                     | 0.82                     | 0.85    | 0.88                     |      |  |
| V <sub>CCT_GXBR</sub> <sup>(121)</sup> | Transmitter analog power supply (right side)        | 0.97                     | 1.0     | 1.03                     | V    |  |
|                                        |                                                     | 1.03                     | 1.05    | 1.07                     |      |  |
| V <sub>CCH_GXBL</sub>                  | Transmitter output buffer power supply (left side)  | 1.425                    | 1.5     | 1.575                    | V    |  |
| V <sub>CCH_GXBR</sub>                  | Transmitter output buffer power supply (right side) | 1.425                    | 1.5     | 1.575                    | V    |  |



<sup>&</sup>lt;sup>(118)</sup> This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

<sup>&</sup>lt;sup>(121)</sup> This supply must be connected to 1.0 V if the transceiver is configured at a data rate > 6.5 Gbps, and to 1.05 V if configured at a data rate > 10.3 Gbps when DFE is used. For data rate up to 6.5 Gbps, you can connect this supply to 0.85 V.

## **Transceiver Power Supply Requirements**

## Table 2-7: Transceiver Power Supply Voltage Requirements for Arria V GZ Devices

| Conditions                                                                                                                                | VCCR_GXB and VCCT_GXB <sup>(122)</sup> | VCCA_GXB | VCCH_GXB | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|----------|----------|------|
| If BOTH of the following conditions are true:                                                                                             | 1.05                                   |          |          |      |
| <ul> <li>Data rate &gt; 10.3 Gbps.</li> <li>DFE is used.</li> </ul>                                                                       |                                        |          |          |      |
| If ANY of the following conditions are true <sup>(123)</sup> :                                                                            | 1.0                                    | 3.0      |          |      |
| <ul> <li>ATX PLL is used.</li> <li>Data rate &gt; 6.5Gbps.</li> <li>DFE (data rate ≤ 10.3 Gbps), AEQ, or EyeQ feature is used.</li> </ul> |                                        |          | 1.5      | V    |
| If ALL of the following conditions are true:                                                                                              | 0.85                                   | 2.5      |          |      |
| <ul> <li>ATX PLL is not used.</li> <li>Data rate ≤ 6.5Gbps.</li> <li>DFE, AEQ, and EyeQ are not used.</li> </ul>                          |                                        |          |          |      |

## **DC Characteristics**

### **Supply Current**

Standby current is the current drawn from the respective power rails used for power budgeting.

Use the Excel-based Early Power Estimator (EPE) to get supply current estimates for your design because these currents vary greatly with the resources you use.



Send Feedback

<sup>&</sup>lt;sup>(122)</sup> If the VCCR\_GXB and VCCT\_GXB supplies are set to 1.0 V or 1.05 V, they cannot be shared with the VCC core supply. If the VCCR\_GXB and VCCT\_GXB are set to 0.85 V, they can be shared with the VCC core supply.

<sup>&</sup>lt;sup>(123)</sup> Choose this power supply voltage requirement option if you plan to upgrade your design later with any of the listed conditions.

| Symbol                                                                                    | Description                                                                                                                            | Conditions                                    | Calibration Ac | curacy        | Unit |
|-------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|----------------|---------------|------|
| Symbol                                                                                    | Description                                                                                                                            | Conditions                                    | C3, I3L        | C4, I4        | Onic |
| 25-Ω R <sub>S</sub>                                                                       | Internal series termination with calibration (25- $\Omega$ setting)                                                                    | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 V | ±15            | ±15           | %    |
| 50-Ω R <sub>S</sub>                                                                       | Internal series termination with calibration (50- $\Omega$ setting)                                                                    | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 V | ±15            | ±15           | %    |
| 34- $\Omega$ and 40- $\Omega$ R <sub>S</sub>                                              | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting)                                                   | V <sub>CCIO</sub> = 1.5, 1.35, 1.25, 1.2 V    | ±15            | ±15           | %    |
| 48-Ω, 60-Ω, 80-Ω, and<br>240-Ω R <sub>S</sub>                                             | Internal series termination with calibration (48- $\Omega$ , 60- $\Omega$ , 80- $\Omega$ , and 240- $\Omega$ setting)                  | $V_{CCIO} = 1.2 V$                            | ±15            | ±15           | %    |
| 50-Ω R <sub>T</sub>                                                                       | Internal parallel termination with calibration (50- $\Omega$ setting)                                                                  | V <sub>CCIO</sub> = 2.5, 1.8, 1.5, 1.2 V      | -10 to +40     | -10 to<br>+40 | %    |
| 20- $\Omega$ , 30- $\Omega$ , 40- $\Omega$ , 60- $\Omega$ , and 120- $\Omega$ $R_{\rm T}$ | Internal parallel termination with calibration (20- $\Omega$ , 30- $\Omega$ , 40- $\Omega$ , 60- $\Omega$ , and 120- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35, 1.25 V         | -10 to +40     | -10 to<br>+40 | %    |
| 60- $\Omega$ and 120- $\Omega$ $R_{\rm T}$                                                | Internal parallel termination with calibration (60- $\Omega$ and 120- $\Omega$ setting)                                                | $V_{CCIO} = 1.2$                              | -10 to +40     | -10 to<br>+40 | %    |
| 25- $\Omega R_{S\_left\_shift}$                                                           | Internal left shift series termination with calibration (25- $\Omega$ R <sub>S_left_shift</sub> setting)                               | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 V | ±15            | ±15           | %    |

## Table 2-11: OCT Without Calibration Resistance Tolerance Specifications for Arria V GZ Devices

| Symbol | Description                                                            | Conditions                        | Resistance | Unit   |     |
|--------|------------------------------------------------------------------------|-----------------------------------|------------|--------|-----|
| Symbol | Description                                                            | Conditions                        | C3, I3L    | C4, I4 | Omt |
| - 8    | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0 and 2.5 V | ±40        | ±40    | %   |



| I/O Standard            |       | V <sub>CCIO</sub> (V) |       |                        | V <sub>REF</sub> (V)     |                             |                           | V <sub>T</sub>        | <sub>T</sub> (V)       |
|-------------------------|-------|-----------------------|-------|------------------------|--------------------------|-----------------------------|---------------------------|-----------------------|------------------------|
|                         | Min   | Тур                   | Max   | Min                    | Тур                      | Max                         | Min                       | Тур                   | Мах                    |
| SSTL-135<br>Class I, II | 1.283 | 1.35                  | 1.418 | $0.49 \times V_{CCIO}$ | $0.5 	imes V_{ m CCIO}$  | $0.51 \times V_{ m CCIO}$   | $0.49 \times V_{ m CCIO}$ | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$ |
| SSTL-125<br>Class I, II | 1.19  | 1.25                  | 1.26  | $0.49 \times V_{CCIO}$ | $0.5 \times V_{ m CCIO}$ | $0.51 \times V_{CCIO}$      | $0.49 \times V_{ m CCIO}$ | 0.5 ×<br>VCCIO        | $0.51 \times V_{CCIO}$ |
| SSTL-12<br>Class I, II  | 1.14  | 1.20                  | 1.26  | $0.49 \times V_{CCIO}$ | $0.5 	imes V_{ m CCIO}$  | $0.51 \times V_{ m CCIO}$   | $0.49 \times V_{ m CCIO}$ | 0.5 ×<br>VCCIO        | $0.51 \times V_{CCIO}$ |
| HSTL-18<br>Class I, II  | 1.71  | 1.8                   | 1.89  | 0.85                   | 0.9                      | 0.95                        | _                         | V <sub>CCIO</sub> /2  | _                      |
| HSTL-15<br>Class I, II  | 1.425 | 1.5                   | 1.575 | 0.68                   | 0.75                     | 0.9                         | _                         | V <sub>CCIO</sub> /2  | _                      |
| HSTL-12<br>Class I, II  | 1.14  | 1.2                   | 1.26  | $0.47 \times V_{CCIO}$ | $0.5 	imes V_{ m CCIO}$  | $0.53 \times V_{ m CCIO}$   | _                         | V <sub>CCIO</sub> /2  | _                      |
| HSUL-12                 | 1.14  | 1.2                   | 1.3   | $0.49 \times V_{CCIO}$ | $0.5 	imes V_{ m CCIO}$  | 0.51 ×<br>V <sub>CCIO</sub> | _                         | —                     | _                      |

# Table 2-18: Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications for Arria V GZ Devices

| I/O Standard       | V <sub>IL(D</sub> | <sub>C)</sub> (V)           | V <sub>IH(DC</sub>          | <sub>_)</sub> (V)          | V <sub>IL(AC)</sub> (V) | V <sub>IH(AC)</sub> (V) | V <sub>OL</sub> (V)        | V <sub>OH</sub> (V)        | l <sub>ol</sub> (mA)   | l <sub>oh</sub> (mA)              |
|--------------------|-------------------|-----------------------------|-----------------------------|----------------------------|-------------------------|-------------------------|----------------------------|----------------------------|------------------------|-----------------------------------|
|                    | Min               | Max                         | Min                         | Max                        | Мах                     | Min                     | Max                        | Min                        | י <sub>סן</sub> (וויה) | י <sub>oh</sub> (יייי <i>ב</i> י) |
| SSTL-2 Class<br>I  | -0.3              | V <sub>REF</sub> –<br>0.15  | V <sub>REF</sub> + 0.15     | V <sub>CCIO</sub><br>+ 0.3 | V <sub>REF</sub> – 0.31 | V <sub>REF</sub> + 0.31 | V <sub>TT</sub> –<br>0.608 | V <sub>TT</sub><br>+ 0.608 | 8.1                    | -8.1                              |
| SSTL-2 Class<br>II | -0.3              | V <sub>REF</sub> –<br>0.15  | V <sub>REF</sub> + 0.15     | V <sub>CCIO</sub><br>+ 0.3 | V <sub>REF</sub> – 0.31 | V <sub>REF</sub> + 0.31 | V <sub>TT</sub> – 0.81     | V <sub>TT</sub> + 0.81     | 16.2                   | -16.2                             |
| SSTL-18<br>Class I | -0.3              | V <sub>REF</sub> –<br>0.125 | V <sub>REF</sub><br>+ 0.125 | V <sub>CCIO</sub><br>+ 0.3 | V <sub>REF</sub> – 0.25 | V <sub>REF</sub> + 0.25 | V <sub>TT</sub> - 0.603    | V <sub>TT</sub><br>+ 0.603 | 6.7                    | -6.7                              |



AV-51002 2017.02.10

| I/O Standard            | V <sub>IL(D</sub> | <sub>C)</sub> (V)           | V <sub>IH(D0</sub>          | <sub>_)</sub> (V)           | V <sub>IL(AC)</sub> (V)  | V <sub>IH(AC)</sub> (V)  | V <sub>OL</sub> (V)        | V <sub>OH</sub> (V)         | L (m A)              | I (m A)              |
|-------------------------|-------------------|-----------------------------|-----------------------------|-----------------------------|--------------------------|--------------------------|----------------------------|-----------------------------|----------------------|----------------------|
| I/O Standard            | Min               | Max                         | Min                         | Max                         | Max                      | Min                      | Max                        | Min                         | l <sub>ol</sub> (mA) | l <sub>oh</sub> (mA) |
| SSTL-18<br>Class II     | -0.3              | V <sub>REF</sub> –<br>0.125 | V <sub>REF</sub><br>+ 0.125 | V <sub>CCIO</sub><br>+ 0.3  | V <sub>REF</sub> – 0.25  | V <sub>REF</sub> + 0.25  | 0.28                       | V <sub>CCIO</sub> –<br>0.28 | 13.4                 | -13.4                |
| SSTL-15<br>Class I      |                   | V <sub>REF</sub> – 0.1      | V <sub>REF</sub> + 0.1      | _                           | V <sub>REF</sub> – 0.175 | V <sub>REF</sub> + 0.175 | $0.2 \times V_{ m CCIO}$   | $0.8 \times V_{ m CCIO}$    | 8                    | -8                   |
| SSTL-15<br>Class II     | _                 | V <sub>REF</sub> – 0.1      | V <sub>REF</sub> + 0.1      | —                           | V <sub>REF</sub> – 0.175 | V <sub>REF</sub> + 0.175 | $0.2 \times V_{\rm CCIO}$  | $0.8 \times V_{ m CCIO}$    | 16                   | -16                  |
| SSTL-135<br>Class I, II |                   | V <sub>REF</sub> –<br>0.09  | V <sub>REF</sub> + 0.09     | _                           | V <sub>REF</sub> – 0.16  | V <sub>REF</sub> + 0.16  | 0.2 * V <sub>CCIO</sub>    | 0.8 * V <sub>CCIO</sub>     | —                    | —                    |
| SSTL-125<br>Class I, II |                   | V <sub>REF</sub> –<br>0.85  | V <sub>REF</sub> + 0.85     | —                           | V <sub>REF</sub> – 0.15  | V <sub>REF</sub> + 0.15  | 0.2 * V <sub>CCIO</sub>    | 0.8 * V <sub>CCIO</sub>     | —                    | —                    |
| SSTL-12<br>Class I, II  | _                 | V <sub>REF</sub> – 0.1      | V <sub>REF</sub> + 0.1      | _                           | V <sub>REF</sub> – 0.15  | V <sub>REF</sub> + 0.15  | 0.2 * V <sub>CCIO</sub>    | 0.8 * V <sub>CCIO</sub>     | —                    | _                    |
| HSTL-18<br>Class I      |                   | V <sub>REF</sub> – 0.1      | V <sub>REF</sub> + 0.1      | _                           | V <sub>REF</sub> - 0.2   | V <sub>REF</sub> + 0.2   | 0.4                        | V <sub>CCIO</sub> – 0.4     | 8                    | -8                   |
| HSTL-18<br>Class II     |                   | V <sub>REF</sub> – 0.1      | V <sub>REF</sub> + 0.1      | _                           | V <sub>REF</sub> - 0.2   | V <sub>REF</sub> + 0.2   | 0.4                        | V <sub>CCIO</sub> – 0.4     | 16                   | -16                  |
| HSTL-15<br>Class I      |                   | V <sub>REF</sub> – 0.1      | V <sub>REF</sub> + 0.1      | _                           | V <sub>REF</sub> – 0.2   | V <sub>REF</sub> + 0.2   | 0.4                        | V <sub>CCIO</sub> – 0.4     | 8                    | -8                   |
| HSTL-15<br>Class II     | _                 | V <sub>REF</sub> – 0.1      | V <sub>REF</sub> + 0.1      | _                           | V <sub>REF</sub> – 0.2   | V <sub>REF</sub> + 0.2   | 0.4                        | V <sub>CCIO</sub> – 0.4     | 16                   | -16                  |
| HSTL-12<br>Class I      | -0.15             | V <sub>REF</sub> –<br>0.08  | V <sub>REF</sub> + 0.08     | V <sub>CCIO</sub><br>+ 0.15 | V <sub>REF</sub> – 0.15  | V <sub>REF</sub> + 0.15  | $0.25 \times V_{\rm CCIO}$ | $0.75 \times V_{ m CCIO}$   | 8                    | -8                   |
| HSTL-12<br>Class II     | -0.15             | V <sub>REF</sub> –<br>0.08  | V <sub>REF</sub> + 0.08     | V <sub>CCIO</sub><br>+ 0.15 | V <sub>REF</sub> – 0.15  | V <sub>REF</sub> + 0.15  | $0.25 \times V_{\rm CCIO}$ | $0.75 \times V_{ m CCIO}$   | 16                   | -16                  |
| HSUL-12                 | —                 | V <sub>REF</sub> –<br>0.13  | V <sub>REF</sub> + 0.13     | —                           | V <sub>REF</sub> – 0.22  | V <sub>REF</sub> + 0.22  | $0.1 \times V_{\rm CCIO}$  | $0.9 \times V_{ m CCIO}$    | —                    | —                    |

Arria V GZ Device Datasheet



| Symbol                                                                         | Parameter                                                                                                     | Min | Тур | Max  | Unit      |
|--------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----|-----|------|-----------|
| t <sub>OUTPJ_IO</sub> <sup>, (173)</sup> , <sup>(175)</sup>                    | Period Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )            | _   | _   | 600  | ps (p-p)  |
| GUTPJ_IO ,                                                                     | Period Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT} < 100 \text{ MHz}$ )              |     |     | 60   | mUI (p-p) |
| t <sub>FOUTPJ_IO</sub> <sup>(173)</sup> , <sup>(175)</sup> , <sup>(176)</sup>  | Period Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )         |     | _   | 600  | ps (p-p)  |
| FOUTPJ_IO                                                                      | Period Jitter for a clock output on a regular I/O in fractional PLL (f <sub>OUT</sub> < 100 MHz)              |     | _   | 60   | mUI (p-p) |
| + (173) (175)                                                                  | Cycle-to-cycle Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )    |     |     | 600  | ps (p-p)  |
| t <sub>OUTCCJ_IO</sub> <sup>(173)</sup> , <sup>(175)</sup>                     | Cycle-to-cycle Jitter for a clock output on a regular<br>I/O in integer PLL (f <sub>OUT</sub> < 100 MHz)      |     |     | 60   | mUI (p-p) |
| t <sub>FOUTCCJ_IO</sub> <sup>(173)</sup> , <sup>(175)</sup> , <sup>(176)</sup> | Cycle-to-cycle Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ ) | _   | _   | 600  | ps (p-p)  |
| <sup>L</sup> FOUTCCJ_IO                                                        | Cycle-to-cycle Jitter for a clock output on a regular<br>I/O in fractional PLL (f <sub>OUT</sub> < 100 MHz)   |     |     | 60   | mUI (p-p) |
| <b>t</b>                                                                       | Period Jitter for a dedicated clock output in cascaded PLLs ( $f_{OUT} \ge 100 \text{ MHz}$ )                 | _   | _   | 175  | ps (p-p)  |
| t <sub>CASC_OUTPJ_DC</sub> <sup>(173)</sup> , <sup>(177)</sup>                 | Period Jitter for a dedicated clock output in cascaded PLLS (f <sub>OUT</sub> < 100 MHz)                      |     | _   | 17.5 | mUI (p-p) |
| dK <sub>BIT</sub>                                                              | Bit number of Delta Sigma Modulator (DSM)                                                                     | 8   | 24  | 32   | Bits      |

<sup>(175)</sup> The external memory interface clock output jitter specifications use a different measurement method, which is available in the "Memory Output Clock Jitter Specification for Arria V GZ Devices" table.

<sup>(176)</sup> This specification only covered fractional PLL for low bandwidth. The  $f_{VCO}$  for fractional value range 0.05–0.95 must be  $\geq$  1000 MHz.

<sup>(177)</sup> The cascaded PLL specification is only applicable with the following condition:



a. Upstream PLL: 0.59Mhz ≤ Upstream PLL BW < 1 MHz

b. Downstream PLL: Downstream PLL BW > 2 MHz

#### **Related Information**

Configuration, Design Security, and Remote System Upgrades in Arria V Devices

## Initialization

### Table 2-61: Initialization Clock Source Option and the Maximum Frequency for Arria V GZ Devices

| Initialization Clock Source | Configuration Schemes | Maximum Frequency (MHz) | Minimum Number of Clock Cycles |
|-----------------------------|-----------------------|-------------------------|--------------------------------|
| Internal Oscillator         | AS, PS, FPP           | 12.5                    | 8576                           |
| CLKUSR <sup>(222)</sup>     | PS, FPP               | 125                     |                                |
|                             | AS                    | 100                     |                                |
| DCLK                        | PS, FPP               | 125                     |                                |

# **Configuration Files**

Use the following table to estimate the file size before design compilation. Different configuration file formats, such as a hexadecimal file (.hex) or tabular text file (.ttf) format, have different file sizes.

For the different types of configuration file and file sizes, refer to the Quartus II software. However, for a specific version of the Quartus II software, any design targeted for the same device has the same uncompressed configuration file size.

Arria V GZ Device Datasheet



<sup>&</sup>lt;sup>(221)</sup> To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the "Initialization" section of the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter.

<sup>(222)</sup> To enable CLKUSR as the initialization clock source, turn on the Enable user-supplied start-up clock (CLKUSR) option in the Quartus II software from the General panel of the Device and Pin Options dialog box.

#### **Related Information**

- Configuration, Design Security, and Remote System Upgrades in Arria V Devices For more information about the reconfiguration input for the ALTREMOTE\_UPDATE IP core, refer to the "User Watchdog Timer" section.
- Configuration, Design Security, and Remote System Upgrades in Arria V Devices For more information about the reset\_timer input for the ALTREMOTE\_UPDATE IP core, refer to the "Remote System Upgrade State Machine" section.

# User Watchdog Internal Oscillator Frequency Specification

## Table 2-65: User Watchdog Internal Oscillator Frequency Specifications

| Minimum | Typical | Maximum | Unit |
|---------|---------|---------|------|
| 5.3     | 7.9     | 12.5    | MHz  |

# I/O Timing

Altera offers two ways to determine I/O timing—the Excel-based I/O Timing and the Quartus II Timing Analyzer.

Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis.

The Quartus II Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete placeand-route.

#### **Related Information**

# **Arria V Devices Documentation page**

For the Excel-based I/O Timing spreadsheet

#### Arria V GZ Device Datasheet



<sup>&</sup>lt;sup>(226)</sup> This is equivalent to strobing the reconfiguration input of the ALTREMOTE\_UPDATE IP core high for the minimum timing specification. For more information, refer to the "Remote System Upgrade State Machine" section in the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter.

<sup>&</sup>lt;sup>(227)</sup> This is equivalent to strobing the reset\_timer input of the ALTREMOTE\_UPDATE IP core high for the minimum timing specification. For more information, refer to the "User Watchdog Timer" section in the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter.

| Term                               | Definition                                                                                                                                                                                                                                                                 |
|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| t <sub>C</sub>                     | High-speed receiver and transmitter input and output clock period.                                                                                                                                                                                                         |
| TCCS (channel-to-<br>channel-skew) | The timing difference between the fastest and slowest output edges, including t <sub>CO</sub> variation and clock skew, across channels driven by the same PLL. The clock is included in the TCCS measurement (refer to the Timing Diagram figure under SW in this table). |
| t <sub>DUTY</sub>                  | High-speed I/O block—Duty cycle on the high-speed transmitter output clock.                                                                                                                                                                                                |
| t <sub>FALL</sub>                  | Signal high-to-low transition time (80-20%)                                                                                                                                                                                                                                |
| t <sub>INCCJ</sub>                 | Cycle-to-cycle jitter tolerance on the PLL clock input.                                                                                                                                                                                                                    |
| t <sub>OUTPJ_IO</sub>              | Period jitter on the general purpose I/O driven by a PLL.                                                                                                                                                                                                                  |
| t <sub>OUTPJ_DC</sub>              | Period jitter on the dedicated clock output driven by a PLL.                                                                                                                                                                                                               |
| t <sub>RISE</sub>                  | Signal low-to-high transition time (20-80%)                                                                                                                                                                                                                                |
| Timing Unit Interval<br>(TUI)      | The timing budget allowed for skew, propagation delays, and the data sampling window.<br>(TUI = $1/(\text{receiver input clock frequency multiplication factor}) = t_C/w)$                                                                                                 |
| V <sub>CM(DC)</sub>                | DC common mode input voltage.                                                                                                                                                                                                                                              |
| V <sub>ICM</sub>                   | Input common mode voltage—The common mode of the differential signal at the receiver.                                                                                                                                                                                      |
| V <sub>ID</sub>                    | Input differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver.                                                                                                               |
| V <sub>DIF(AC)</sub>               | AC differential input voltage—Minimum AC input differential voltage required for switching.                                                                                                                                                                                |
| V <sub>DIF(DC)</sub>               | DC differential input voltage— Minimum DC input differential voltage required for switching.                                                                                                                                                                               |
| V <sub>IH</sub>                    | Voltage input high—The minimum positive voltage applied to the input which is accepted by the device as a logic high.                                                                                                                                                      |
| V <sub>IH(AC)</sub>                | High-level AC input voltage                                                                                                                                                                                                                                                |
| V <sub>IH(DC)</sub>                | High-level DC input voltage                                                                                                                                                                                                                                                |
| V <sub>IL</sub>                    | Voltage input low—The maximum positive voltage applied to the input which is accepted by the device as a logic low.                                                                                                                                                        |
| V <sub>IL(AC)</sub>                | Low-level AC input voltage                                                                                                                                                                                                                                                 |
| V <sub>IL(DC)</sub>                | Low-level DC input voltage                                                                                                                                                                                                                                                 |

