# E·XFL

# Intel - 5AGXBA1D4F27C4N Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 3537                                                       |
| Number of Logic Elements/Cells | 75000                                                      |
| Total RAM Bits                 | 8666112                                                    |
| Number of I/O                  | 336                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 1.07V ~ 1.13V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 672-BBGA, FCBGA                                            |
| Supplier Device Package        | 672-FBGA (27x27)                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5agxba1d4f27c4n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

AV-51002 2017.02.10

1-5

| Symbol                            | Description                                 | Condition          | Minimum <sup>(1)</sup> | Typical | Maximum <sup>(1)</sup> | Unit |
|-----------------------------------|---------------------------------------------|--------------------|------------------------|---------|------------------------|------|
| V                                 | Core veltage power supply                   | -C4, -I5, -C5, -C6 | 1.07                   | 1.1     | 1.13                   | V    |
| V <sub>CC</sub>                   | Core voltage power supply                   | -I3                | 1.12                   | 1.15    | 1.18                   | V    |
| V                                 | Periphery circuitry, PCIe hard IP block,    | -C4, -I5, -C5, -C6 | 1.07                   | 1.1     | 1.13                   | V    |
| V <sub>CCP</sub>                  | and transceiver PCS power supply            | -I3                | 1.12                   | 1.15    | 1.18                   | V    |
|                                   |                                             | 3.3 V              | 3.135                  | 3.3     | 3.465                  | V    |
| V                                 | Configuration nine neuron cumply            | 3.0 V              | 2.85                   | 3.0     | 3.15                   | V    |
| V <sub>CCPGM</sub>                | Configuration pins power supply             | 2.5 V              | 2.375                  | 2.5     | 2.625                  | V    |
|                                   |                                             | 1.8 V              | 1.71                   | 1.8     | 1.89                   | V    |
| V <sub>CC_AUX</sub>               | Auxiliary supply                            | —                  | 2.375                  | 2.5     | 2.625                  | V    |
| V <sub>CCBAT</sub> <sup>(2)</sup> | Battery back-up power supply                | _                  | 1.2                    | _       | 3.0                    | V    |
|                                   | (For design security volatile key register) |                    |                        |         |                        |      |
|                                   |                                             | 3.3 V              | 3.135                  | 3.3     | 3.465                  | V    |
| V <sub>CCPD</sub> <sup>(3)</sup>  | I/O pre-driver power supply                 | 3.0 V              | 2.85                   | 3.0     | 3.15                   | V    |
|                                   |                                             | 2.5 V              | 2.375                  | 2.5     | 2.625                  | V    |

<sup>(1)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

(2) If you do not use the design security feature in Arria V devices, connect V<sub>CCBAT</sub> to a 1.5-V, 2.5-V, or 3.0-V power supply. Arria V power-on reset (POR) circuitry monitors V<sub>CCBAT</sub>. Arria V devices do not exit POR if V<sub>CCBAT</sub> is not powered up.



<sup>&</sup>lt;sup>(3)</sup>  $V_{CCPD}$  must be 2.5 V when  $V_{CCIO}$  is 2.5, 1.8, 1.5, 1.35, 1.25, or 1.2 V.  $V_{CCPD}$  must be 3.0 V when  $V_{CCIO}$  is 3.0 V.  $V_{CCPD}$  must be 3.3 V when  $V_{CCIO}$  is 3.3 V.

# **Transceiver Power Supply Operating Conditions**

| Table 1-4: Transceiver Power Supply Operating Conditions for Arria V Device | es |
|-----------------------------------------------------------------------------|----|
|-----------------------------------------------------------------------------|----|

| Symbol                | Description                                           | Minimum <sup>(5)</sup> | Typical                 | Maximum <sup>(5)</sup> | Unit |  |
|-----------------------|-------------------------------------------------------|------------------------|-------------------------|------------------------|------|--|
| V <sub>CCA_GXBL</sub> | Transceiver high voltage power (left side)            | 2.375                  | 2.500                   | 2.625                  | V    |  |
| V <sub>CCA_GXBR</sub> | Transceiver high voltage power (right side)           | 2.373                  | 2.300                   | 2.025                  | v    |  |
| V <sub>CCR_GXBL</sub> | GX and SX speed grades—receiver power (left side)     | 1.08/1.12              | 1.1/1.15 <sup>(6)</sup> | 1.14/1.18              | V    |  |
| V <sub>CCR_GXBR</sub> | GX and SX speed grades—receiver power (right side)    | 1.00/1.12              | 1.1/1.13                | 1.14/1.10              | v    |  |
| V <sub>CCR_GXBL</sub> | GT and ST speed grades—receiver power (left side)     | 1.17                   | 1.20                    | 1.23                   | V    |  |
| V <sub>CCR_GXBR</sub> | GT and ST speed grades—receiver power (right side)    | 1.17 1.20              |                         | 1.23                   | v    |  |
| V <sub>CCT_GXBL</sub> | GX and SX speed grades—transmitter power (left side)  | 1.08/1.12              | 1.1/1.15 <sup>(6)</sup> | 1.14/1.18              | V    |  |
| V <sub>CCT_GXBR</sub> | GX and SX speed grades—transmitter power (right side) | 1.00/1.12              | 1.1/1.13                | 1.14/1.10              | v    |  |
| V <sub>CCT_GXBL</sub> | GT and ST speed grades—transmitter power (left side)  | 1.17                   | 1.20                    | 1.23                   | V    |  |
| V <sub>CCT_GXBR</sub> | GT and ST speed grades—transmitter power (right side) | 1.17                   | 1.20                    | 1.23                   | V    |  |
| V <sub>CCH_GXBL</sub> | Transmitter output buffer power (left side)           | 1.425                  | 1.500                   | 1.575                  | V    |  |
| V <sub>CCH_GXBR</sub> | Transmitter output buffer power (right side)          | 1.423                  | 1.300                   | 1.373                  | V    |  |

<sup>(5)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

<sup>(6)</sup> For data rate <=3.2 Gbps, connect V<sub>CCR\_GXBL/R</sub>, V<sub>CCT\_GXBL/R</sub>, or V<sub>CCL\_GXBL/R</sub> to either 1.1-V or 1.15-V power supply. For data rate >3.2 Gbps, connect V<sub>CCR\_GXBL/R</sub>, V<sub>CCT\_GXBL/R</sub>, or V<sub>CCL\_GXBL/R</sub> to a 1.15-V power supply. For details, refer to the Arria V GT, GX, ST, and SX Device Family Pin Connection Guidelines.



| I/O Standard                       |                                                                                                                                                                                                                                                                                                                        | V <sub>CCIO</sub> (V) | )     |     | V <sub>ID</sub> (mV) <sup>(16)</sup> |     |       | $V_{ICM(DC)}(V)$                |       | ١     | / <sub>OD</sub> (V) <sup>(17</sup> |     | ١     | V <sub>OCM</sub> (V) <sup>(</sup> | 17)(18) |
|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------|-----|--------------------------------------|-----|-------|---------------------------------|-------|-------|------------------------------------|-----|-------|-----------------------------------|---------|
|                                    | Min                                                                                                                                                                                                                                                                                                                    | Тур                   | Мах   | Min | Condition                            | Мах | Min   | Condition                       | Мах   | Min   | Тур                                | Max | Min   | Тур                               | Max     |
| PCML                               | L Transmitter, receiver, and input reference clock pins of high-speed transceivers use the PCML I/O standard. For transmitter, receiver, reference clock I/O pin specifications, refer to Transceiver Specifications for Arria V GX and SX Devices and Transceiver Specification for Arria V GT and ST Devices tables. |                       |       |     |                                      |     |       |                                 |       |       |                                    |     |       |                                   |         |
| 2.5 V                              | 2.375                                                                                                                                                                                                                                                                                                                  | 2.5                   | 2.625 | 100 | V <sub>CM</sub> =                    |     | 0.05  | D <sub>MAX</sub> ≤<br>1.25 Gbps | 1.80  | 0.247 |                                    | 0.6 | 1.125 | 1.25                              | 1.375   |
| LVDS <sup>(19)</sup>               | 2.375                                                                                                                                                                                                                                                                                                                  | 2.3                   | 2.023 | 100 | 1.25 V                               |     | 1.05  | D <sub>MAX</sub> ><br>1.25 Gbps | 1.55  | 0.247 |                                    | 0.0 | 1.125 | 1.25                              | 1.575   |
| RSDS<br>(HIO) <sup>(20)</sup>      | 2.375                                                                                                                                                                                                                                                                                                                  | 2.5                   | 2.625 | 100 | V <sub>CM</sub> =<br>1.25 V          |     | 0.25  |                                 | 1.45  | 0.1   | 0.2                                | 0.6 | 0.5   | 1.2                               | 1.4     |
| Mini-LVDS<br>(HIO) <sup>(21)</sup> | 2.375                                                                                                                                                                                                                                                                                                                  | 2.5                   | 2.625 | 200 |                                      | 600 | 0.300 |                                 | 1.425 | 0.25  | _                                  | 0.6 | 1     | 1.2                               | 1.4     |
| LVPECL <sup>(22)</sup>             |                                                                                                                                                                                                                                                                                                                        |                       |       | 300 |                                      |     | 0.60  | D <sub>MAX</sub> ≤<br>700 Mbps  | 1.80  |       |                                    |     |       |                                   |         |
|                                    |                                                                                                                                                                                                                                                                                                                        | _                     |       | 500 |                                      |     | 1.00  | D <sub>MAX</sub> ><br>700 Mbps  | 1.60  |       | _                                  |     |       |                                   |         |

### **Related Information**

- Transceiver Specifications for Arria V GX and SX Devices on page 1-23 Provides the specifications for transmitter, receiver, and reference clock I/O pin.
- $^{(16)}$  The minimum V<sub>ID</sub> value is applicable over the entire common mode range, V<sub>CM</sub>.
- <sup>(17)</sup>  $R_{\rm L}$  range:  $90 \le R_{\rm L} \le 110 \ \Omega$ .
- <sup>(18)</sup> This applies to default pre-emphasis setting only.
- <sup>(19)</sup> For optimized LVDS receiver performance, the receiver voltage input range must be within 1.0 V to 1.6 V for data rates above 1.25 Gbps and 0 V to 1.85 V for data rates below 1.25 Gbps.
- <sup>(20)</sup> For optimized RSDS receiver performance, the receiver voltage input range must be within 0.25 V to 1.45 V.
- <sup>(21)</sup> For optimized Mini-LVDS receiver performance, the receiver voltage input range must be within 0.3 V to 1.425 V.
- <sup>(22)</sup> For optimized LVPECL receiver performance, the receiver voltage input range must be within 0.85 V to 1.75 V for data rates above 700 Mbps and 0.45 V to 1.95 V for data rates below 700 Mbps.



# 1-40 Transceiver Compliance Specification

| Quartus Prime 1st                 | Quartus Prime V <sub>OD</sub> Setting |             |             |             |             |             |              |      |
|-----------------------------------|---------------------------------------|-------------|-------------|-------------|-------------|-------------|--------------|------|
| Post Tap Pre-<br>Emphasis Setting | 10 (200 mV)                           | 20 (400 mV) | 30 (600 mV) | 35 (700 mV) | 40 (800 mV) | 45 (900 mV) | 50 (1000 mV) | Unit |
| 16                                | _                                     | _           | 9.56        | 7.73        | 6.49        |             | _            | dB   |
| 17                                | _                                     | _           | 10.43       | 8.39        | 7.02        |             | _            | dB   |
| 18                                | _                                     |             | 11.23       | 9.03        | 7.52        |             | _            | dB   |
| 19                                | _                                     |             | 12.18       | 9.7         | 8.02        |             | _            | dB   |
| 20                                | _                                     | _           | 13.17       | 10.34       | 8.59        | _           | _            | dB   |
| 21                                | _                                     | _           | 14.2        | 11.1        | _           | _           | _            | dB   |
| 22                                | _                                     |             | 15.38       | 11.87       |             |             | _            | dB   |
| 23                                | _                                     | _           | _           | 12.67       | —           |             | _            | dB   |
| 24                                | _                                     |             |             | 13.48       | _           |             | _            | dB   |
| 25                                | _                                     |             |             | 14.37       | —           |             | _            | dB   |
| 26                                | _                                     | _           | _           |             | _           | _           | _            | dB   |
| 27                                | _                                     |             |             |             | _           |             | _            | dB   |
| 28                                |                                       |             |             |             |             |             | _            | dB   |
| 29                                | _                                     |             |             |             | —           |             | _            | dB   |
| 30                                | _                                     |             |             |             | _           |             | _            | dB   |
| 31                                |                                       |             |             |             |             |             | —            | dB   |

#### **Related Information**

# SPICE Models for Altera Devices

Provides the Arria V HSSI HSPICE models.

# **Transceiver Compliance Specification**

The following table lists the physical medium attachment (PMA) specification compliance of all supported protocol for Arria V GX, GT, SX, and ST devices. For more information about the protocol parameter details and compliance specifications, contact your Altera Sales Representative.



# **Memory Output Clock Jitter Specifications**

# Table 1-45: Memory Output Clock Jitter Specifications for Arria V Devices

The memory output clock jitter measurements are for 200 consecutive clock cycles, as specified in the JEDEC DDR2/DDR3 SDRAM standard. The memory output clock jitter is applicable when an input jitter of 30 ps (p-p) is applied with bit error rate (BER)  $10^{-12}$ , equivalent to 14 sigma. Altera recommends using the UniPHY intellectual property (IP) with PHYCLK connections for better jitter performance.

| Parameter                    | Clock Network | Symbol                | -I3, | -C4 | –15, | -C5 | -(  | 6   | Unit |
|------------------------------|---------------|-----------------------|------|-----|------|-----|-----|-----|------|
| Falanietei                   |               | Symbol                | Min  | Max | Min  | Max | Min | Max | Ont  |
| Clock period jitter          | PHYCLK        | t <sub>JIT(per)</sub> | -41  | 41  | -50  | 50  | -55 | 55  | ps   |
| Cycle-to-cycle period jitter | PHYCLK        | t <sub>JIT(cc)</sub>  | 6    | 3   | 9    | 0   | 9   | 4   | ps   |

# **OCT Calibration Block Specifications**

# Table 1-46: OCT Calibration Block Specifications for Arria V Devices

| Symbol                | Description                                                                                                                                           | Min | Тур  | Max | Unit   |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|--------|
| OCTUSRCLK             | Clock required by OCT calibration blocks                                                                                                              |     |      | 20  | MHz    |
| T <sub>OCTCAL</sub>   | Number of octus<br>RCLK clock cycles required for $R_S$ OCT/ $R_T$ OCT calibration                                                                    |     | 1000 |     | Cycles |
| T <sub>OCTSHIFT</sub> | Number of octusrclk clock cycles required for oct code to shift out                                                                                   |     | 32   |     | Cycles |
| T <sub>RS_RT</sub>    | Time required between the dyn_term_ctrl and oe signal transitions in a bidirectional I/O buffer to dynamically switch between $R_S$ OCT and $R_T$ OCT | _   | 2.5  | _   | ns     |



### 1-62 SPI Timing Characteristics

| Symbol                 | Description                                       | Min | Мах | Unit |
|------------------------|---------------------------------------------------|-----|-----|------|
| T <sub>h</sub>         | SPI MISO hold time                                | 1   | _   | ns   |
| T <sub>dutycycle</sub> | SPI_CLK duty cycle                                | 45  | 55  | %    |
| T <sub>dssfrst</sub>   | Output delay SPI_SS valid before first clock edge | 8   |     | ns   |
| T <sub>dsslst</sub>    | Output delay SPI_SS valid after last clock edge   | 8   |     | ns   |
| T <sub>dio</sub>       | Master-out slave-in (MOSI) output delay           | -1  | 1   | ns   |

**Altera Corporation** 

Arria V GX, GT, SX, and ST Device Datasheet



<sup>(86)</sup> This value is based on rx\_sample\_dly = 1 and spi\_m\_clk = 120 MHz. spi\_m\_clk is the internal clock that is used by SPI Master to derive it's SCLK\_OUT. These timings are based on rx\_sample\_dly of 1. This delay can be adjusted as needed to accommodate slower response times from the slave. Note that a delay of 0 is not allowed. The setup time can be used as a reference starting point. It is very crucial to do a calibration to get the correct rx\_sample\_dly value because each SPI slave device may have different output delay and each application board may have different path delay. For more information about rx\_sample\_delay, refer to the SPI Controller chapter in the Hard Processor System Technical Reference Manual.

# Figure 1-12: USB Timing Diagram



# Ethernet Media Access Controller (EMAC) Timing Characteristics

# Table 1-56: Reduced Gigabit Media Independent Interface (RGMII) TX Timing Requirements for Arria V Devices

| Symbol                        | Description                            | Min   | Тур | Max  | Unit |
|-------------------------------|----------------------------------------|-------|-----|------|------|
| T <sub>clk</sub> (1000Base-T) | TX_CLK clock period                    | _     | 8   | _    | ns   |
| T <sub>clk</sub> (100Base-T)  | TX_CLK clock period                    | —     | 40  |      | ns   |
| T <sub>clk</sub> (10Base-T)   | TX_CLK clock period                    | _     | 400 |      | ns   |
| T <sub>dutycycle</sub>        | TX_CLK duty cycle                      | 45    |     | 55   | %    |
| T <sub>d</sub>                | TX_CLK to TXD/TX_CTL output data delay | -0.85 |     | 0.15 | ns   |

# Figure 1-13: RGMII TX Timing Diagram





# Figure 1-16: I<sup>2</sup>C Timing Diagram



# **NAND Timing Characteristics**

### Table 1-60: NAND ONFI 1.0 Timing Requirements for Arria V Devices

The NAND controller supports Open NAND FLASH Interface (ONFI) 1.0 Mode 5 timing as well as legacy NAND devices. This table lists the requirements for ONFI 1.0 mode 5 timing. The HPS NAND controller can meet this timing by programming the c4 output of the main HPS PLL and timing registers provided in the NAND controller.

| Symbol                             | Description                                     | Min | Max | Unit |
|------------------------------------|-------------------------------------------------|-----|-----|------|
| T <sub>wp</sub> <sup>(89)</sup>    | Write enable pulse width                        | 10  | _   | ns   |
| T <sub>wh</sub> <sup>(89)</sup>    | Write enable hold time                          | 7   |     | ns   |
| T <sub>rp</sub> <sup>(89)</sup>    | Read enable pulse width                         | 10  |     | ns   |
| T <sub>reh</sub> <sup>(89)</sup>   | Read enable hold time                           | 7   |     | ns   |
| T <sub>clesu</sub> <sup>(89)</sup> | Command latch enable to write enable setup time | 10  |     | ns   |
| T <sub>cleh</sub> <sup>(89)</sup>  | Command latch enable to write enable hold time  | 5   |     | ns   |
| T <sub>cesu</sub> <sup>(89)</sup>  | Chip enable to write enable setup time          | 15  |     | ns   |
| T <sub>ceh</sub> <sup>(89)</sup>   | Chip enable to write enable hold time           | 5   |     | ns   |
| T <sub>alesu</sub> <sup>(89)</sup> | Address latch enable to write enable setup time | 10  |     | ns   |
| T <sub>aleh</sub> <sup>(89)</sup>  | Address latch enable to write enable hold time  | 5   |     | ns   |
| T <sub>dsu</sub> <sup>(89)</sup>   | Data to write enable setup time                 | 10  |     | ns   |

<sup>(89)</sup> Timing of the NAND interface is controlled through the NAND configuration registers.



| 1-88 Glossary       |                                  |             | AV-5100<br>2017.02.1 |
|---------------------|----------------------------------|-------------|----------------------|
| Symbol              | Parameter                        | Typical     | Unit                 |
|                     | Rising and/or falling edge delay | 0 (default) | ps                   |
| D                   |                                  | 50          | ps                   |
| D <sub>OUTBUF</sub> |                                  | 100         | ps                   |
|                     |                                  | 150         | ps                   |

# Glossary

# Table 1-78: Glossary

| Term                       | Definition                                                                                                                  |
|----------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| Differential I/O standards | Receiver Input Waveforms                                                                                                    |
|                            | Single-Ended Waveform $V_{ID}$ Positive Channel (p) = $V_{IH}$ $V_{CM}$ Negative Channel (n) = $V_{IL}$ Ground       Ground |
|                            | Differential Waveform<br>$V_{ID}$<br>$V_{ID}$<br>$V_{ID}$<br>$v_{ID}$                                                       |



#### 2-4 Recommended Operating Conditions

The maximum allowed overshoot duration is specified as a percentage of high time over the lifetime of the device. A DC signal is equivalent to 100% of the duty cycle.

For example, a signal that overshoots to 3.95 V can be at 3.95 V for only  $\sim 21\%$  over the lifetime of the device; for a device lifetime of 10 years, the overshoot duration amounts to  $\sim 2$  years.

| Table 2-4: Maximum Allowed Overshoot During Transitions for Arria V GZ Devices |
|--------------------------------------------------------------------------------|
|--------------------------------------------------------------------------------|

| Symbol  | Description      | Condition (V) | Overshoot Duration as $\% @ T_J = 100^{\circ}C$ | Unit |
|---------|------------------|---------------|-------------------------------------------------|------|
|         | 3.8              | 100           | %                                               |      |
|         |                  | 3.85          | 64                                              | %    |
|         |                  | 3.9           | 36                                              | %    |
|         |                  | 3.95          | 21                                              | %    |
| Vi (AC) | AC input voltage | 4             | 12                                              | %    |
|         |                  | 4.05          | 7                                               | %    |
|         |                  | 4.1           | 4                                               | %    |
|         |                  | 4.15          | 2                                               | %    |
|         |                  | 4.2           | 1                                               | %    |

# **Recommended Operating Conditions**

# Table 2-5: Recommended Operating Conditions for Arria V GZ Devices

Power supply ramps must all be strictly monotonic, without plateaus.

| Symbol          | Description                                             | Condition | Minimum <sup>(114)</sup> | Typical | Maximum <sup>(114)</sup> | Unit |
|-----------------|---------------------------------------------------------|-----------|--------------------------|---------|--------------------------|------|
| V <sub>CC</sub> | Core voltage and periphery circuitry power supply (115) | _         | 0.82                     | 0.85    | 0.88                     | V    |

<sup>&</sup>lt;sup>(114)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.





<sup>&</sup>lt;sup>(115)</sup> The V<sub>CC</sub> core supply must be set to 0.9 V if the Partial Reconfiguration (PR) feature is used.

| Symbol            | Description                    | Condition    | Minimum <sup>(114)</sup> | Typical | Maximum <sup>(114)</sup> | Unit |
|-------------------|--------------------------------|--------------|--------------------------|---------|--------------------------|------|
| VI                | DC input voltage               | —            | -0.5                     | _       | 3.6                      | V    |
| Vo                | Output voltage                 |              | 0                        |         | V <sub>CCIO</sub>        | V    |
| T <sub>J</sub>    | Operating junction temperature | Commercial   | 0                        |         | 85                       | °C   |
|                   | Operating junction temperature | Industrial   | -40                      |         | 100                      | °C   |
| t                 | Power supply ramp time         | Standard POR | 200 µs                   | _       | 100 ms                   | _    |
| t <sub>RAMP</sub> |                                | Fast POR     | 200 µs                   | —       | 4 ms                     | —    |

# **Recommended Transceiver Power Supply Operating Conditions**

# Table 2-6: Recommended Transceiver Power Supply Operating Conditions for Arria V GZ Devices

| Symbol                                                       | Description                                       | Minimum <sup>(118)</sup> | Typical | Maximum <sup>(118)</sup> | Unit |  |
|--------------------------------------------------------------|---------------------------------------------------|--------------------------|---------|--------------------------|------|--|
| V <sub>CCA_GXBL</sub>                                        | Transceiver channel PLL power supply (left side)  | 2.85                     | 3.0     | 3.15                     | V    |  |
| (119), (120)                                                 | Transceiver channel FLL power supply (left side)  | 2.375                    | 2.5     | 2.625                    | v    |  |
| V <sub>CCA</sub> _                                           | Transceiver channel PLL power supply (right side) | 2.85                     | 3.0     | 3.15                     | V    |  |
| V <sub>CCA</sub><br>GXBR <sup>(119)</sup> , <sup>(120)</sup> | Transceiver channel FLL power supply (fight side) | 2.375                    | 2.5     | 2.625                    | V    |  |
| V <sub>CCHIP_L</sub>                                         | Transceiver hard IP power supply (left side)      | 0.82                     | 0.85    | 0.88                     | V    |  |
| V <sub>CCHSSI_L</sub>                                        | Transceiver PCS power supply (left side)          | 0.82                     | 0.85    | 0.88                     | V    |  |
| V <sub>CCHSSI_R</sub>                                        | Transceiver PCS power supply (right side)         | 0.82                     | 0.85    | 0.88                     | V    |  |

<sup>(114)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

<sup>(118)</sup> This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

<sup>(120)</sup> When using ATX PLLs, the supply must be 3.0 V.



<sup>(119)</sup> This supply must be connected to 3.0 V if the CMU PLL, receiver CDR, or both, are configured at a base data rate > 6.5 Gbps. Up to 6.5 Gbps, you can connect this supply to either 3.0 V or 2.5 V.

| 2-28 | Transmitter |
|------|-------------|
|------|-------------|

| Symbol/Description                                                               | Conditions           | Transceiver Speed Grade 2 |              |     | Transceiver Speed Grade 3 |              |     | Unit |
|----------------------------------------------------------------------------------|----------------------|---------------------------|--------------|-----|---------------------------|--------------|-----|------|
| Symbol/Description                                                               | Conditions           | Min                       | Тур          | Мах | Min                       | Тур          | Max | Onic |
|                                                                                  | 85- $\Omega$ setting | _                         | 85 ± 20%     | _   |                           | 85<br>± 20%  | _   | Ω    |
| Differential on-chip termination                                                 | 100-Ω setting        | —                         | 100<br>± 20% | _   |                           | 100<br>± 20% |     | Ω    |
| resistors                                                                        | 120-Ω setting        | _                         | 120<br>± 20% | _   |                           | 120<br>± 20% |     | Ω    |
|                                                                                  | 150-Ω setting        | _                         | 150<br>± 20% | _   |                           | 150<br>± 20% |     | Ω    |
| V <sub>OCM</sub> (AC coupled)                                                    | 0.65-V setting       | _                         | 650          |     |                           | 650          |     | mV   |
| V <sub>OCM</sub> (DC coupled)                                                    | _                    |                           | 650          |     |                           | 650          |     | mV   |
| Intra-differential pair skew $Tx V_{CM} = 0.5 V$ and slew rate of 15 ps          |                      | _                         | _            | 15  | _                         | _            | 15  | ps   |
| Intra-transceiver block transmitter channel-to-channel skew                      |                      |                           |              | 120 |                           | _            | 120 | ps   |
| Inter-transceiver block transmitter<br>channel-to-channel skewxN PMA bonded mode |                      | —                         | —            | 500 | _                         | _            | 500 | ps   |

# **Related Information**

# Arria V Device Overview

For more information about device ordering codes.



| Symbol/Description                          | Conditions | Transceiver Speed Grade 2 |     |                                | Transceiver Speed Grade 3 |     |                                | Unit |
|---------------------------------------------|------------|---------------------------|-----|--------------------------------|---------------------------|-----|--------------------------------|------|
| Symbol/Description                          | Conditions | Min                       | Тур | Мах                            | Min                       | Тур | Max                            | Onic |
| Supported data range                        | _          | 600                       |     | 3250/<br>3125 <sup>(158)</sup> | 600                       | _   | 3250/<br>3125 <sup>(158)</sup> | Mbps |
| t <sub>pll_powerdown</sub> <sup>(159)</sup> | _          | 1                         |     |                                | 1                         | _   |                                | μs   |
| t <sub>pll_lock</sub> <sup>(160)</sup>      |            |                           |     | 10                             |                           |     | 10                             | μs   |

#### **Related Information**

#### Arria V Device Overview

For more information about device ordering codes.

# **Clock Network Data Rate**

# Table 2-29: Clock Network Maximum Data Rate Transmitter Specifications

Valid data rates below the maximum specified in this table depend on the reference clock frequency and the PLL counter settings. Check the MegaWizard message during the PHY IP instantiation.

|                                  | ATX PLL                   |                       | CMU PLL <sup>(161)</sup> |                           |                       | fPLL      |                           |                       |                 |
|----------------------------------|---------------------------|-----------------------|--------------------------|---------------------------|-----------------------|-----------|---------------------------|-----------------------|-----------------|
| Clock Network                    | Non-bonded<br>Mode (Gbps) | Bonded<br>Mode (Gbps) |                          | Non-bonded<br>Mode (Gbps) | Bonded<br>Mode (Gbps) |           | Non-bonded<br>Mode (Gbps) | Bonded<br>Mode (Gbps) | Channel<br>Span |
| x1 <sup>(162)</sup>              | 12.5                      | _                     | 6                        | 12.5                      | _                     | 6         | 3.125                     | _                     | 3               |
| x6 <sup>(162)</sup>              | _                         | 12.5                  | 6                        | _                         | 12.5                  | 6         | _                         | 3.125                 | 6               |
| x6 PLL Feedback <sup>(163)</sup> | _                         | 12.5                  | Side-wide                | _                         | 12.5                  | Side-wide | _                         |                       | _               |

<sup>&</sup>lt;sup>(158)</sup> When you use fPLL as a TXPLL of the transceiver.



 $<sup>^{(159)}</sup>$  t<sub>pll\_powerdown</sub> is the PLL powerdown minimum pulse width.

<sup>(160)</sup>  $t_{pll \ lock}$  is the time required for the transmitter CMU/ATX PLL to lock to the input reference clock frequency after coming out of reset.

<sup>&</sup>lt;sup>(161)</sup> ATX PLL is recommended at 8 Gbps and above data rates for improved jitter performance.

<sup>&</sup>lt;sup>(162)</sup> Channel span is within a transceiver bank.

<sup>&</sup>lt;sup>(163)</sup> Side-wide channel bonding is allowed up to the maximum supported by the PHY IP.

| Symbol                                                       | V <sub>OD</sub> Setting | V <sub>OD</sub> Value (mV) | V <sub>OD</sub> Setting | V <sub>OD</sub> Value (mV) |
|--------------------------------------------------------------|-------------------------|----------------------------|-------------------------|----------------------------|
|                                                              | 15                      | 300                        | 47                      | 940                        |
|                                                              | 16                      | 320                        | 48                      | 960                        |
|                                                              | 17                      | 340                        | 49                      | 980                        |
|                                                              | 18                      | 360                        | 50                      | 1000                       |
|                                                              | 19                      | 380                        | 51                      | 1020                       |
|                                                              | 20                      | 400                        | 52                      | 1040                       |
|                                                              | 21                      | 420                        | 53                      | 1060                       |
|                                                              | 22                      | 440                        | 54                      | 1080                       |
| $\mathrm{V}_{\mathrm{OD}}$ differential peak to peak typical | 23                      | 460                        | 55                      | 1100                       |
|                                                              | 24                      | 480                        | 56                      | 1120                       |
|                                                              | 25                      | 500                        | 57                      | 1140                       |
|                                                              | 26                      | 520                        | 58                      | 1160                       |
|                                                              | 27                      | 540                        | 59                      | 1180                       |
|                                                              | 28                      | 560                        | 60                      | 1200                       |
|                                                              | 29                      | 580                        | 61                      | 1220                       |
|                                                              | 30                      | 600                        | 62                      | 1240                       |
|                                                              | 31                      | 620                        | 63                      | 1260                       |



# **Core Performance Specifications**

# **Clock Tree Specifications**

# Table 2-33: Clock Tree Performance for Arria V GZ Devices

| Symbol                    | Perfor  | Unit   |      |
|---------------------------|---------|--------|------|
| Зутвої                    | C3, I3L | C4, I4 | Onit |
| Global and Regional Clock | 650     | 580    | MHz  |
| Periphery Clock           | 500     | 500    | MHz  |

# **PLL Specifications**

# Table 2-34: PLL Specifications for Arria V GZ Devices

| Symbol                        | Parameter                                               | Min | Тур | Max  | Unit |
|-------------------------------|---------------------------------------------------------|-----|-----|------|------|
| $f_{\rm IN}$ <sup>(167)</sup> | Input clock frequency (C3, I3L speed grade)             | 5   | _   | 800  | MHz  |
|                               | Input clock frequency (C4, I4 speed grade)              | 5   | _   | 650  | MHz  |
| f <sub>INPFD</sub>            | Input frequency to the PFD                              | 5   |     | 325  | MHz  |
| f <sub>FINPFD</sub>           | Fractional Input clock frequency to the PFD             | 50  | _   | 160  | MHz  |
| f <sub>VCO</sub> (168)        | PLL VCO operating range (C3, I3L speed grade)           | 600 |     | 1600 | MHz  |
|                               | PLL VCO operating range (C4, I4 speed grade)            | 600 | _   | 1300 | MHz  |
| t <sub>EINDUTY</sub>          | Input clock or external feedback clock input duty cycle | 40  |     | 60   | %    |

<sup>(167)</sup> This specification is limited in the Quartus II software by the I/O maximum frequency. The maximum I/O frequency is different for each I/O standard.

<sup>(168)</sup> The VCO frequency reported by the Quartus II software in the **PLL Usage Summary** section of the compilation report takes into consideration the VCO post-scale counter K value. Therefore, if the counter K has a value of 2, the frequency reported can be lower than the f<sub>VCO</sub> specification.

Arria V GZ Device Datasheet



| Symbol                                                                                                                             | Conditions                                                                | C3, I3L C4, I4 |     |       | Unit  |     |       |      |
|------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|----------------|-----|-------|-------|-----|-------|------|
|                                                                                                                                    | Conditions                                                                | Min            | Тур | Мах   | Min   | Тур | Max   | Onit |
| True Differential I/O<br>Standards - f <sub>HSDR</sub> (data rate)                                                                 | SERDES factor J = 3 to 10<br>(182), (183)                                 | (184)          | _   | 1250  | (184) | _   | 1050  | Mbps |
|                                                                                                                                    | SERDES factor $J \ge 4$<br>LVDS TX with DPA<br>(185), (186), (187), (188) | (184)          |     | 1600  | (184) |     | 1250  | Mbps |
|                                                                                                                                    | SERDES factor J = 2,<br>uses DDR Registers                                | (184)          |     | (189) | (184) |     | (189) | Mbps |
|                                                                                                                                    | SERDES factor J = 1,<br>uses SDR Register                                 | (184)          | _   | (189) | (184) |     | (189) | Mbps |
| Emulated Differential I/O<br>Standards with Three<br>External Output Resistor<br>Networks - f <sub>HSDR</sub> (data rate)<br>(190) | SERDES factor J = 4 to 10 $^{(191)}$                                      | (184)          |     | 840   | (184) |     | 840   | Mbps |

<sup>&</sup>lt;sup>(182)</sup> If the receiver with DPA enabled and transmitter are using shared PLLs, the minimum data rate is 150 Mbps.

- <sup>(185)</sup> Arria V GZ RX LVDS will need DPA. For Arria V GZ TX LVDS, the receiver side component must have DPA.
- Requires package skew compensation with PCB trace length. (186)
- (187)Do not mix single-ended I/O buffer within LVDS I/O bank.
- Chip-to-chip communication only with a maximum load of 5 pF. (188)
- <sup>(189)</sup> The maximum ideal data rate is the SERDES factor (J) x the PLL maximum output frequency (fOUT) provided you can close the design timing and the signal integrity simulation is clean.
- <sup>(190)</sup> You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew margin, transmitter channel-to-channel skew, and receiver sampling margin to determine leftover timing margin.
- <sup>(191)</sup> When using True LVDS RX channels for emulated LVDS TX channel, only serialization factors 1 and 2 are supported.



<sup>&</sup>lt;sup>(183)</sup> The  $F_{MAX}$  specification is based on the fast clock used for serial data. The interface  $F_{MAX}$  is also dependent on the parallel clock domain which is design dependent and requires timing analysis.

<sup>&</sup>lt;sup>(184)</sup> The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate.

## Table 2-55: DCLK-to-DATA[] Ratio for Arria V GZ Devices

Depending on the DCLK-to-DATA[] ratio, the host must send a DCLK frequency that is r times the data rate in bytes per second (Bps), or words per second (Wps). For example, in FPP ×16 when the DCLK-to-DATA[] ratio is 2, the DCLK frequency must be 2 times the data rate in Wps. Arria V GZ devices use the additional clock cycles to decrypt and decompress the configuration data.

| Configuration Scheme | Decompression | Design Security | DCLK-to-DATA[] Ratio |
|----------------------|---------------|-----------------|----------------------|
|                      | Disabled      | Disabled        | 1                    |
| FPP ×8               | Disabled      | Enabled         | 1                    |
| FFF X0               | Enabled       | Disabled        | 2                    |
|                      | Enabled       | Enabled         | 2                    |
|                      | Disabled      | Disabled        | 1                    |
| FPP ×16              | Disabled      | Enabled         | 2                    |
| 111 ×10              | Enabled       | Disabled        | 4                    |
|                      | Enabled       | Enabled         | 4                    |
|                      | Disabled      | Disabled        | 1                    |
| FPP ×32              | Disabled      | Enabled         | 4                    |
|                      | Enabled       | Disabled        | 8                    |
|                      | Enabled       | Enabled         | 8                    |





# FPP Configuration Timing when DCLK to DATA[] = 1

# Figure 2-7: FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is 1

Timing waveform for FPP configuration when using a MAX<sup>®</sup> II or MAX V device as an external host.



Notes:

- 1. The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic-high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- 2. After power-up, the Arria V GZ device holds nSTATUS low for the time of the POR delay.
- 3. After power-up, before and during configuration, CONF\_DONE is low.
- 4. Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required.
- 5. For FPP ×16, use DATA[15..0]. For FPP ×8, use DATA[7..0]. DATA[31..0] are available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings.
- 6. To ensure a successful configuration, send the entire configuration data to the Arria V GZ device. CONF\_DONE is released high when the Arria V GZ device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- 7. After the option bit to enable the INIT\_DONE pin is configured into the device, the INIT\_DONE goes low.

Arria V GZ Device Datasheet





### 2-70 Remote System Upgrades Circuitry Timing Specification

# Table 2-62: Uncompressed .rbf Sizes for Arria V GZ Devices

| Variant    | Member Code | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) (223) |  |
|------------|-------------|--------------------------------|------------------------------|--|
| Arria V GZ | E1          | 137,598,880                    | 562,208                      |  |
|            | E3          | 137,598,880                    | 562,208                      |  |
|            | E5          | 213,798,880                    | 561,760                      |  |
|            | E7          | 213,798,880                    | 561,760                      |  |

# Table 2-63: Minimum Configuration Time Estimation for Arria V GZ Devices

|                     |       | Active Serial <sup>(224)</sup> |                         |       | Fast Passive Parallel (225) |                         |    |
|---------------------|-------|--------------------------------|-------------------------|-------|-----------------------------|-------------------------|----|
| Variant Member Code | Width | DCLK (MHz)                     | Min Config Time<br>(ms) | Width | DCLK (MHz)                  | Min Config Time<br>(ms) |    |
|                     | E1    | 4                              | 100                     | 344   | 32                          | 100                     | 43 |
| Arria V GZ          | E3    | 4                              | 100                     | 344   | 32                          | 100                     | 43 |
| Allia V GZ          | E5    | 4                              | 100                     | 534   | 32                          | 100                     | 67 |
|                     | E7    | 4                              | 100                     | 534   | 32                          | 100                     | 67 |

# **Remote System Upgrades Circuitry Timing Specification**

# Table 2-64: Remote System Upgrade Circuitry Timing Specifications

| Parameter                                 | Minimum | Maximum | Unit |
|-------------------------------------------|---------|---------|------|
| t <sub>RU_nCONFIG</sub> <sup>(226)</sup>  | 250     | —       | ns   |
| t <sub>RU_nRSTIMER</sub> <sup>(227)</sup> | 250     | _       | ns   |

<sup>(223)</sup> The IOCSR **.rbf** size is specifically for the Configuration via Protocol (CvP) feature.

<sup>(224)</sup> DCLK frequency of 100 MHz using external CLKUSR.

(225) Max FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic.



| Term                               | Definition                                                                                                                                                                                                                                                                 |
|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| t <sub>C</sub>                     | High-speed receiver and transmitter input and output clock period.                                                                                                                                                                                                         |
| TCCS (channel-to-<br>channel-skew) | The timing difference between the fastest and slowest output edges, including t <sub>CO</sub> variation and clock skew, across channels driven by the same PLL. The clock is included in the TCCS measurement (refer to the Timing Diagram figure under SW in this table). |
| t <sub>DUTY</sub>                  | High-speed I/O block—Duty cycle on the high-speed transmitter output clock.                                                                                                                                                                                                |
| t <sub>FALL</sub>                  | Signal high-to-low transition time (80-20%)                                                                                                                                                                                                                                |
| t <sub>INCCJ</sub>                 | Cycle-to-cycle jitter tolerance on the PLL clock input.                                                                                                                                                                                                                    |
| t <sub>OUTPJ_IO</sub>              | Period jitter on the general purpose I/O driven by a PLL.                                                                                                                                                                                                                  |
| t <sub>OUTPJ_DC</sub>              | Period jitter on the dedicated clock output driven by a PLL.                                                                                                                                                                                                               |
| t <sub>RISE</sub>                  | Signal low-to-high transition time (20-80%)                                                                                                                                                                                                                                |
| Timing Unit Interval<br>(TUI)      | The timing budget allowed for skew, propagation delays, and the data sampling window.<br>(TUI = $1/(\text{receiver input clock frequency multiplication factor}) = t_C/w)$                                                                                                 |
| V <sub>CM(DC)</sub>                | DC common mode input voltage.                                                                                                                                                                                                                                              |
| V <sub>ICM</sub>                   | Input common mode voltage—The common mode of the differential signal at the receiver.                                                                                                                                                                                      |
| V <sub>ID</sub>                    | Input differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver.                                                                                                               |
| V <sub>DIF(AC)</sub>               | AC differential input voltage—Minimum AC input differential voltage required for switching.                                                                                                                                                                                |
| V <sub>DIF(DC)</sub>               | DC differential input voltage— Minimum DC input differential voltage required for switching.                                                                                                                                                                               |
| V <sub>IH</sub>                    | Voltage input high—The minimum positive voltage applied to the input which is accepted by the device as a logic high.                                                                                                                                                      |
| V <sub>IH(AC)</sub>                | High-level AC input voltage                                                                                                                                                                                                                                                |
| V <sub>IH(DC)</sub>                | High-level DC input voltage                                                                                                                                                                                                                                                |
| V <sub>IL</sub>                    | Voltage input low—The maximum positive voltage applied to the input which is accepted by the device as a logic low.                                                                                                                                                        |
| V <sub>IL(AC)</sub>                | Low-level AC input voltage                                                                                                                                                                                                                                                 |
| V <sub>IL(DC)</sub>                | Low-level DC input voltage                                                                                                                                                                                                                                                 |

Altera Corporation

