#### Intel - 5AGXBB1D4F35C4N Datasheet





Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Obsolete                                                   |
|--------------------------------|------------------------------------------------------------|
| Number of LABs/CLBs            | 14151                                                      |
| Number of Logic Elements/Cells | 300000                                                     |
| Total RAM Bits                 | 17358848                                                   |
| Number of I/O                  | 544                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 1.07V ~ 1.13V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 1152-BBGA, FCBGA Exposed Pad                               |
| Supplier Device Package        | 1152-FBGA (35x35)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5agxbb1d4f35c4n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Symbol                    | Description                                  | Maximum | Unit |
|---------------------------|----------------------------------------------|---------|------|
| I <sub>XCVR-RX (DC)</sub> | DC current per transceiver receiver (RX) pin | 50      | mA   |

#### Internal Weak Pull-Up Resistor

All I/O pins, except configuration, test, and JTAG pins, have an option to enable weak pull-up.

#### Table 1-13: Internal Weak Pull-Up Resistor Values for Arria V Devices

| Symbol | Description                                                                                                                                               | Condition (V) <sup>(11)</sup> | Value <sup>(12)</sup> | Unit |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-----------------------|------|
|        |                                                                                                                                                           | $V_{CCIO} = 3.3 \pm 5\%$      | 25                    | kΩ   |
|        |                                                                                                                                                           | $V_{CCIO} = 3.0 \pm 5\%$      | 25                    | kΩ   |
|        | Value of the I/O pin pull-up resistor before and during configuration, as well as user mode if you have enabled the programmable pull-up resistor option. | $V_{CCIO} = 2.5 \pm 5\%$      | 25                    | kΩ   |
| D      |                                                                                                                                                           | $V_{CCIO} = 1.8 \pm 5\%$      | 25                    | kΩ   |
| кру    |                                                                                                                                                           | $V_{CCIO} = 1.5 \pm 5\%$      | 25                    | kΩ   |
|        |                                                                                                                                                           | $V_{CCIO} = 1.35 \pm 5\%$     | 25                    | kΩ   |
|        |                                                                                                                                                           | $V_{CCIO} = 1.25 \pm 5\%$     | 25                    | kΩ   |
|        |                                                                                                                                                           | $V_{CCIO} = 1.2 \pm 5\%$      | 25                    | kΩ   |

#### **Related Information**

#### Arria V GT, GX, ST, and SX Device Family Pin Connection Guidelines

Provides more information about the pins that support internal weak pull-up and internal weak pull-down features.



<sup>(10)</sup> The I/O ramp rate is 10 ns or more. For ramp rates faster than 10 ns,  $|I_{IOPIN}| = C dv/dt$ , in which C is the I/O pin capacitance and dv/dt is the slew rate.

 $<sup>^{(11)}</sup>$  Pin pull-up resistance values may be lower if an external source drives the pin higher than V<sub>CCIO</sub>.

<sup>&</sup>lt;sup>(12)</sup> Valid with  $\pm 10\%$  tolerances to cover changes over PVT.

| V <sub>CCIO</sub> (V) |      |      | V <sub>SWI</sub> | <sub>NG(DC)</sub> (V) |      | V <sub>X(AC)</sub> (V)         |                      |                                | V <sub>SWING(AC)</sub> (V)                    |                           |  |
|-----------------------|------|------|------------------|-----------------------|------|--------------------------------|----------------------|--------------------------------|-----------------------------------------------|---------------------------|--|
|                       | Min  | Тур  | Max              | Min                   | Мах  | Min                            | Тур                  | Max                            | Min                                           | Max                       |  |
| SSTL-125              | 1.19 | 1.25 | 1.31             | 0.18                  | (15) | V <sub>CCIO</sub> /2 –<br>0.15 | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2<br>+ 0.15 | 2(V <sub>IH(AC)</sub> –<br>V <sub>REF</sub> ) | $2(V_{IL(AC)} - V_{REF})$ |  |

# **Differential HSTL and HSUL I/O Standards**

# Table 1-18: Differential HSTL and HSUL I/O Standards for Arria V Devices

| I/O Standard           | V <sub>CCIO</sub> (V) |     | V <sub>DIF(DC)</sub> (V) |      |                            | V <sub>X(AC)</sub> (V)                                                            |                            | V <sub>CM(DC)</sub> (V)                                                             |                           |                            | V <sub>DIF(AC)</sub> (V)   |      |                          |
|------------------------|-----------------------|-----|--------------------------|------|----------------------------|-----------------------------------------------------------------------------------|----------------------------|-------------------------------------------------------------------------------------|---------------------------|----------------------------|----------------------------|------|--------------------------|
|                        | Min                   | Тур | Max                      | Min  | Max                        | Min                                                                               | Тур                        | Max                                                                                 | Min                       | Тур                        | Max                        | Min  | Мах                      |
| HSTL-18<br>Class I, II | 1.71                  | 1.8 | 1.89                     | 0.2  | _                          | 0.78                                                                              | _                          | 1.12                                                                                | 0.78                      | _                          | 1.12                       | 0.4  | _                        |
| HSTL-15<br>Class I, II | 1.425                 | 1.5 | 1.575                    | 0.2  | —                          | 0.68                                                                              | —                          | 0.9                                                                                 | 0.68                      | —                          | 0.9                        | 0.4  | —                        |
| HSTL-12<br>Class I, II | 1.14                  | 1.2 | 1.26                     | 0.16 | V <sub>CCIO</sub><br>+ 0.3 | _                                                                                 | $0.5 	imes V_{ m CCIO}$    |                                                                                     | $0.4 \times V_{ m CCIO}$  | $0.5 	imes V_{ m CCIO}$    | $0.6 \times V_{ m CCIO}$   | 0.3  | V <sub>CCIO</sub> + 0.48 |
| HSUL-12                | 1.14                  | 1.2 | 1.3                      | 0.26 | 0.26                       | $\begin{array}{c} 0.5 \times \\ \mathrm{V}_{\mathrm{CCIO}} - \\ 0.12 \end{array}$ | 0.5 ×<br>V <sub>CCIO</sub> | $\begin{array}{c} 0.5 \times \\ \mathrm{V}_{\mathrm{CCIO}} \\ + \ 0.12 \end{array}$ | $0.4 \times V_{\rm CCIO}$ | 0.5 ×<br>V <sub>CCIO</sub> | 0.6 ×<br>V <sub>CCIO</sub> | 0.44 | 0.44                     |

# **Differential I/O Standard Specifications**

## Table 1-19: Differential I/O Standard Specifications for Arria V Devices

Differential inputs are powered by  $V_{CCPD}$  which requires 2.5 V.



| Symbol/Description                               | Condition                                            | Trans | ceiver Speed Gr          | ade 4 | Transc | Unit                     |      |        |
|--------------------------------------------------|------------------------------------------------------|-------|--------------------------|-------|--------|--------------------------|------|--------|
| Symbol/Description                               | Condition                                            | Min   | Тур                      | Max   | Min    | Тур                      | Max  | Onit   |
| Spread-spectrum<br>modulating clock<br>frequency | PCI Express <sup>®</sup> (PCIe)                      | 30    | —                        | 33    | 30     | —                        | 33   | kHz    |
| Spread-spectrum<br>downspread                    | PCIe                                                 | —     | 0 to -0.5%               |       |        | 0 to -0.5%               | —    | —      |
| On-chip termination resistors                    | —                                                    | —     | 100                      |       |        | 100                      | _    | Ω      |
| V <sub>ICM</sub> (AC coupled)                    | —                                                    | _     | 1.1/1.15 <sup>(26)</sup> |       |        | 1.1/1.15 <sup>(26)</sup> | _    | V      |
| $V_{ICM}$ (DC coupled)                           | HCSL I/O standard for<br>the PCIe reference<br>clock | 250   | _                        | 550   | 250    |                          | 550  | mV     |
|                                                  | 10 Hz                                                | _     | _                        | -50   |        | _                        | -50  | dBc/Hz |
|                                                  | 100 Hz                                               | _     | _                        | -80   |        | _                        | -80  | dBc/Hz |
| Transmitter REFCLK phase                         | 1 KHz                                                | _     | —                        | -110  |        | _                        | -110 | dBc/Hz |
| noise <sup>(27)</sup>                            | 10 KHz                                               | —     | —                        | -120  |        | —                        | -120 | dBc/Hz |
|                                                  | 100 KHz                                              | _     | _                        | -120  |        | _                        | -120 | dBc/Hz |
|                                                  | ≥1 MHz                                               | _     | _                        | -130  | _      | _                        | -130 | dBc/Hz |
| R <sub>REF</sub>                                 | _                                                    | _     | 2000 ±1%                 | _     |        | 2000 ±1%                 | _    | Ω      |



<sup>&</sup>lt;sup>(26)</sup> For data rate  $\leq$  3.2 Gbps, connect V<sub>CCR\_GXBL/R</sub> to either 1.1-V or 1.15-V power supply. For data rate > 3.2 Gbps, connect V<sub>CCR\_GXBL/R</sub> to a 1.15-V power supply. For details, refer to the Arria V GT, GX, ST, and SX Device Family Pin Connection Guidelines.

<sup>&</sup>lt;sup>(27)</sup> The transmitter REFCLK phase jitter is 30 ps p-p at bit error rate (BER)  $10^{-12}$ .

| Sumbol/Decertistics                                                                             | Condition                      | Т     | Unit                     |         |      |
|-------------------------------------------------------------------------------------------------|--------------------------------|-------|--------------------------|---------|------|
| Symbol/Description                                                                              | Condition                      | Min   | Min Typ /                |         | Unit |
| Data rate (10-Gbps transceiver) <sup>(44)</sup>                                                 | —                              | 0.611 | _                        | 10.3125 | Gbps |
| Absolute $\mathrm{V}_{\mathrm{MAX}}$ for a receiver $\mathrm{pin}^{\scriptscriptstyle{(45)}}$   | —                              | _     |                          | 1.2     | V    |
| Absolute $\mathrm{V}_{\mathrm{MIN}}$ for a receiver pin                                         | —                              | -0.4  |                          | —       | V    |
| Maximum peak-to-peak differential input voltage $V_{ID}$ (diff p-p) before device configuration | —                              | _     | _                        | 1.6     | V    |
| Maximum peak-to-peak differential input voltage $V_{ID}$ (diff p-p) after device configuration  | _                              | _     | _                        | 2.2     | V    |
| Minimum differential eye opening at the receiver serial input pins <sup>(46)</sup>              | —                              | 100   |                          | _       | mV   |
| V <sub>ICM</sub> (AC coupled)                                                                   | —                              | _     | 750 <sup>(47)</sup> /800 | —       | mV   |
| V <sub>ICM</sub> (DC coupled)                                                                   | $\leq$ 3.2Gbps <sup>(48)</sup> | 670   | 700                      | 730     | mV   |
|                                                                                                 | 85- $\Omega$ setting           |       | 85                       |         | Ω    |
| Differential on-chip termination                                                                | 100- $\Omega$ setting          |       | 100                      |         | Ω    |
| resistors                                                                                       | 120- $\Omega$ setting          |       | 120                      |         | Ω    |
|                                                                                                 | 150-Ω setting                  |       | 150                      |         | Ω    |
| $t_{LTR}^{(49)}$                                                                                | _                              | _     |                          | 10      | μs   |
| $t_{LTD}^{(50)}$                                                                                | —                              | 4     | —                        | —       | μs   |

<sup>&</sup>lt;sup>(45)</sup> The device cannot tolerate prolonged operation at this absolute maximum.



<sup>&</sup>lt;sup>(46)</sup> The differential eye opening specification at the receiver input pins assumes that you have disabled the **Receiver Equalization** feature. If you enable the **Receiver Equalization** feature, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level.

 $<sup>^{(47)}</sup>$  The AC coupled  $V_{\rm ICM}$  is 750 mV for PCIe mode only.

<sup>&</sup>lt;sup>(48)</sup> For standard protocol compliance, use AC coupling.

 $<sup>^{(49)}</sup>$  t<sub>LTR</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset.

<sup>&</sup>lt;sup>(50)</sup> t<sub>LTD</sub> is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high.

| Symbol/Description                                                          | Condition                                                   | Tran | sceiver Speed Gra | de 3 | Unit |  |
|-----------------------------------------------------------------------------|-------------------------------------------------------------|------|-------------------|------|------|--|
| Symbol/Description                                                          | Condition                                                   | Min  | Тур               | Max  | Ont  |  |
|                                                                             | 85- $\Omega$ setting                                        | —    | 85                | —    | Ω    |  |
| Differential on-chip termination                                            | 100- $\Omega$ setting                                       |      | 100               | —    | Ω    |  |
| resistors                                                                   | 120-Ω setting                                               | —    | 120               | —    | Ω    |  |
|                                                                             | 150-Ω setting                                               |      | 150               | _    | Ω    |  |
| Intra-differential pair skew                                                | TX $V_{CM}$ = 0.65 V (AC coupled)<br>and slew rate of 15 ps |      |                   | 15   | ps   |  |
| Intra-transceiver block transmitter channel-to-channel skew                 | ×6 PMA bonded mode                                          |      |                   | 180  | ps   |  |
| Inter-transceiver block transmitter channel-to-channel skew <sup>(55)</sup> | × <i>N</i> PMA bonded mode                                  |      |                   | 500  | ps   |  |

# Table 1-30: CMU PLL Specifications for Arria V GT and ST Devices

| Symbol/Description        | Transceiver S | peed Grade 3 | Unit |
|---------------------------|---------------|--------------|------|
| Symbol Description        | Min           | Max          | onit |
| Supported data range      | 0.611         | 10.3125      | Gbps |
| fPLL supported data range | 611           | 3125         | Mbps |

<sup>(55)</sup> This specification is only applicable to channels on one side of the device across two transceiver banks.



| Symbol | V <sub>OD</sub> Setting <sup>(58)</sup> | V <sub>OD</sub> Value (mV) | V <sub>OD</sub> Setting <sup>(58)</sup> | V <sub>OD</sub> Value (mV) |
|--------|-----------------------------------------|----------------------------|-----------------------------------------|----------------------------|
|        | 25                                      | 500                        | 53                                      | 1060                       |
|        | 26                                      | 520                        | 54                                      | 1080                       |
|        | 27                                      | 540                        | 55                                      | 1100                       |
|        | 28                                      | 560                        | 56                                      | 1120                       |
|        | 29                                      | 580                        | 57                                      | 1140                       |
|        | 30                                      | 600                        | 58                                      | 1160                       |
|        | 31                                      | 620                        | 59                                      | 1180                       |
|        | 32                                      | 640                        | 60                                      | 1200                       |
|        | 33                                      | 660                        |                                         |                            |

## **Transmitter Pre-Emphasis Levels**

The following table lists the simulation data on the transmitter pre-emphasis levels in dB for the first post tap under the following conditions:

- Low-frequency data pattern—five 1s and five 0s
- Data rate—2.5 Gbps

The levels listed are a representation of possible pre-emphasis levels under the specified conditions only and the pre-emphasis levels may change with data pattern and data rate.

Arria V devices only support 1st post tap pre-emphasis with the following conditions:

- The 1st post tap pre-emphasis settings must satisfy  $|B| + |C| \le 60$  where  $|B| = V_{OD}$  setting with termination value,  $R_{TERM} = 100 \Omega$  and |C| = 1st post tap pre-emphasis setting.
- |B| |C| > 5 for data rates < 5 Gbps and |B| |C| > 8.25 for data rates > 5 Gbps.
- $(V_{MAX}/V_{MIN} 1)\% < 600\%$ , where  $V_{MAX} = |B| + |C|$  and  $V_{MIN} = |B| |C|$ .

Exception for PCIe Gen2 design:  $V_{OD}$  setting = 43 and pre-emphasis setting = 19 are allowed for PCIe Gen2 design with transmit de-emphasis – 6dB setting (pipe\_txdeemp = 1'b0) using Altera PCIe Hard IP and PIPE IP cores.



<sup>&</sup>lt;sup>(58)</sup> Convert these values to their binary equivalent form if you are using the dynamic reconfiguration mode for PMA analog controls.

| Symbol               | Parameter                                                           | Condition      | Min | Тур | Мах                 | Unit |
|----------------------|---------------------------------------------------------------------|----------------|-----|-----|---------------------|------|
|                      |                                                                     | -3 speed grade | 5   | —   | 800 <sup>(61)</sup> | MHz  |
| f                    | Input clock fraguency                                               | -4 speed grade | 5   |     | 800 <sup>(61)</sup> | MHz  |
| IIN                  | input clock nequency                                                | –5 speed grade | 5   | _   | 750 <sup>(61)</sup> | MHz  |
|                      |                                                                     | -6 speed grade | 5   |     | 625(61)             | MHz  |
| f <sub>INPFD</sub>   | Integer input clock frequency to the phase frequency detector (PFD) | _              | 5   | _   | 325                 | MHz  |
| f <sub>fINPFD</sub>  | Fractional input clock frequency to the PFD                         |                | 50  | _   | 160                 | MHz  |
|                      | PLL voltage-controlled oscillator<br>(VCO) operating range          | -3 speed grade | 600 | —   | 1600                | MHz  |
| <b>f</b> (62)        |                                                                     | -4 speed grade | 600 | _   | 1600                | MHz  |
| IVCO                 |                                                                     | –5 speed grade | 600 |     | 1600                | MHz  |
|                      |                                                                     | -6 speed grade | 600 |     | 1300                | MHz  |
| t <sub>EINDUTY</sub> | Input clock or external feedback clock input duty cycle             | _              | 40  |     | 60                  | %    |
|                      |                                                                     | -3 speed grade | _   | _   | 500 <sup>(63)</sup> | MHz  |
| f                    | Output frequency for internal global or                             | -4 speed grade | —   | —   | 500 <sup>(63)</sup> | MHz  |
| LOUT                 | regional clock                                                      | -5 speed grade | _   | _   | 500 <sup>(63)</sup> | MHz  |
|                      |                                                                     | -6 speed grade | _   | _   | 400 <sup>(63)</sup> | MHz  |



<sup>&</sup>lt;sup>(61)</sup> This specification is limited in the Quartus Prime software by the I/O maximum frequency. The maximum I/O frequency is different for each I/O standard.

<sup>&</sup>lt;sup>(62)</sup> The VCO frequency reported by the Quartus Prime software takes into consideration the VCO post-scale counter K value. Therefore, if the counter K has a value of 2, the frequency reported can be lower than the  $f_{VCO}$  specification.

<sup>&</sup>lt;sup>(63)</sup> This specification is limited by the lower of the two: I/O  $f_{MAX}$  or  $F_{OUT}$  of the PLL.

# **High-Speed I/O Specifications**

#### Table 1-40: High-Speed I/O Specifications for Arria V Devices

When J = 3 to 10, use the serializer/deserializer (SERDES) block. When J = 1 or 2, bypass the SERDES block.

For LVDS applications, you must use the PLLs in integer PLL mode.

The Arria V devices support the following output standards using true LVDS output buffer types on all I/O banks.

- True RSDS output standard with data rates of up to 360 Mbps
- True mini-LVDS output standard with data rates of up to 400 Mbps

| Symbol                                                                                      |                                                                       | Condition                                  | -I3, -C4 |     | –I5, –C5 |      | -C6 |         | Unit |     |                     |      |
|---------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|--------------------------------------------|----------|-----|----------|------|-----|---------|------|-----|---------------------|------|
|                                                                                             |                                                                       | Condition                                  | Min      | Тур | Max      | Min  | Тур | Max     | Min  | Тур | Max                 | Unit |
| f <sub>HSCLK_in</sub> (input clock frequency) True<br>Differential I/O Standards            |                                                                       | Clock boost factor W<br>= 1 to $40^{(72)}$ | 5        |     | 800      | 5    |     | 750     | 5    | _   | 625                 | MHz  |
| f <sub>HSCLK_in</sub> (input clock frequency)<br>Single-Ended I/O Standards <sup>(73)</sup> |                                                                       | Clock boost factor W<br>= 1 to $40^{(72)}$ | 5        |     | 625      | 5    |     | 625     | 5    |     | 500                 | MHz  |
| f <sub>HSCLK_in</sub> (input clock frequency)<br>Single-Ended I/O Standards <sup>(74)</sup> |                                                                       | Clock boost factor W<br>= 1 to $40^{(72)}$ | 5        | _   | 420      | 5    | _   | 420     | 5    | —   | 420                 | MHz  |
| f <sub>HSCLK_OUT</sub> (output clock frequency)                                             |                                                                       | _                                          | 5        | _   | 625(75)  | 5    | _   | 625(75) | 5    |     | 500 <sup>(75)</sup> | MHz  |
| Transmitter                                                                                 | True Differential I/O<br>Standards - f <sub>HSDR</sub> (data<br>rate) | SERDES factor J =3 to $10^{(76)}$          | (77)     |     | 1250     | (77) |     | 1250    | (77) |     | 1050                | Mbps |

<sup>(73)</sup> This applies to DPA and soft-CDR modes only.





<sup>&</sup>lt;sup>(72)</sup> Clock boost factor (W) is the ratio between the input data rate and the input clock rate.

<sup>&</sup>lt;sup>(74)</sup> This applies to non-DPA mode only.

<sup>&</sup>lt;sup>(75)</sup> This is achieved by using the LVDS clock network.

 $<sup>^{(76)}</sup>$  The  $F_{max}$  specification is based on the fast clock used for serial data. The interface  $F_{max}$  is also dependent on the parallel clock domain which is design dependent and requires timing analysis.

<sup>&</sup>lt;sup>(77)</sup> The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate.

## **HPS JTAG Timing Specifications**

| Symbol                  | Description                              | Min | Max                | Unit |
|-------------------------|------------------------------------------|-----|--------------------|------|
| t <sub>JCP</sub>        | TCK clock period                         | 30  | _                  | ns   |
| t <sub>JCH</sub>        | TCK clock high time                      | 14  |                    | ns   |
| t <sub>JCL</sub>        | TCK clock low time                       | 14  |                    | ns   |
| t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time                 | 2   |                    | ns   |
| t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time                 | 3   |                    | ns   |
| t <sub>JPH</sub>        | JTAG port hold time                      | 5   |                    | ns   |
| t <sub>JPCO</sub>       | JTAG port clock to output                |     | 12 <sup>(90)</sup> | ns   |
| t <sub>JPZX</sub>       | JTAG port high impedance to valid output |     | 14 <sup>(90)</sup> | ns   |
| t <sub>JPXZ</sub>       | JTAG port valid output to high impedance |     | 14 <sup>(90)</sup> | ns   |

# Table 1-62: HPS JTAG Timing Parameters and Values for Arria V Devices

# **Configuration Specifications**

This section provides configuration specifications and timing for Arria V devices.

# **POR Specifications**

# Table 1-63: Fast and Standard POR Delay Specification for Arria V Devices

| POR Delay | Minimum | Maximum            | Unit |
|-----------|---------|--------------------|------|
| Fast      | 4       | 12 <sup>(91)</sup> | ms   |

<sup>(90)</sup> A 1-ns adder is required for each  $V_{CCIO\_HPS}$  voltage step down from 3.0 V. For example,  $t_{JPCO}$ = 13 ns if  $V_{CCIO\_HPS}$  of the TDO I/O bank = 2.5 V, or 14 ns if it equals 1.8 V.

<sup>(91)</sup> The maximum pulse width of the fast POR delay is 12 ms, providing enough time for the PCIe hard IP to initialize after the POR trip.



#### 1-76 FPGA JTAG Configuration Timing

| POR Delay | Minimum | Maximum | Unit |
|-----------|---------|---------|------|
| Standard  | 100     | 300     | ms   |

#### **Related Information**

#### **MSEL Pin Settings**

Provides more information about POR delay based on MSEL pin settings for each configuration scheme.

# **FPGA JTAG Configuration Timing**

# Table 1-64: FPGA JTAG Timing Parameters and Values for Arria V Devices

| Symbol                  | Description                              | Min                            | Max                | Unit |
|-------------------------|------------------------------------------|--------------------------------|--------------------|------|
| t <sub>JCP</sub>        | TCK clock period                         | <b>30,</b> 167 <sup>(92)</sup> |                    | ns   |
| t <sub>JCH</sub>        | TCK clock high time                      | 14                             |                    | ns   |
| t <sub>JCL</sub>        | TCK clock low time                       | 14                             |                    | ns   |
| t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time                 | 2                              |                    | ns   |
| t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time                 | 3                              |                    | ns   |
| t <sub>JPH</sub>        | JTAG port hold time                      | 5                              |                    | ns   |
| t <sub>JPCO</sub>       | JTAG port clock to output                |                                | 12 <sup>(93)</sup> | ns   |
| t <sub>JPZX</sub>       | JTAG port high impedance to valid output |                                | 14 <sup>(93)</sup> | ns   |
| t <sub>JPXZ</sub>       | JTAG port valid output to high impedance |                                | 14 <sup>(93)</sup> | ns   |



<sup>&</sup>lt;sup>(92)</sup> The minimum TCK clock period is 167 ns if  $V_{CCBAT}$  is within the range 1.2 V – 1.5 V when you perform the volatile key programming.

<sup>&</sup>lt;sup>(93)</sup> A 1-ns adder is required for each VCCIO voltage step down from 3.0 V. For example, tJPCO= 13 ns if VCCIO of the TDO I/O bank = 2.5 V, or 14 ns if it equals 1.8 V.

| Variant    | Member Code | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) |
|------------|-------------|--------------------------------|------------------------|
|            | A1          | 71,015,712                     | 439,960                |
|            | A3          | 71,015,712                     | 439,960                |
|            | A5          | 101,740,800                    | 446,360                |
| Arria V CY | A7          | 101,740,800                    | 446,360                |
|            | B1          | 137,785,088                    | 457,368                |
|            | B3          | 137,785,088                    | 457,368                |
|            | B5          | 185,915,808                    | 463,128                |
|            | B7          | 185,915,808                    | 463,128                |
|            | C3          | 71,015,712                     | 439,960                |
| Arria V CT | C7          | 101,740,800                    | 446,360                |
| Allia v GI | D3          | 137,785,088                    | 457,368                |
|            | D7          | 185,915,808                    | 463,128                |
| Arria V SV | B3          | 185,903,680                    | 450,968                |
| Arria v SA | B5          | 185,903,680                    | 450,968                |
| Arria V ST | D3          | 185,903,680                    | 450,968                |
| Arria V ST | D5          | 185,903,680                    | 450,968                |

# **Minimum Configuration Time Estimation**

#### Table 1-73: Minimum Configuration Time Estimation for Arria V Devices

The estimated values are based on the configuration .rbf sizes in Uncompressed .rbf Sizes for Arria V Devices table.



| 1-88                | Glossary                         |           |             | AV-5100<br>2017.02.1 |
|---------------------|----------------------------------|-----------|-------------|----------------------|
|                     | Symbol                           | Parameter | Typical     | Unit                 |
|                     |                                  |           | 0 (default) | ps                   |
| D <sub>OUTBUF</sub> | Rising and/or falling edge delay | 50        | ps          |                      |
|                     |                                  | 100       | ps          |                      |
|                     |                                  |           | 150         | ps                   |

# Glossary

# Table 1-78: Glossary

| Term                       | Definition               |                                 |
|----------------------------|--------------------------|---------------------------------|
| Differential I/O standards | Receiver Input Waveforms |                                 |
|                            | Single-Ended Waveform    |                                 |
|                            |                          | Positive Channel (p) = $V_{IH}$ |
|                            | V <sub>CM</sub>          | Negative Channel (n) $= V_{IL}$ |
|                            |                          | Ground                          |
|                            | Differential Waveform    |                                 |
|                            | VID                      | <b>a</b> 11                     |
|                            |                          | p - n = 0 V                     |
|                            |                          |                                 |



AV-51002



**Altera Corporation** 



#### 1-96 Document Revision History

| Date      | Version    | Changes                                                                                                                                                                                                                                                                                                        |
|-----------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| June 2015 | 2015.06.16 | • Added the supported data rates for the following output standards using true LVDS output buffer types in the High-Speed I/O Specifications for Arria V Devices table:                                                                                                                                        |
|           |            | True RSDS output standard: data rates of up to 360 Mbps                                                                                                                                                                                                                                                        |
|           |            | True mini-LVDS output standard: data rates of up to 400 Mbps                                                                                                                                                                                                                                                   |
|           |            | • Added note in the condition for Transmitter—Emulated Differential I/O Standards f <sub>HSDR</sub> data rate parameter in the High-Speed I/O Specifications for Arria V Devices table. Note: When using True LVDS RX channels for emulated LVDS TX channel, only serialization factors 1 and 2 are supported. |
|           |            | Changed Queued Serial Peripheral Interface (QSPI) to Quad Serial Peripheral Interface (SPI) Flash.                                                                                                                                                                                                             |
|           |            | • Updated T <sub>h</sub> location in I <sup>2</sup> C Timing Diagram.                                                                                                                                                                                                                                          |
|           |            | <ul> <li>Updared T<sub>wp</sub> location in NAND Address Latch Timing Diagram.</li> </ul>                                                                                                                                                                                                                      |
|           |            | <ul> <li>Corrected the unit for t<sub>DH</sub> from ns to s in FPP Timing Parameters When DCLK-to-DATA[] Ratio is &gt;1 for<br/>Arria V Devices table.</li> </ul>                                                                                                                                              |
|           |            | • Updated the maximum value for $t_{CO}$ from 4 ns to 2 ns in AS Timing Parameters for AS ×1 and ×4 Configurations in Arria V Devices table.                                                                                                                                                                   |
|           |            | • Moved the following timing diagrams to the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter.                                                                                                                                                                            |
|           |            | FPP Configuration Timing Waveform When DCLK-to-DATA[] Ratio is 1                                                                                                                                                                                                                                               |
|           |            | <ul> <li>FPP Configuration Timing Waveform When DCLK-to-DATA[] Ratio is &gt;1</li> </ul>                                                                                                                                                                                                                       |
|           |            | AS Configuration Timing Waveform                                                                                                                                                                                                                                                                               |
|           |            | PS Configuration Timing Waveform                                                                                                                                                                                                                                                                               |



#### 1-100 Document Revision History

| Date          | Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| November 2012 | 3.0     | <ul> <li>Updated Table 2, Table 4, Table 9, Table 14, Table 16, Table 17, Table 20, Table 21, Table 25, Table 29, Table 36, Table 56, Table 57, and Table 60.</li> <li>Removed table: Transceiver Block Jitter Specifications for Arria V Devices.</li> <li>Added HPS information: <ul> <li>Added "HPS Specifications" section.</li> <li>Added Table 38, Table 39, Table 40, Table 41, Table 42, Table 43, Table 44, Table 45, Table 46, Table 47, Table 48, Table 49, and Table 50.</li> <li>Added Figure 7, Figure 8, Figure 9, Figure 10, Figure 11, Figure 12, Figure 13, Figure 14, Figure 15, Figure 16, Figure 17, Figure 18, and Figure 19.</li> <li>Updated Table 3 and Table 5.</li> </ul> </li> </ul> |
| October 2012  | 2.4     | <ul> <li>Updated Arria V GX V<sub>CCR_GXBL/R</sub>, V<sub>CCT_GXBL/R</sub>, and V<sub>CCL_GXBL/R</sub> minimum and maximum values, and data rate in Table 4.</li> <li>Added receiver V<sub>ICM</sub> (AC coupled) and V<sub>ICM</sub> (DC coupled) values, and transmitter V<sub>OCM</sub> (AC coupled) and V<sub>OCM</sub> (DC coupled) values in Table 20 and Table 21.</li> </ul>                                                                                                                                                                                                                                                                                                                             |
| August 2012   | 2.3     | Updated the SERDES factor condition in Table 30.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| July 2012     | 2.2     | <ul> <li>Updated the maximum voltage for V<sub>I</sub> (DC input voltage) in Table 1.</li> <li>Updated Table 20 to include the Arria V GX -I3 speed grade.</li> <li>Updated the minimum value of the fixedclk clock frequency in Table 20 and Table 21.</li> <li>Updated the SERDES factor condition in Table 30.</li> <li>Updated Table 50 to include the IOE programmable delay settings for the Arria V GX -I3 speed grade.</li> </ul>                                                                                                                                                                                                                                                                        |
| June 2012     | 2.1     | Updated V <sub>CCR_GXBL/R</sub> , V <sub>CCT_GXBL/R</sub> , and V <sub>CCL_GXBL/R</sub> values in Table 4.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |



# **Switching Characteristics**

# **Transceiver Performance Specifications**

# **Reference Clock**

#### Table 2-22: Reference Clock Specifications for Arria V GZ Devices

Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the *Arria V Device Overview*.

| Symbol/Description                                               | Conditions                    | Transceiver Speed Grade 2                            |             |             | Transceiver Speed Grade 3 |          |               | Unit        |
|------------------------------------------------------------------|-------------------------------|------------------------------------------------------|-------------|-------------|---------------------------|----------|---------------|-------------|
| Symbol/Description                                               | Conditions                    | Min                                                  | Тур         | Мах         | Min                       | Тур      | Мах           | Onic        |
| Reference Clock                                                  |                               |                                                      |             |             |                           |          |               |             |
| Supported I/O Standards                                          | Dedicated reference clock pin | 1.2-V PCM<br>and HCSL                                | L, 1.4-V PC | ML, 1.5-V P | CML, 2.5-V                | PCML, Di | fferential LV | PECL, LVDS, |
|                                                                  | RX reference clock pin        | 1.4-V PCML, 1.5-V PCML, 2.5-V PCML, LVPECL, and LVDS |             |             |                           |          |               |             |
| Input Reference Clock<br>Frequency<br>(CMU PLL) <sup>(137)</sup> | _                             | 40                                                   |             | 710         | 40                        |          | 710           | MHz         |
| Input Reference Clock<br>Frequency<br>(ATX PLL) <sup>(137)</sup> | -                             | 100                                                  |             | 710         | 100                       |          | 710           | MHz         |

<sup>(137)</sup> The input reference clock frequency options depend on the data rate and the device speed grade.



## Figure 2-2: AC Gain Curves for Arria V GZ Channels (full bandwidth)



Altera Corporation





# **Core Performance Specifications**

# **Clock Tree Specifications**

## Table 2-33: Clock Tree Performance for Arria V GZ Devices

| Symbol                    | Perfo   | llait  |     |
|---------------------------|---------|--------|-----|
| зульог                    | C3, I3L | C4, I4 |     |
| Global and Regional Clock | 650     | 580    | MHz |
| Periphery Clock           | 500     | 500    | MHz |

# **PLL Specifications**

# Table 2-34: PLL Specifications for Arria V GZ Devices

| Symbol                 | Parameter                                                    | Min | Тур | Мах  | Unit |
|------------------------|--------------------------------------------------------------|-----|-----|------|------|
| $f_{IN}^{(167)}$       | Input clock frequency (C3, I3L speed grade)                  | 5   | —   | 800  | MHz  |
|                        | Input clock frequency (C4, I4 speed grade)                   | 5   | —   | 650  | MHz  |
| f <sub>INPFD</sub>     | Input frequency to the PFD 5                                 |     | _   | 325  | MHz  |
| f <sub>FINPFD</sub>    | Fractional Input clock frequency to the PFD                  | 50  | _   | 160  | MHz  |
| f <sub>VCO</sub> (168) | PLL VCO operating range (C3, I3L speed grade)                | 600 | _   | 1600 | MHz  |
|                        | PLL VCO operating range (C4, I4 speed grade)                 | 600 | —   | 1300 | MHz  |
| t <sub>EINDUTY</sub>   | DUTY Input clock or external feedback clock input duty cycle |     | _   | 60   | %    |

<sup>(167)</sup> This specification is limited in the Quartus II software by the I/O maximum frequency. The maximum I/O frequency is different for each I/O standard.

<sup>(168)</sup> The VCO frequency reported by the Quartus II software in the **PLL Usage Summary** section of the compilation report takes into consideration the VCO post-scale counter K value. Therefore, if the counter K has a value of 2, the frequency reported can be lower than the f<sub>VCO</sub> specification.

Arria V GZ Device Datasheet



t<sub>ARESET</sub>

| Symbol                                | Parameter                                                                                                                  | Min | Тур | Max  | Unit |
|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| f <sub>out</sub> (169)                | Output frequency for an internal global or regional clock (C3, I3L speed grade)                                            | _   | _   | 650  | MHz  |
|                                       | Output frequency for an internal global or regional clock (C4, I4 speed grade)                                             | _   |     | 580  | MHz  |
| f <sub>OUT_EXT</sub> <sup>(169)</sup> | Output frequency for an external clock output (C3, I3L speed grade)                                                        | _   |     | 667  | MHz  |
|                                       | Output frequency for an external clock output (C4, I4 speed grade)                                                         | —   | _   | 533  | MHz  |
| toutduty                              | Duty cycle for a dedicated external clock output455055(when set to 50%)(when set to 50%)(when set to 50%)(when set to 50%) |     |     | %    |      |
| t <sub>FCOMP</sub>                    | External feedback clock compensation time——10                                                                              |     | 10  | ns   |      |
| f <sub>DYCONFIGCLK</sub>              | Dynamic configuration clock for mgmt_clk and — — 100 scanclk                                                               |     | 100 | MHz  |      |
| t <sub>LOCK</sub>                     | Time required to lock from the end-of-device configuration or deassertion of areset                                        |     | _   | 1 ms |      |
| t <sub>DLOCK</sub>                    | Time required to lock dynamically (after switchover<br>or reconfiguring any non-post-scale counters/<br>delays)            | _   | —   | 1    | ms   |
| f <sub>CLBW</sub>                     | PLL closed-loop low bandwidth                                                                                              | _   | 0.3 |      | MHz  |
|                                       | PLL closed-loop medium bandwidth                                                                                           | —   | 1.5 |      | MHz  |
|                                       | PLL closed-loop high bandwidth (170)                                                                                       | _   | 4   |      | MHz  |
| t <sub>PLL_PSERR</sub>                | Accuracy of PLL phase shift — — ±50                                                                                        |     |     |      | ps   |

10

\_\_\_\_

\_

Minimum pulse width on the areset signal





ns

 $<sup>^{(169)}</sup>$  This specification is limited by the lower of the two: I/O  $f_{MAX}$  or  $f_{OUT}$  of the PLL.

<sup>&</sup>lt;sup>(170)</sup> High bandwidth PLL settings are not supported in external feedback mode.

| Date          | Version | Changes                                                                                                                                                                                                                                                                                                                                                          |
|---------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| July 2014     | 3.8     | <ul> <li>Updated Table 21.</li> <li>Updated Table 22 V<sub>OCM</sub> (DC Coupled) condition.</li> <li>Updated the DCLK note to Figure 6, Figure 7, and Figure 9.</li> <li>Added note to Table 5 and Table 6.</li> <li>Added the DCLK specification to Table 50.</li> <li>Added note to Table 51.</li> <li>Updated the list of parameters in Table 53.</li> </ul> |
| February 2014 | 3.7     | Updated Table 28.                                                                                                                                                                                                                                                                                                                                                |
| December 2013 | 3.6     | <ul> <li>Updated Table 2, Table 13, Table 18, Table 19, Table 22, Table 30, Table 33, Table 37, Table 38, Table 45, Table 46, Table 47, Table 56, Table 49.</li> <li>Updated "PLL Specifications".</li> </ul>                                                                                                                                                    |
| August 2013   | 3.5     | Updated Table 28.                                                                                                                                                                                                                                                                                                                                                |
| August 2013   | 3.4     | <ul> <li>Removed Preliminary tags for Table 2, Table 4, Table 5, Table 14, Table 27, Table 28, Table 29, Table 31, Table 32, Table 43, Table 45, Table 46, Table 47, Table 48, Table 49, Table 50, and Table 54.</li> <li>Updated Table 2 and Table 28.</li> </ul>                                                                                               |
| June 2013     | 3.3     | Updated Table 23, Table 28, Table 51, and Table 55.                                                                                                                                                                                                                                                                                                              |
| May 2013      | 3.2     | <ul> <li>Added Table 23.</li> <li>Updated Table 5, Table 22, Table 26, and Table 57.</li> <li>Updated Figure 6, Figure 7, Figure 8, and Figure 9.</li> </ul>                                                                                                                                                                                                     |
| March 2013    | 3.1     | <ul> <li>Updated Table 2, Table 6, Table 7, Table 8, Table 19, Table 22, Table 26, Table 29, Table 52.</li> <li>Updated "Maximum Allowed Overshoot and Undershoot Voltage".</li> </ul>                                                                                                                                                                           |
| December 2012 | 3.0     | Initial release.                                                                                                                                                                                                                                                                                                                                                 |

