### Intel - 5AGXBB1D4F35C5N Datasheet





Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 14151                                                      |
| Number of Logic Elements/Cells | 300000                                                     |
| Total RAM Bits                 | 17358848                                                   |
| Number of I/O                  | 544                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 1.07V ~ 1.13V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 1152-BBGA, FCBGA Exposed Pad                               |
| Supplier Device Package        | 1152-FBGA (35x35)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5agxbb1d4f35c5n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Symbol                     | Description                    | Minimum | Maximum | Unit |
|----------------------------|--------------------------------|---------|---------|------|
| V <sub>CCPLL_HPS</sub>     | HPS PLL analog power supply    | -0.50   | 3.25    | V    |
| V <sub>CC_AUX_SHARED</sub> | HPS auxiliary power supply     | -0.50   | 3.25    | V    |
| I <sub>OUT</sub>           | DC output current per pin      | -25     | 40      | mA   |
| T <sub>J</sub>             | Operating junction temperature | -55     | 125     | °C   |
| T <sub>STG</sub>           | Storage temperature (no bias)  | -65     | 150     | °C   |

## Maximum Allowed Overshoot and Undershoot Voltage

During transitions, input signals may overshoot to the voltage listed in the following table and undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.

The maximum allowed overshoot duration is specified as a percentage of high time over the lifetime of the device. A DC signal is equivalent to 100% duty cycle.

For example, a signal that overshoots to 4.00 V can only be at 4.00 V for ~15% over the lifetime of the device; for a device lifetime of 10 years, this amounts to 1.5 years.

### Table 1-2: Maximum Allowed Overshoot During Transitions for Arria V Devices

This table lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage of device lifetime.

1-3



| Symbol                               | Description                                                                                       | Condition (V)                               | Ca         | libration Accura | су         | Unit |
|--------------------------------------|---------------------------------------------------------------------------------------------------|---------------------------------------------|------------|------------------|------------|------|
| Symbol                               | Description                                                                                       |                                             | –I3, –C4   | –I5, –C5         | -C6        | Ont  |
| 60- $\Omega$ and 120- $\Omega$ $R_T$ | Internal parallel termination with calibration (60- $\Omega$ and 120- $\Omega$ setting)           | $V_{CCIO} = 1.2$                            | -10 to +40 | -10 to +40       | -10 to +40 | %    |
| 25- $\Omega R_{S\_left\_shift}$      | Internal left shift series termination with calibration (25- $\Omega R_{S\_left\_shift}$ setting) | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 | ±15        | ±15              | ±15        | %    |

### **OCT Without Calibration Resistance Tolerance Specifications**

### Table 1-9: OCT Without Calibration Resistance Tolerance Specifications for Arria V Devices

This table lists the Arria V OCT without calibration resistance to PVT changes.

| Symbol               | Description                                                            | Condition (V)                | Re       | sistanceToleran | ice | Unit |
|----------------------|------------------------------------------------------------------------|------------------------------|----------|-----------------|-----|------|
| Symbol               | Description                                                            |                              | -I3, -C4 | –I5, –C5        | -C6 | Ont  |
| 25-Ω R <sub>S</sub>  | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5 | ±30      | ±40             | ±40 | %    |
| 25-Ω R <sub>S</sub>  | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 1.8, 1.5 | ±30      | ±40             | ±40 | %    |
| 25-Ω R <sub>S</sub>  | Internal series termination without calibration (25- $\Omega$ setting) | $V_{CCIO} = 1.2$             | ±35      | ±50             | ±50 | %    |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5 | ±30      | ±40             | ±40 | %    |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 1.8, 1.5 | ±30      | ±40             | ±40 | %    |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | $V_{CCIO} = 1.2$             | ±35      | ±50             | ±50 | %    |
| 100-Ω R <sub>D</sub> | Internal differential termination (100- $\Omega$ setting)              | $V_{CCIO} = 2.5$             | ±25      | ±40             | ±40 | %    |



| I/O Standard                       |                                                                                                                                                                                                                                                                                                                              | V <sub>CCIO</sub> (V) | / <sub>CCIO</sub> (V) |     | V <sub>ID</sub> (mV) <sup>(16)</sup> V <sub>ICM(DC)</sub> (V) |     | ١     | / <sub>OD</sub> (V) <sup>(17</sup> |       | ١     | V <sub>OCM</sub> (V) <sup>(</sup> | 17)(18) |       |      |       |  |  |
|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------|-----|---------------------------------------------------------------|-----|-------|------------------------------------|-------|-------|-----------------------------------|---------|-------|------|-------|--|--|
| I/O Standard                       | Min                                                                                                                                                                                                                                                                                                                          | Тур                   | Мах                   | Min | Condition                                                     | Мах | Min   | Condition                          | Мах   | Min   | Тур                               | Max     | Min   | Тур  | Max   |  |  |
| PCML                               | ML Transmitter, receiver, and input reference clock pins of high-speed transceivers use the PCML I/O standard. For transmitter, receiver, and reference clock I/O pin specifications, refer to Transceiver Specifications for Arria V GX and SX Devices and Transceiver Specifications for Arria V GT and ST Devices tables. |                       |                       |     |                                                               |     |       |                                    |       |       |                                   |         |       |      |       |  |  |
| 2.5 V                              | 2.375                                                                                                                                                                                                                                                                                                                        | 2.5                   | 2.625                 | 100 | V <sub>CM</sub> =                                             |     | 0.05  | D <sub>MAX</sub> ≤<br>1.25 Gbps    | 1.80  | 0.247 |                                   | 0.6     | 1.125 | 1.25 | 1.375 |  |  |
| LVDS <sup>(19)</sup>               | 2.375                                                                                                                                                                                                                                                                                                                        | 2.3                   | 2.023                 | 100 | 1.25 V                                                        |     | 1.05  | D <sub>MAX</sub> ><br>1.25 Gbps    | 1.55  | 0.247 |                                   | 0.0     | 1.123 | 1.25 | 1.575 |  |  |
| RSDS<br>(HIO) <sup>(20)</sup>      | 2.375                                                                                                                                                                                                                                                                                                                        | 2.5                   | 2.625                 | 100 | V <sub>CM</sub> =<br>1.25 V                                   |     | 0.25  |                                    | 1.45  | 0.1   | 0.2                               | 0.6     | 0.5   | 1.2  | 1.4   |  |  |
| Mini-LVDS<br>(HIO) <sup>(21)</sup> | 2.375                                                                                                                                                                                                                                                                                                                        | 2.5                   | 2.625                 | 200 |                                                               | 600 | 0.300 |                                    | 1.425 | 0.25  | _                                 | 0.6     | 1     | 1.2  | 1.4   |  |  |
| LVPECL <sup>(22)</sup>             |                                                                                                                                                                                                                                                                                                                              |                       |                       | 300 |                                                               |     | 0.60  | D <sub>MAX</sub> ≤<br>700 Mbps     | 1.80  |       |                                   |         |       |      |       |  |  |
|                                    |                                                                                                                                                                                                                                                                                                                              | _                     |                       | 500 |                                                               |     | 1.00  | D <sub>MAX</sub> ><br>700 Mbps     | 1.60  |       | _                                 |         |       |      |       |  |  |

### **Related Information**

- Transceiver Specifications for Arria V GX and SX Devices on page 1-23 Provides the specifications for transmitter, receiver, and reference clock I/O pin.
- $^{(16)}$  The minimum V<sub>ID</sub> value is applicable over the entire common mode range, V<sub>CM</sub>.
- <sup>(17)</sup>  $R_{\rm L}$  range:  $90 \le R_{\rm L} \le 110 \ \Omega$ .
- <sup>(18)</sup> This applies to default pre-emphasis setting only.
- <sup>(19)</sup> For optimized LVDS receiver performance, the receiver voltage input range must be within 1.0 V to 1.6 V for data rates above 1.25 Gbps and 0 V to 1.85 V for data rates below 1.25 Gbps.
- <sup>(20)</sup> For optimized RSDS receiver performance, the receiver voltage input range must be within 0.25 V to 1.45 V.
- <sup>(21)</sup> For optimized Mini-LVDS receiver performance, the receiver voltage input range must be within 0.3 V to 1.425 V.
- <sup>(22)</sup> For optimized LVPECL receiver performance, the receiver voltage input range must be within 0.85 V to 1.75 V for data rates above 700 Mbps and 0.45 V to 1.95 V for data rates below 700 Mbps.



• Transceiver Specifications for Arria V GT and ST Devices on page 1-29 Provides the specifications for transmitter, receiver, and reference clock I/O pin.

# Switching Characteristics

This section provides performance characteristics of Arria V core and periphery blocks.

# **Transceiver Performance Specifications**

## Transceiver Specifications for Arria V GX and SX Devices

## Table 1-20: Reference Clock Specifications for Arria V GX and SX Devices

| Symbol/Description                        | Condition                                                             | Transceiver Speed Grade 4 |               |                               | Transceiver Speed Grade 6 |                            |                               | Unit |
|-------------------------------------------|-----------------------------------------------------------------------|---------------------------|---------------|-------------------------------|---------------------------|----------------------------|-------------------------------|------|
| Symbol/Description                        | Condition                                                             | Min                       | Тур           | Max                           | Min                       | Тур                        | Max                           | Onic |
| Supported I/O standards                   | 1.2 V PCM                                                             | L, 1.4 V PCN              | IL,1.5 V PCML | , 2.5 V PCMI                  | L, Differentia            | l LVPECL <sup>(23)</sup> , | HCSL, and                     | LVDS |
| Input frequency from<br>REFCLK input pins | _                                                                     | 27                        |               | 710                           | 27                        |                            | 710                           | MHz  |
| Rise time                                 | Measure at ±60 mV of differential signal <sup>(24)</sup>              |                           |               | 400                           |                           |                            | 400                           | ps   |
| Fall time                                 | Measure at $\pm 60 \text{ mV}$ of differential signal <sup>(24)</sup> | _                         |               | 400                           |                           |                            | 400                           | ps   |
| Duty cycle                                |                                                                       | 45                        | —             | 55                            | 45                        | _                          | 55                            | %    |
| Peak-to-peak differential input voltage   | _                                                                     | 200                       | _             | 300 <sup>(25)</sup> /<br>2000 | 200                       |                            | 300 <sup>(25)</sup> /<br>2000 | mV   |



<sup>&</sup>lt;sup>(23)</sup> Differential LVPECL signal levels must comply to the minimum and maximum peak-to-peak differential input voltage specified in this table.

REFCLK performance requires to meet transmitter REFCLK phase noise specification. (24)

<sup>&</sup>lt;sup>(25)</sup> The maximum peak-to peak differential input voltage of 300 mV is allowed for DC coupled link.

| Symbol/Description                            | Condition                                                        | Transceiver Speed Grade 4 |                                                                                                                                                                                                                                                                         |     | Transceiver Speed Grade 6 |     |     | Unit |  |
|-----------------------------------------------|------------------------------------------------------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------|-----|-----|------|--|
| Symbol/Description                            | Condition                                                        | Min                       | Тур                                                                                                                                                                                                                                                                     | Max | Min                       | Тур | Max | Ont  |  |
| Run length                                    | —                                                                | —                         | _                                                                                                                                                                                                                                                                       | 200 |                           | _   | 200 | UI   |  |
| Programmable equaliza-<br>tion AC and DC gain | AC gain setting = 0 to<br>$3^{(38)}$<br>DC gain setting = 0 to 1 | Gain and<br>Response      | Refer to CTLE Response at Data Rates > 3.25 Gbps across Supported AC<br>Gain and DC Gain for Arria V GX, GT, SX, and ST Devices and CTLE<br>Response at Data Rates ≤ 3.25 Gbps across Supported AC Gain and DC<br>Gain for Arria V GX, GT, SX, and ST Devices diagrams. |     |                           |     |     |      |  |

## Table 1-23: Transmitter Specifications for Arria V GX and SX Devices

| Symbol/Description                                                 | Condition                                                | Transc | eiver Speed C | Grade 4  | Transceiver Speed Grade 6 |     |      | Unit |
|--------------------------------------------------------------------|----------------------------------------------------------|--------|---------------|----------|---------------------------|-----|------|------|
| Symbol/Description                                                 | Condition                                                | Min    | Тур           | Max      | Min                       | Тур | Max  | Onit |
| Supported I/O standards                                            |                                                          |        |               | 1.5 V PC | ML                        |     |      |      |
| Data rate                                                          | _                                                        | 611    | _             | 6553.6   | 611                       |     | 3125 | Mbps |
| V <sub>OCM</sub> (AC coupled)                                      |                                                          |        | 650           | _        |                           | 650 |      | mV   |
| V <sub>OCM</sub> (DC coupled)                                      | $\leq$ 3.2Gbps <sup>(32)</sup>                           | 670    | 700           | 730      | 670                       | 700 | 730  | mV   |
|                                                                    | 85- $\Omega$ setting                                     | —      | 85            | _        |                           | 85  |      | Ω    |
| Differential on-chip                                               | 100- $\Omega$ setting                                    | —      | 100           | _        |                           | 100 |      | Ω    |
| termination resistors                                              | 120- $\Omega$ setting                                    | —      | 120           | _        |                           | 120 |      | Ω    |
|                                                                    | 150-Ω setting                                            | —      | 150           | _        |                           | 150 |      | Ω    |
| Intra-differential pair skew                                       | TX $V_{CM}$ = 0.65 V (AC coupled) and slew rate of 15 ps |        | _             | 15       |                           |     | 15   | ps   |
| Intra-transceiver block<br>transmitter channel-to-<br>channel skew | ×6 PMA bonded mode                                       |        |               | 180      |                           |     | 180  | ps   |

<sup>(37)</sup> The rate match FIFO supports only up to ±300 parts per million (ppm).
<sup>(38)</sup> The Quartus Prime software allows AC gain setting = 3 for design with data rate between 611 Mbps and 1.25 Gbps only.



| Symbol               | Description          | Min                                                  | Тур | Max | Unit |
|----------------------|----------------------|------------------------------------------------------|-----|-----|------|
| T <sub>din_end</sub> | Input data valid end | $(2 + R_{delay}) \times T_{qspi\_clk} - 1.21^{(85)}$ |     | _   | ns   |

### Figure 1-8: Quad SPI Flash Timing Diagram

This timing diagram illustrates clock polarity mode 0 and clock phase mode 0.



### **Related Information**

# Quad SPI Flash Controller Chapter, Arria V Hard Processor System Technical Reference Manual

Provides more information about Rdelay.

## **SPI Timing Characteristics**

### Table 1-52: SPI Master Timing Requirements for Arria V Devices

The setup and hold times can be used for Texas Instruments SSP mode and National Semiconductor Microwire mode.

| Symbol           | Description                               | Min       | Max | Unit |
|------------------|-------------------------------------------|-----------|-----|------|
| T <sub>clk</sub> | CLK clock period                          | 16.67     | _   | ns   |
| T <sub>su</sub>  | SPI Master-in slave-out (MISO) setup time | 8.35 (86) | _   | ns   |

 $<sup>^{(85)}</sup>$  R<sub>delay</sub> is set by programming the register <code>qspiregs.rddatacap</code>. For the SoC EDS software version 13.1 and later, Altera provides automatic Quad SPI calibration in the preloader. For more information about R<sub>delay</sub>, refer to the Quad SPI Flash Controller chapter in the Arria V Hard Processor System Technical Reference Manual.



### Figure 1-11: SD/MMC Timing Diagram



#### **Related Information**

**Booting and Configuration Chapter, Arria V Hard Processor System Technical Reference Manual** Provides more information about CSEL pin settings in the SD/MMC Controller CSEL Pin Settings table.

### **USB Timing Characteristics**

PHYs that support LPM mode may not function properly with the USB controller due to a timing issue. It is recommended that designers use the MicroChip USB3300 PHY device that has been proven to be successful on the development board.

### Table 1-55: USB Timing Requirements for Arria V Devices

| Symbol           | Description                                  | Min | Тур   | Мах | Unit |
|------------------|----------------------------------------------|-----|-------|-----|------|
| T <sub>clk</sub> | USB CLK clock period                         | _   | 16.67 | _   | ns   |
| T <sub>d</sub>   | CLK to USB_STP/USB_DATA[7:0] output delay    | 4.4 | —     | 11  | ns   |
| T <sub>su</sub>  | Setup time for USB_DIR/USB_NXT/USB_DATA[7:0] | 2   |       |     | ns   |
| T <sub>h</sub>   | Hold time for USB_DIR/USB_NXT/USB_DATA[7:0]  | 1   | —     |     | ns   |



## Table 1-57: RGMII RX Timing Requirements for Arria V Devices

| Symbol                        | Description            | Min | Тур | Unit |
|-------------------------------|------------------------|-----|-----|------|
| T <sub>clk</sub> (1000Base-T) | RX_CLK clock period    |     | 8   | ns   |
| T <sub>clk</sub> (100Base-T)  | RX_CLK clock period    |     | 40  | ns   |
| T <sub>clk</sub> (10Base-T)   | RX_CLK clock period    |     | 400 | ns   |
| T <sub>su</sub>               | RX_D/RX_CTL setup time | 1   |     | ns   |
| T <sub>h</sub>                | RX_D/RX_CTL hold time  | 1   | —   | ns   |

# Figure 1-14: RGMII RX Timing Diagram



## Table 1-58: Management Data Input/Output (MDIO) Timing Requirements for Arria V Devices

| Symbol           | Description                   | Min | Тур | Мах | Unit |
|------------------|-------------------------------|-----|-----|-----|------|
| T <sub>clk</sub> | MDC clock period              | _   | 400 | _   | ns   |
| T <sub>d</sub>   | MDC to MDIO output data delay | 10  |     | 20  | ns   |
| T <sub>s</sub>   | Setup time for MDIO data      | 10  |     | _   | ns   |
| T <sub>h</sub>   | Hold time for MDIO data       | 0   | _   |     | ns   |



### 1-80 AS Configuration Timing

| Symbol              | Parameter                                                 | Minimum                                     | Maximum | Unit   |
|---------------------|-----------------------------------------------------------|---------------------------------------------|---------|--------|
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                          | 4 × maximum DCLк period                     | _       |        |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on         | $t_{CD2CU}$ + ( $T_{init}$ × CLKUSR period) |         | _      |
| T <sub>init</sub>   | Number of clock cycles required for device initialization | 8,576                                       |         | Cycles |

#### **Related Information**

### **FPP Configuration Timing**

Provides the FPP configuration timing waveforms.

# **AS Configuration Timing**

### Table 1-68: AS Timing Parameters for AS ×1 and ×4 Configurations in Arria V Devices

The minimum and maximum numbers apply to both the internal oscillator and CLKUSR when either one is used as the clock source for device configuration.

The  $t_{CF2CD}$ ,  $t_{CF2ST0}$ ,  $t_{CFG}$ ,  $t_{STATUS}$ , and  $t_{CF2ST1}$  timing parameters are identical to the timing parameters for passive serial (PS) mode listed in PS Timing Parameters for Arria V Devices table. You can obtain the  $t_{CF2ST1}$  value if you do not delay configuration by externally holding nSTATUS low.

| Symbol              | Parameter                                                 | Minimum                                     | Maximum | Unit   |
|---------------------|-----------------------------------------------------------|---------------------------------------------|---------|--------|
| t <sub>CO</sub>     | DCLK falling edge to the AS_DATA0/ASDO output             |                                             | 2       | ns     |
| t <sub>SU</sub>     | Data setup time before the falling edge on DCLK           | 1.5                                         | _       | ns     |
| t <sub>DH</sub>     | Data hold time after the falling edge on DCLK             | 0                                           |         | ns     |
| t <sub>CD2UM</sub>  | CONF_DONE high to user mode                               | 175                                         | 437     | μs     |
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                          | 4 × maximum DCLK period                     | _       | _      |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on         | $t_{CD2CU}$ + ( $T_{init}$ × Clkusr period) |         | _      |
| T <sub>init</sub>   | Number of clock cycles required for device initialization | 8,576                                       |         | Cycles |



| Variant    | Member Code | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) |
|------------|-------------|--------------------------------|------------------------|
|            | A1          | 71,015,712                     | 439,960                |
|            | A3          | 71,015,712                     | 439,960                |
|            | A5          | 101,740,800                    | 446,360                |
| Arria V GX | A7          | 101,740,800                    | 446,360                |
| Allia V GA | B1          | 137,785,088                    | 457,368                |
|            | B3          | 137,785,088                    | 457,368                |
|            | B5          | 185,915,808                    | 463,128                |
|            | B7          | 185,915,808                    | 463,128                |
|            | C3          | 71,015,712                     | 439,960                |
| Arria V GT | C7          | 101,740,800                    | 446,360                |
| Allia v GI | D3          | 137,785,088                    | 457,368                |
|            | D7          | 185,915,808                    | 463,128                |
| Arria V SX | B3          | 185,903,680                    | 450,968                |
| Allia v SA | B5          | 185,903,680                    | 450,968                |
| Arria V ST | D3          | 185,903,680                    | 450,968                |
|            | D5          | 185,903,680                    | 450,968                |

# **Minimum Configuration Time Estimation**

## Table 1-73: Minimum Configuration Time Estimation for Arria V Devices

The estimated values are based on the configuration .rbf sizes in Uncompressed .rbf Sizes for Arria V Devices table.



The Quartus Prime Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete place-and-route.

### **Related Information**

### Arria V I/O Timing Spreadsheet

Provides the Arria V Excel-based I/O timing spreadsheet.

# Programmable IOE Delay

| Parameter <sup>(112</sup> Available<br>) Settings | Available Minimum |                         | Fast Model |            | Slow Model |       |       |       |       | Unit |  |
|---------------------------------------------------|-------------------|-------------------------|------------|------------|------------|-------|-------|-------|-------|------|--|
|                                                   | Settings          | Offset <sup>(113)</sup> | Industrial | Commercial | -C4        | -C5   | -C6   | -13   | -15   | Onic |  |
| D1                                                | 32                | 0                       | 0.508      | 0.517      | 0.870      | 1.063 | 1.063 | 0.872 | 1.057 | ns   |  |
| D3                                                | 8                 | 0                       | 1.763      | 1.795      | 2.999      | 3.496 | 3.571 | 3.031 | 3.643 | ns   |  |
| D4                                                | 32                | 0                       | 0.508      | 0.518      | 0.869      | 1.063 | 1.063 | 1.063 | 1.057 | ns   |  |
| D5                                                | 32                | 0                       | 0.508      | 0.517      | 0.870      | 1.063 | 1.063 | 0.872 | 1.057 | ns   |  |

## Table 1-76: I/O element (IOE) Programmable Delay for Arria V Devices

# Programmable Output Buffer Delay

## Table 1-77: Programmable Output Buffer Delay for Arria V Devices

This table lists the delay chain settings that control the rising and falling edge delays of the output buffer.

You can set the programmable output buffer delay in the Quartus Prime software by setting the **Output Buffer Delay Control** assignment to either positive, negative, or both edges, with the specific values stated here (in ps) for the **Output Buffer Delay** assignment.



<sup>&</sup>lt;sup>(112)</sup> You can set this value in the Quartus Prime software by selecting **D1**, **D3**, **D4**, and **D5** in the **Assignment Name** column of **Assignment Editor**.

<sup>&</sup>lt;sup>(113)</sup> Minimum offset does not include the intrinsic delay.





| Symbol           | Description                    | Minimum | Maximum | Unit |
|------------------|--------------------------------|---------|---------|------|
| V <sub>I</sub>   | DC input voltage               | -0.5    | 3.8     | V    |
| T <sub>J</sub>   | Operating junction temperature | -55     | 125     | °C   |
| T <sub>STG</sub> | Storage temperature (No bias)  | -65     | 150     | °C   |
| I <sub>OUT</sub> | DC output current per pin      | -25     | 40      | mA   |

## Table 2-3: Transceiver Power Supply Absolute Conditions for Arria V GZ Devices

| Symbol                | Description                                         | Minimum | Maximum | Unit |
|-----------------------|-----------------------------------------------------|---------|---------|------|
| V <sub>CCA_GXBL</sub> | Transceiver channel PLL power supply (left side)    | -0.5    | 3.75    | V    |
| V <sub>CCA_GXBR</sub> | Transceiver channel PLL power supply (right side)   | -0.5    | 3.75    | V    |
| V <sub>CCHIP_L</sub>  | Transceiver hard IP power supply (left side)        | -0.5    | 1.35    | V    |
| V <sub>CCHSSI_L</sub> | Transceiver PCS power supply (left side)            | -0.5    | 1.35    | V    |
| V <sub>CCHSSI_R</sub> | Transceiver PCS power supply (right side)           |         | 1.35    | V    |
| V <sub>CCR_GXBL</sub> | Receiver analog power supply (left side)            | -0.5    | 1.35    | V    |
| V <sub>CCR_GXBR</sub> | Receiver analog power supply (right side)           | -0.5    | 1.35    | V    |
| V <sub>CCT_GXBL</sub> | Transmitter analog power supply (left side)         | -0.5    | 1.35    | V    |
| V <sub>CCT_GXBR</sub> | T_GXBR Transmitter analog power supply (right side) |         | 1.35    | V    |
| V <sub>CCH_GXBL</sub> | Transmitter output buffer power supply (left side)  | -0.5    | 1.8     | V    |
| V <sub>CCH_GXBR</sub> | Transmitter output buffer power supply (right side) | -0.5    | 1.8     | V    |

# Maximum Allowed Overshoot and Undershoot Voltage

During transitions, input signals may overshoot to the voltage shown in the following table. They may also undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.



| Symbol                                                                                    | Description                                                                                                                            | Conditions                                    | Calibration Ac | Unit          |      |
|-------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|----------------|---------------|------|
| Symbol                                                                                    | Description                                                                                                                            | Conditions                                    | C3, I3L C4, I4 |               | Onic |
| 25-Ω R <sub>S</sub>                                                                       | Internal series termination with calibration (25- $\Omega$ setting)                                                                    | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 V | ±15            | ±15           | %    |
| 50-Ω R <sub>S</sub>                                                                       | Internal series termination with calibration (50- $\Omega$ setting)                                                                    | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 V | ±15            | ±15           | %    |
| 34- $\Omega$ and 40- $\Omega$ R <sub>S</sub>                                              | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting)                                                   | V <sub>CCIO</sub> = 1.5, 1.35, 1.25, 1.2 V    | ±15            | ±15           | %    |
| 48-Ω, 60-Ω, 80-Ω, and<br>240-Ω R <sub>S</sub>                                             | Internal series termination with calibration (48- $\Omega$ , 60- $\Omega$ , 80- $\Omega$ , and 240- $\Omega$ setting)                  | $V_{CCIO} = 1.2 V$                            | ±15            | ±15           | %    |
| 50-Ω R <sub>T</sub>                                                                       | Internal parallel termination with calibration (50- $\Omega$ setting)                                                                  | V <sub>CCIO</sub> = 2.5, 1.8, 1.5, 1.2 V      | -10 to +40     | -10 to<br>+40 | %    |
| 20- $\Omega$ , 30- $\Omega$ , 40- $\Omega$ , 60- $\Omega$ , and 120- $\Omega$ $R_{\rm T}$ | Internal parallel termination with calibration (20- $\Omega$ , 30- $\Omega$ , 40- $\Omega$ , 60- $\Omega$ , and 120- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35, 1.25 V         | -10 to +40     | -10 to<br>+40 | %    |
| 60- $\Omega$ and 120- $\Omega$ $R_{\rm T}$                                                | Internal parallel termination with calibration (60- $\Omega$ and 120- $\Omega$ setting)                                                | $V_{CCIO} = 1.2$                              | -10 to +40     | -10 to<br>+40 | %    |
| 25- $\Omega R_{S\_left\_shift}$                                                           | Internal left shift series termination with calibration (25- $\Omega$ R <sub>S_left_shift</sub> setting)                               | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 V | ±15            | ±15           | %    |

## Table 2-11: OCT Without Calibration Resistance Tolerance Specifications for Arria V GZ Devices

| Symbol | Description                                                            | Conditions                        | Resistance | Unit   |      |  |
|--------|------------------------------------------------------------------------|-----------------------------------|------------|--------|------|--|
| Symbol | Symbol Description                                                     | Conditions                        | C3, I3L    | C4, I4 | Unit |  |
| - 8    | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0 and 2.5 V | ±40        | ±40    | %    |  |



| Symbol/Description                                            | Conditions                  | Transceiver Speed Grade 2 |          |      | Transce | eiver Speed ( | Unit |          |
|---------------------------------------------------------------|-----------------------------|---------------------------|----------|------|---------|---------------|------|----------|
|                                                               |                             | Min                       | Тур      | Max  | Min     | Тур           | Max  | Onic     |
|                                                               | 100 Hz                      | —                         | —        | -70  |         | —             | -70  | dBc/Hz   |
|                                                               | 1 kHz                       |                           | _        | -90  |         |               | -90  | dBc/Hz   |
| Transmitter REFCLK Phase<br>Noise (622 MHz) <sup>(141)</sup>  | 10 kHz                      |                           | _        | -100 |         |               | -100 | dBc/Hz   |
|                                                               | 100 kHz                     |                           | _        | -110 |         |               | -110 | dBc/Hz   |
|                                                               | ≥1 MHz                      |                           | _        | -120 |         |               | -120 | dBc/Hz   |
| Transmitter REFCLK Phase<br>Jitter (100 MHz) <sup>(142)</sup> | 10 kHz to 1.5 MHz<br>(PCIe) |                           | _        | 3    |         |               | 3    | ps (rms) |
| R <sub>REF</sub>                                              | —                           |                           | 1800 ±1% |      |         | 1800 ±1%      |      | Ω        |

#### **Related Information**

### Arria V Device Overview

For more information about device ordering codes.

## **Transceiver Clocks**

### Table 2-23: Transceiver Clocks Specifications for Arria V GZ Devices

Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the Arria V Device Overview.

Arria V GZ Device Datasheet

**Altera Corporation** 



 $<sup>^{(141)}</sup>$  To calculate the REFCLK phase noise requirement at frequencies other than 622 MHz, use the following formula: REFCLK phase noise at f(MHz) = REFCLK phase noise at 622 MHz + 20 \*log(f/622).

<sup>&</sup>lt;sup>(142)</sup> To calculate the REFCLK rms phase jitter requirement for PCIe at reference clock frequencies other than 100 MHz, use the following formula: REFCLK rms phase jitter at f(MHz) = REFCLK rms phase jitter at 100 MHz  $\times$  100/f.

| 2-28 | Transmitter |
|------|-------------|
|------|-------------|

| Symbol/Description                                          | Conditions                                        | Trans | ceiver Spee  | d Grade 2 | Transc | - Unit       |     |      |
|-------------------------------------------------------------|---------------------------------------------------|-------|--------------|-----------|--------|--------------|-----|------|
| Symbol/Description                                          | Conditions                                        | Min   | Тур          | Мах       | Min    | Тур          | Мах | Onic |
|                                                             | 85- $\Omega$ setting                              | _     | 85 ± 20%     | _         |        | 85<br>± 20%  | _   | Ω    |
| Differential on-chip termination                            | 100-Ω setting                                     | —     | 100<br>± 20% | _         |        | 100<br>± 20% |     | Ω    |
| resistors                                                   | 120-Ω setting                                     | _     | 120<br>± 20% | _         |        | 120<br>± 20% |     | Ω    |
|                                                             | 150-Ω setting                                     | _     | 150<br>± 20% | _         |        | 150<br>± 20% |     | Ω    |
| V <sub>OCM</sub> (AC coupled)                               | 0.65-V setting                                    | _     | 650          |           |        | 650          |     | mV   |
| V <sub>OCM</sub> (DC coupled)                               | _                                                 |       | 650          |           |        | 650          |     | mV   |
| Intra-differential pair skew                                | Tx V <sub>CM</sub> = 0.5 V and slew rate of 15 ps | _     | _            | 15        | _      | _            | 15  | ps   |
| Intra-transceiver block transmitter channel-to-channel skew | x6 PMA bonded mode                                | —     |              | 120       |        | _            | 120 | ps   |
| Inter-transceiver block transmitter channel-to-channel skew | xN PMA bonded mode                                | —     | —            | 500       | _      | _            | 500 | ps   |

### **Related Information**

## Arria V Device Overview

For more information about device ordering codes.



## Table 2-26: CMU PLL Specifications for Arria V GZ Devices

Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the Arria V Device Overview.

| Symbol/Description                          | Conditions | Transceiver Speed Grade 2 |     |       | Transceiver Speed Grade 3 |     |         | Unit |
|---------------------------------------------|------------|---------------------------|-----|-------|---------------------------|-----|---------|------|
|                                             |            | Min                       | Тур | Max   | Min                       | Тур | Мах     |      |
| Supported data range                        | _          | 600                       | _   | 12500 | 600                       | _   | 10312.5 | Mbps |
| t <sub>pll_powerdown</sub> <sup>(153)</sup> | _          | 1                         | _   |       | 1                         |     | —       | μs   |
| t <sub>pll_lock</sub> <sup>(154)</sup>      | _          |                           | —   | 10    | _                         |     | 10      | μs   |

### **Related Information**

### Arria V Device Overview

For more information about device ordering codes.

## ATX PLL

### Table 2-27: ATX PLL Specifications for Arria V GZ Devices

Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the Arria V Device Overview.

Arria V GZ Device Datasheet

**Altera Corporation** 



 $t_{pll\_powerdown}$  is the PLL powerdown minimum pulse width. (153)

<sup>(154)</sup>  $t_{\text{pll} \text{ lock}}$  is the time required for the transmitter CMU/ATX PLL to lock to the input reference clock frequency after coming out of reset.

t<sub>ARESET</sub>

| Symbol                            | Parameter                                                                                                       | Min | Тур | Max | Unit |
|-----------------------------------|-----------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| f <sub>OUT</sub> <sup>(169)</sup> | Output frequency for an internal global or regional clock (C3, I3L speed grade)                                 | —   | —   | 650 | MHz  |
|                                   | Output frequency for an internal global or regional clock (C4, I4 speed grade)                                  | _   | _   | 580 | MHz  |
| f <sub>out_ext</sub> (169)        | Output frequency for an external clock output (C3, I3L speed grade)                                             | —   | —   | 667 | MHz  |
|                                   | Output frequency for an external clock output (C4, I4 speed grade)                                              | —   | —   | 533 | MHz  |
| t <sub>OUTDUTY</sub>              | Duty cycle for a dedicated external clock output (when set to 50%)                                              | 45  | 50  | 55  | %    |
| t <sub>FCOMP</sub>                | External feedback clock compensation time                                                                       | _   | _   | 10  | ns   |
| f <sub>dyconfigclk</sub>          | Dynamic configuration clock for mgmt_clk and scanclk                                                            | _   | _   | 100 | MHz  |
| t <sub>LOCK</sub>                 | Time required to lock from the end-of-device configuration or deassertion of areset                             | _   | _   | 1   | ms   |
| t <sub>DLOCK</sub>                | Time required to lock dynamically (after switchover<br>or reconfiguring any non-post-scale counters/<br>delays) | _   |     | 1   | ms   |
| f <sub>CLBW</sub>                 | PLL closed-loop low bandwidth                                                                                   | _   | 0.3 |     | MHz  |
|                                   | PLL closed-loop medium bandwidth                                                                                | _   | 1.5 | _   | MHz  |
|                                   | PLL closed-loop high bandwidth (170)                                                                            | _   | 4   | _   | MHz  |
| t <sub>PLL_PSERR</sub>            | Accuracy of PLL phase shift                                                                                     | —   | —   | ±50 | ps   |

10

\_\_\_\_

\_

Minimum pulse width on the areset signal





ns

 $<sup>^{(169)}</sup>$  This specification is limited by the lower of the two: I/O  $f_{MAX}$  or  $f_{OUT}$  of the PLL.

<sup>&</sup>lt;sup>(170)</sup> High bandwidth PLL settings are not supported in external feedback mode.

| Symbol                                                 | Parameter                                                                                              | Min  | Тур | Мах                                            | Unit      |
|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------|------|-----|------------------------------------------------|-----------|
| t <sub>INCCJ</sub> <sup>(171)</sup> , <sup>(172)</sup> | Input clock cycle-to-cycle jitter ( $f_{REF} \ge 100 \text{ MHz}$ )                                    | —    | _   | 0.15                                           | UI (p-p)  |
|                                                        | Input clock cycle-to-cycle jitter ( $f_{REF} < 100 \text{ MHz}$ )                                      | -750 |     | +750                                           | ps (p-p)  |
| t <sub>OUTPJ_DC</sub> <sup>(173)</sup>                 | Period Jitter for dedicated clock output in integer PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )              | _    | _   | 175                                            | ps (p-p)  |
|                                                        | Period Jitter for dedicated clock output in integer<br>PLL (f <sub>OUT</sub> < 100 Mhz)                | _    |     | 17.5                                           | mUI (p-p) |
| t <sub>FOUTPJ_DC</sub> <sup>(173)</sup>                | Period Jitter for dedicated clock output in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )           | _    |     | $250^{(176)}, \\ 175^{(174)}$                  | ps (p-p)  |
|                                                        | Period Jitter for dedicated clock output in fractional<br>PLL (f <sub>OUT</sub> < 100 MHz)             | _    | _   | $25^{(176)},$<br>17.5 <sup>(174)</sup>         | mUI (p-p) |
| t <sub>OUTCCJ_DC</sub> <sup>(173)</sup>                | Cycle-to-cycle Jitter for a dedicated clock output in integer PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )    | _    | _   | 175                                            | ps (p-p)  |
|                                                        | Cycle-to-cycle Jitter for a dedicated clock output in integer PLL (f <sub>OUT</sub> < 100 MHz)         | _    |     | 17.5                                           | mUI (p-p) |
| t <sub>FOUTCCJ_DC</sub> <sup>(173)</sup>               | Cycle-to-cycle Jitter for a dedicated clock output in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ ) | —    |     | 250 <sup>(176)</sup> ,<br>175 <sup>(174)</sup> | ps (p-p)  |
|                                                        | Cycle-to-cycle Jitter for a dedicated clock output in fractional PLL ( $f_{OUT} < 100 \text{ MHz}$ )   |      |     | $25^{(176)}, \\17.5^{(174)}$                   | mUI (p-p) |

<sup>(171)</sup> A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source with jitter < 120 ps. <sup>(172)</sup> The  $f_{REF}$  is fIN/N specification applies when N = 1.

<sup>(174)</sup> This specification only covered fractional PLL for low bandwidth. The  $f_{VCO}$  for fractional value range 0.20–0.80 must be  $\geq$  1200 MHz.



<sup>(173)</sup> Peak-to-peak jitter with a probability level of 10<sup>-12</sup> (14 sigma, 99.999999999974404% confidence level). The output jitter specification applies to the intrinsic jitter of the PLL, when an input jitter of 30 ps is applied. The external memory interface clock output jitter specifications use a different measurement method and are available in the "Worst-Case DCD on Arria V GZ I/O Pins" table.

| Symbol                                                                         | Parameter                                                                                                     | Min | Тур | Max  | Unit      |
|--------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----|-----|------|-----------|
| t <sub>OUTPJ_IO</sub> , <sup>(173)</sup> , <sup>(175)</sup>                    | Period Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )            | _   | _   | 600  | ps (p-p)  |
|                                                                                | Period Jitter for a clock output on a regular I/O in integer PLL (f <sub>OUT</sub> < 100 MHz)                 |     |     | 60   | mUI (p-p) |
| t <sub>FOUTPJ_IO</sub> <sup>(173)</sup> , <sup>(175)</sup> , <sup>(176)</sup>  | Period Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )         | _   | _   | 600  | ps (p-p)  |
|                                                                                | Period Jitter for a clock output on a regular I/O in fractional PLL (f <sub>OUT</sub> < 100 MHz)              |     | _   | 60   | mUI (p-p) |
| t <sub>OUTCCJ_IO</sub> <sup>(173)</sup> , <sup>(175)</sup>                     | Cycle-to-cycle Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )    |     |     | 600  | ps (p-p)  |
|                                                                                | Cycle-to-cycle Jitter for a clock output on a regular<br>I/O in integer PLL (f <sub>OUT</sub> < 100 MHz)      |     |     | 60   | mUI (p-p) |
| t <sub>FOUTCCJ_IO</sub> <sup>(173)</sup> , <sup>(175)</sup> , <sup>(176)</sup> | Cycle-to-cycle Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ ) | _   | _   | 600  | ps (p-p)  |
|                                                                                | Cycle-to-cycle Jitter for a clock output on a regular<br>I/O in fractional PLL (f <sub>OUT</sub> < 100 MHz)   | _   | _   | 60   | mUI (p-p) |
| t <sub>CASC_OUTPJ_DC</sub> <sup>(173)</sup> , <sup>(177)</sup>                 | Period Jitter for a dedicated clock output in cascaded PLLs ( $f_{OUT} \ge 100 \text{ MHz}$ )                 |     |     | 175  | ps (p-p)  |
|                                                                                | Period Jitter for a dedicated clock output in cascaded PLLS (f <sub>OUT</sub> < 100 MHz)                      |     |     | 17.5 | mUI (p-p) |
| dK <sub>BIT</sub>                                                              | Bit number of Delta Sigma Modulator (DSM)                                                                     | 8   | 24  | 32   | Bits      |

<sup>(175)</sup> The external memory interface clock output jitter specifications use a different measurement method, which is available in the "Memory Output Clock Jitter Specification for Arria V GZ Devices" table.

<sup>(176)</sup> This specification only covered fractional PLL for low bandwidth. The  $f_{VCO}$  for fractional value range 0.05–0.95 must be  $\geq$  1000 MHz.

<sup>(177)</sup> The cascaded PLL specification is only applicable with the following condition:



a. Upstream PLL: 0.59Mhz ≤ Upstream PLL BW < 1 MHz

b. Downstream PLL: Downstream PLL BW > 2 MHz