# E·XFL

### Intel - 5AGXBB1D6F40C6N Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 14151                                                      |
| Number of Logic Elements/Cells | 300000                                                     |
| Total RAM Bits                 | 17358848                                                   |
| Number of I/O                  | 704                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 1.07V ~ 1.13V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 1517-BBGA                                                  |
| Supplier Device Package        | 1517-FBGA (40x40)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5agxbb1d6f40c6n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 1-4 Recommended Operating Conditions

| Symbol  | Description      | Condition (V) | Overshoot Duration as % of High Time | Unit |
|---------|------------------|---------------|--------------------------------------|------|
|         |                  | 3.8           | 100                                  | %    |
|         |                  | 3.85          | 68                                   | %    |
|         |                  | 3.9           | 45                                   | %    |
|         |                  | 3.95          | 28                                   | %    |
|         |                  | 4             | 15                                   | %    |
|         |                  | 4.05          | 13                                   | %    |
|         |                  | 4.1           | 11                                   | %    |
|         |                  | 4.15          | 9                                    | %    |
| Vi (AC) | AC input voltage | 4.2           | 8                                    | %    |
|         |                  | 4.25          | 7                                    | %    |
|         |                  | 4.3           | 5.4                                  | %    |
|         |                  | 4.35          | 3.2                                  | %    |
|         |                  | 4.4           | 1.9                                  | %    |
|         |                  | 4.45          | 1.1                                  | %    |
|         |                  | 4.5           | 0.6                                  | %    |
|         |                  | 4.55          | 0.4                                  | %    |
|         |                  | 4.6           | 0.2                                  | %    |

# **Recommended Operating Conditions**

This section lists the functional operation limits for the AC and DC parameters for Arria V devices.

## **Recommended Operating Conditions**

# Table 1-3: Recommended Operating Conditions for Arria V Devices

This table lists the steady-state voltage values expected from Arria V devices. Power supply ramps must all be strictly monotonic, without plateaus.



| Symbol                    | Description                                  | Maximum | Unit |
|---------------------------|----------------------------------------------|---------|------|
| I <sub>XCVR-RX (DC)</sub> | DC current per transceiver receiver (RX) pin | 50      | mA   |

# Internal Weak Pull-Up Resistor

All I/O pins, except configuration, test, and JTAG pins, have an option to enable weak pull-up.

# Table 1-13: Internal Weak Pull-Up Resistor Values for Arria V Devices

| Symbol | Description                                                                                                                                                     | Condition (V) <sup>(11)</sup> | Value <sup>(12)</sup> | Unit |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-----------------------|------|
|        | Value of the I/O pin pull-up resistor before and during<br>configuration, as well as user mode if you have enabled the<br>programmable pull-up resistor option. | $V_{CCIO} = 3.3 \pm 5\%$      | 25                    | kΩ   |
|        |                                                                                                                                                                 | $V_{CCIO} = 3.0 \pm 5\%$      | 25                    | kΩ   |
|        |                                                                                                                                                                 | $V_{CCIO} = 2.5 \pm 5\%$      | 25                    | kΩ   |
| D      |                                                                                                                                                                 | $V_{CCIO} = 1.8 \pm 5\%$      | 25                    | kΩ   |
| Кру    |                                                                                                                                                                 | $V_{CCIO} = 1.5 \pm 5\%$      | 25                    | kΩ   |
|        |                                                                                                                                                                 | $V_{CCIO} = 1.35 \pm 5\%$     | 25                    | kΩ   |
|        |                                                                                                                                                                 | $V_{CCIO} = 1.25 \pm 5\%$     | 25                    | kΩ   |
|        |                                                                                                                                                                 | $V_{CCIO} = 1.2 \pm 5\%$      | 25                    | kΩ   |

#### **Related Information**

### Arria V GT, GX, ST, and SX Device Family Pin Connection Guidelines

Provides more information about the pins that support internal weak pull-up and internal weak pull-down features.



<sup>(10)</sup> The I/O ramp rate is 10 ns or more. For ramp rates faster than 10 ns,  $|I_{IOPIN}| = C dv/dt$ , in which C is the I/O pin capacitance and dv/dt is the slew rate.

 $<sup>^{(11)}</sup>$  Pin pull-up resistance values may be lower if an external source drives the pin higher than V<sub>CCIO</sub>.

<sup>&</sup>lt;sup>(12)</sup> Valid with  $\pm 10\%$  tolerances to cover changes over PVT.

• Transceiver Specifications for Arria V GT and ST Devices on page 1-29 Provides the specifications for transmitter, receiver, and reference clock I/O pin.

# Switching Characteristics

This section provides performance characteristics of Arria V core and periphery blocks.

# **Transceiver Performance Specifications**

# Transceiver Specifications for Arria V GX and SX Devices

# Table 1-20: Reference Clock Specifications for Arria V GX and SX Devices

| Symbol/Description                        | Condition                                                             | Transceiver Speed Grade 4 |               | Transceiver Speed Grade 6     |                |                            | Unit                          |      |
|-------------------------------------------|-----------------------------------------------------------------------|---------------------------|---------------|-------------------------------|----------------|----------------------------|-------------------------------|------|
| Symbol/Description                        | Condition                                                             | Min                       | Тур           | Max                           | Min            | Тур                        | Max                           | Onic |
| Supported I/O standards                   | 1.2 V PCM                                                             | L, 1.4 V PCN              | IL,1.5 V PCML | , 2.5 V PCMI                  | L, Differentia | l LVPECL <sup>(23)</sup> , | HCSL, and                     | LVDS |
| Input frequency from<br>REFCLK input pins | _                                                                     | 27                        |               | 710                           | 27             |                            | 710                           | MHz  |
| Rise time                                 | Measure at ±60 mV of differential signal <sup>(24)</sup>              |                           |               | 400                           |                |                            | 400                           | ps   |
| Fall time                                 | Measure at $\pm 60 \text{ mV}$ of differential signal <sup>(24)</sup> | _                         |               | 400                           |                |                            | 400                           | ps   |
| Duty cycle                                |                                                                       | 45                        | —             | 55                            | 45             | _                          | 55                            | %    |
| Peak-to-peak differential input voltage   | _                                                                     | 200                       | _             | 300 <sup>(25)</sup> /<br>2000 | 200            |                            | 300 <sup>(25)</sup> /<br>2000 | mV   |



<sup>&</sup>lt;sup>(23)</sup> Differential LVPECL signal levels must comply to the minimum and maximum peak-to-peak differential input voltage specified in this table.

REFCLK performance requires to meet transmitter REFCLK phase noise specification. (24)

<sup>&</sup>lt;sup>(25)</sup> The maximum peak-to peak differential input voltage of 300 mV is allowed for DC coupled link.

| Symbol/Description                                                                              | Condition                       | Т     | Unit                     |         |      |
|-------------------------------------------------------------------------------------------------|---------------------------------|-------|--------------------------|---------|------|
| Symbol/Description                                                                              | Condition                       | Min   | Тур                      | Мах     | Onit |
| Data rate (10-Gbps transceiver) <sup>(44)</sup>                                                 | _                               | 0.611 | —                        | 10.3125 | Gbps |
| Absolute $V_{MAX}$ for a receiver pin <sup>(45)</sup>                                           | _                               |       | _                        | 1.2     | V    |
| Absolute $\mathrm{V}_{\mathrm{MIN}}$ for a receiver pin                                         | _                               | -0.4  | _                        | _       | V    |
| Maximum peak-to-peak differential input voltage $V_{ID}$ (diff p-p) before device configuration | —                               | —     | _                        | 1.6     | V    |
| Maximum peak-to-peak differential input voltage $V_{ID}$ (diff p-p) after device configuration  | _                               | _     | _                        | 2.2     | V    |
| Minimum differential eye opening at the receiver serial input pins <sup>(46)</sup>              | _                               | 100   |                          |         | mV   |
| V <sub>ICM</sub> (AC coupled)                                                                   | _                               | _     | 750 <sup>(47)</sup> /800 |         | mV   |
| V <sub>ICM</sub> (DC coupled)                                                                   | $\leq 3.2 \mathrm{Gbps}^{(48)}$ | 670   | 700                      | 730     | mV   |
|                                                                                                 | 85- $\Omega$ setting            |       | 85                       |         | Ω    |
| Differential on-chip termination                                                                | 100-Ω setting                   | 100   |                          |         | Ω    |
| resistors                                                                                       | 120-Ω setting                   |       | 120                      |         | Ω    |
|                                                                                                 | 150-Ω setting                   |       | 150                      |         | Ω    |
| t <sub>LTR</sub> <sup>(49)</sup>                                                                | _                               | _     | _                        | 10      | μs   |
| t <sub>LTD</sub> <sup>(50)</sup>                                                                | _                               | 4     |                          |         | μs   |

<sup>&</sup>lt;sup>(45)</sup> The device cannot tolerate prolonged operation at this absolute maximum.



<sup>&</sup>lt;sup>(46)</sup> The differential eye opening specification at the receiver input pins assumes that you have disabled the **Receiver Equalization** feature. If you enable the **Receiver Equalization** feature, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level.

 $<sup>^{(47)}</sup>$  The AC coupled  $V_{\rm ICM}$  is 750 mV for PCIe mode only.

<sup>&</sup>lt;sup>(48)</sup> For standard protocol compliance, use AC coupling.

 $<sup>^{(49)}</sup>$  t<sub>LTR</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset.

<sup>&</sup>lt;sup>(50)</sup> t<sub>LTD</sub> is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high.

# CTLE Response at Data Rates > 3.25 Gbps across Supported AC Gain and DC Gain

Figure 1-2: Continuous Time-Linear Equalizer (CTLE) Response at Data Rates > 3.25 Gbps across Supported AC Gain and DC Gain for Arria V GX, GT, SX, and ST Devices



Arria V GX, GT, SX, and ST Device Datasheet

**Altera Corporation** 



# Table 1-34: Transceiver Compliance Specification for All Supported Protocol for Arria V GX, GT, SX, and ST Devices

| Protocol                           | Sub-protocol | Data Rate (Mbps) |
|------------------------------------|--------------|------------------|
|                                    | PCIe Gen1    | 2,500            |
| PCIe                               | PCIe Gen2    | 5,000            |
|                                    | PCIe Cable   | 2,500            |
| XAUI                               | XAUI 2135    | 3,125            |
|                                    | SRIO 1250 SR | 1,250            |
|                                    | SRIO 1250 LR | 1,250            |
|                                    | SRIO 2500 SR | 2,500            |
|                                    | SRIO 2500 LR | 2,500            |
|                                    | SRIO 3125 SR | 3,125            |
| Serial RapidIO <sup>®</sup> (SRIO) | SRIO 3125 LR | 3,125            |
| Serial Rapidio (SRIO)              | SRIO 5000 SR | 5,000            |
|                                    | SRIO 5000 MR | 5,000            |
|                                    | SRIO 5000 LR | 5,000            |
|                                    | SRIO_6250_SR | 6,250            |
|                                    | SRIO_6250_MR | 6,250            |
|                                    | SRIO_6250_LR | 6,250            |



| Symbol                                 | Parameter                                                                                                      | Condition                     | Min | Тур | Max                 | Unit     |
|----------------------------------------|----------------------------------------------------------------------------------------------------------------|-------------------------------|-----|-----|---------------------|----------|
|                                        |                                                                                                                | -3 speed grade                | _   | _   | 670 <sup>(63)</sup> | MHz      |
| f                                      | Output frequency for external clock                                                                            | -4 speed grade                | _   | _   | 670 <sup>(63)</sup> | MHz      |
| f <sub>out_ext</sub>                   | output                                                                                                         | –5 speed grade                | _   | _   | 622 <sup>(63)</sup> | MHz      |
|                                        |                                                                                                                | -6 speed grade                |     |     | 500 <sup>(63)</sup> | MHz      |
| t <sub>OUTDUTY</sub>                   | Duty cycle for external clock output<br>(when set to 50%)                                                      |                               | 45  | 50  | 55                  | %        |
| t <sub>FCOMP</sub>                     | External feedback clock compensation time                                                                      | _                             | _   | _   | 10                  | ns       |
| t <sub>DYCONFIGCLK</sub>               | Dynamic configuration clock for mgmt_<br>clk and scanclk                                                       | _                             | _   | _   | 100                 | MHz      |
| t <sub>LOCK</sub>                      | Time required to lock from end-of-<br>device configuration or deassertion of<br>areset                         | _                             | _   |     | 1                   | ms       |
| t <sub>DLOCK</sub>                     | Time required to lock dynamically<br>(after switchover or reconfiguring any<br>non-post-scale counters/delays) | _                             |     |     | 1                   | ms       |
|                                        |                                                                                                                | Low                           | _   | 0.3 | _                   | MHz      |
| f <sub>CLBW</sub>                      | PLL closed-loop bandwidth                                                                                      | Medium                        | _   | 1.5 | _                   | MHz      |
|                                        |                                                                                                                | High <sup>(64)</sup>          | _   | 4   | _                   | MHz      |
| t <sub>PLL_PSERR</sub>                 | Accuracy of PLL phase shift                                                                                    | —                             | _   | _   | ±50                 | ps       |
| t <sub>ARESET</sub>                    | Minimum pulse width on the areset signal                                                                       | _                             | 10  | _   | _                   | ns       |
| + (65)(66)                             | Input dock and to and ittar                                                                                    | $F_{REF} \ge 100 \text{ MHz}$ | _   | _   | 0.15                | UI (p-p) |
| t <sub>INCCJ</sub> <sup>(65)(66)</sup> | Input clock cycle-to-cycle jitter                                                                              | $F_{REF} < 100 \text{ MHz}$   | _   | _   | ±750                | ps (p-p) |

<sup>&</sup>lt;sup>(64)</sup> High bandwidth PLL settings are not supported in external feedback mode.



<sup>&</sup>lt;sup>(65)</sup> A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source with jitter < 120 ps.

<sup>&</sup>lt;sup>(66)</sup>  $F_{\text{REF}}$  is  $f_{\text{IN}}/N$ , specification applies when N = 1.

### Figure 1-12: USB Timing Diagram



# Ethernet Media Access Controller (EMAC) Timing Characteristics

# Table 1-56: Reduced Gigabit Media Independent Interface (RGMII) TX Timing Requirements for Arria V Devices

| Symbol                        | Description                            | Min   | Тур | Max  | Unit |
|-------------------------------|----------------------------------------|-------|-----|------|------|
| T <sub>clk</sub> (1000Base-T) | TX_CLK clock period                    | _     | 8   | _    | ns   |
| T <sub>clk</sub> (100Base-T)  | TX_CLK clock period                    | —     | 40  |      | ns   |
| T <sub>clk</sub> (10Base-T)   | TX_CLK clock period                    | _     | 400 |      | ns   |
| T <sub>dutycycle</sub>        | TX_CLK duty cycle                      | 45    |     | 55   | %    |
| T <sub>d</sub>                | TX_CLK to TXD/TX_CTL output data delay | -0.85 |     | 0.15 | ns   |

#### Figure 1-13: RGMII TX Timing Diagram





# Figure 1-19: NAND Data Write Timing Diagram





#### 1-76 FPGA JTAG Configuration Timing

| POR Delay | Minimum | Maximum | Unit |
|-----------|---------|---------|------|
| Standard  | 100     | 300     | ms   |

#### **Related Information**

# **MSEL Pin Settings**

Provides more information about POR delay based on MSEL pin settings for each configuration scheme.

# **FPGA JTAG Configuration Timing**

# Table 1-64: FPGA JTAG Timing Parameters and Values for Arria V Devices

| Symbol                  | Description                              | Min                            | Мах                | Unit |
|-------------------------|------------------------------------------|--------------------------------|--------------------|------|
| t <sub>JCP</sub>        | TCK clock period                         | <b>30, 167</b> <sup>(92)</sup> | _                  | ns   |
| t <sub>JCH</sub>        | TCK clock high time                      | 14                             |                    | ns   |
| t <sub>JCL</sub>        | TCK clock low time                       | 14                             |                    | ns   |
| t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time                 | 2                              |                    | ns   |
| t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time                 | 3                              |                    | ns   |
| t <sub>JPH</sub>        | JTAG port hold time                      | 5                              |                    | ns   |
| t <sub>JPCO</sub>       | JTAG port clock to output                |                                | 12 <sup>(93)</sup> | ns   |
| t <sub>JPZX</sub>       | JTAG port high impedance to valid output |                                | 14 <sup>(93)</sup> | ns   |
| t <sub>JPXZ</sub>       | JTAG port valid output to high impedance | _                              | 14 <sup>(93)</sup> | ns   |



<sup>&</sup>lt;sup>(92)</sup> The minimum TCK clock period is 167 ns if  $V_{CCBAT}$  is within the range 1.2 V – 1.5 V when you perform the volatile key programming.

<sup>&</sup>lt;sup>(93)</sup> A 1-ns adder is required for each VCCIO voltage step down from 3.0 V. For example, tJPCO= 13 ns if VCCIO of the TDO I/O bank = 2.5 V, or 14 ns if it equals 1.8 V.

# **FPP Configuration Timing**

# DCLK-to-DATA[] Ratio (r) for FPP Configuration

Fast passive parallel (FPP) configuration requires a different DCLK-to-DATA[] ratio when you turn on encryption or the compression feature.

Depending on the DCLK-to-DATA[] ratio, the host must send a DCLK frequency that is r times the DATA[] rate in byte per second (Bps) or word per second (Wps). For example, in FPP  $\times 16$  where the *r* is 2, the DCLK frequency must be 2 times the DATA[] rate in Wps.

# Table 1-65: DCLK-to-DATA[] Ratio for Arria V Devices

| Configuration Scheme | Encryption | Compression | DCLK-to-DATA[] Ratio (r) |
|----------------------|------------|-------------|--------------------------|
|                      | Off        | Off         | 1                        |
| FPP (8-bit wide)     | On         | Off         | 1                        |
| rrr (o-on wide)      | Off        | On          | 2                        |
|                      | On         | On          | 2                        |
|                      | Off        | Off         | 1                        |
| FPP (16-bit wide)    | On         | Off         | 2                        |
| FFF (10-bit wide)    | Off        | On          | 4                        |
|                      | On         | On          | 4                        |

# FPP Configuration Timing when DCLK-to-DATA[] = 1

When you enable decompression or the design security feature, the DCLK-to-DATA[] ratio varies for FPP ×8 and FPP ×16. For the respective DCLKto-DATA[] ratio, refer to the DCLK-to-DATA[] Ratio for Arria V Devices table.

#### Table 1-66: FPP Timing Parameters When DCLK-to-DATA[] Ratio is 1 for Arria V Devices

| Symbol              | Parameter                    | Minimum | Maximum | Unit |
|---------------------|------------------------------|---------|---------|------|
| t <sub>CF2CD</sub>  | nCONFIG low to CONF_DONE low | _       | 600     | ns   |
| t <sub>CF2ST0</sub> | nconfig low to nstatus low   | _       | 600     | ns   |
| t <sub>CFG</sub>    | nCONFIG low pulse width      | 2       | _       | μs   |

#### Arria V GX, GT, SX, and ST Device Datasheet

**Altera Corporation** 



#### 1-80 AS Configuration Timing

| Symbol              | Parameter                                                 | Minimum                                     | Maximum | Unit   |
|---------------------|-----------------------------------------------------------|---------------------------------------------|---------|--------|
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                          | 4 × maximum DCLк period                     | _       |        |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on         | $t_{CD2CU}$ + ( $T_{init}$ × CLKUSR period) |         | _      |
| T <sub>init</sub>   | Number of clock cycles required for device initialization | 8,576                                       |         | Cycles |

#### **Related Information**

### **FPP Configuration Timing**

Provides the FPP configuration timing waveforms.

# **AS Configuration Timing**

### Table 1-68: AS Timing Parameters for AS ×1 and ×4 Configurations in Arria V Devices

The minimum and maximum numbers apply to both the internal oscillator and CLKUSR when either one is used as the clock source for device configuration.

The  $t_{CF2CD}$ ,  $t_{CF2ST0}$ ,  $t_{CFG}$ ,  $t_{STATUS}$ , and  $t_{CF2ST1}$  timing parameters are identical to the timing parameters for passive serial (PS) mode listed in PS Timing Parameters for Arria V Devices table. You can obtain the  $t_{CF2ST1}$  value if you do not delay configuration by externally holding nSTATUS low.

| Symbol              | Parameter                                                 | Minimum                                     | Maximum | Unit   |
|---------------------|-----------------------------------------------------------|---------------------------------------------|---------|--------|
| t <sub>CO</sub>     | DCLK falling edge to the AS_DATA0/ASDO output             | _                                           | 2       | ns     |
| t <sub>SU</sub>     | Data setup time before the falling edge on DCLK           | 1.5                                         |         | ns     |
| t <sub>DH</sub>     | Data hold time after the falling edge on DCLK             | 0                                           |         | ns     |
| t <sub>CD2UM</sub>  | CONF_DONE high to user mode                               | 175                                         | 437     | μs     |
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                          | $4 \times \text{maximum DCLK period}$       |         | _      |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on         | $t_{CD2CU}$ + ( $T_{init}$ × Clkusr period) | _       | _      |
| T <sub>init</sub>   | Number of clock cycles required for device initialization | 8,576                                       | —       | Cycles |



|            |             |       | Active Seria | <b> </b> (108)                       | Fast Passive Parallel <sup>(109)</sup> |            |                                    |  |
|------------|-------------|-------|--------------|--------------------------------------|----------------------------------------|------------|------------------------------------|--|
| Variant    | Member Code | Width | DCLK (MHz)   | Minimum Configura-<br>tion Time (ms) | Width                                  | DCLK (MHz) | Minimum Configuration Time<br>(ms) |  |
|            | A1          | 4     | 100          | 178                                  | 16                                     | 125        | 36                                 |  |
|            | A3          | 4     | 100          | 178                                  | 16                                     | 125        | 36                                 |  |
|            | A5          | 4     | 100          | 255                                  | 16                                     | 125        | 51                                 |  |
| Arria V GX | A7          | 4     | 100          | 255                                  | 16                                     | 125        | 51                                 |  |
| Allia v GA | B1          | 4     | 100          | 344                                  | 16                                     | 125        | 69                                 |  |
|            | B3          | 4     | 100          | 344                                  | 16                                     | 125        | 69                                 |  |
|            | B5          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |  |
|            | B7          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |  |
|            | C3          | 4     | 100          | 178                                  | 16                                     | 125        | 36                                 |  |
| Arria V GT | C7          | 4     | 100          | 255                                  | 16                                     | 125        | 51                                 |  |
| Allia v Gi | D3          | 4     | 100          | 344                                  | 16                                     | 125        | 69                                 |  |
|            | D7          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |  |
| Arria V SX | В3          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |  |
| Allia V SA | B5          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |  |
| Arria V ST | D3          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |  |
|            | D5          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |  |

**Related Information Configuration Files** on page 1-83

(108) DCLK frequency of 100 MHz using external CLKUSR.
 (109) Maximum FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic.



# **Remote System Upgrades**

# Table 1-74: Remote System Upgrade Circuitry Timing Specifications for Arria V Devices

| Parameter                                 | Minimum | Unit |
|-------------------------------------------|---------|------|
| t <sub>RU_nCONFIG</sub> <sup>(110)</sup>  | 250     | ns   |
| t <sub>RU_nRSTIMER</sub> <sup>(111)</sup> | 250     | ns   |

#### **Related Information**

- **Remote System Upgrade State Machine** Provides more information about configuration reset (RU\_CONFIG) signal.
- User Watchdog Timer Provides more information about reset\_timer (RU\_nRSTIMER) signal.

# User Watchdog Internal Oscillator Frequency Specifications

# Table 1-75: User Watchdog Internal Oscillator Frequency Specifications for Arria V Devices

| Parameter                                   | Minimum | Typical | Maximum | Unit |
|---------------------------------------------|---------|---------|---------|------|
| User watchdog internal oscillator frequency | 5.3     | 7.9     | 12.5    | MHz  |

# I/O Timing

Altera offers two ways to determine I/O timing—the Excel-based I/O timing and the Quartus Prime Timing Analyzer.

Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis.





<sup>&</sup>lt;sup>(110)</sup> This is equivalent to strobing the reconfiguration input of the ALTREMOTE\_UPDATE IP core high for the minimum timing specification.

<sup>&</sup>lt;sup>(111)</sup> This is equivalent to strobing the reset timer input of the ALTREMOTE\_UPDATE IP core high for the minimum timing specification.

# I/O Standard Specifications

The  $V_{OL}$  and  $V_{OH}$  values are valid at the corresponding  $I_{OH}$  and  $I_{OL}$ , respectively.

### Table 2-16: Single-Ended I/O Standards for Arria V GZ Devices

| I/O Standard |       | V <sub>CCIO</sub> (V) |       | VII  | _ (V)                     | V <sub>IH</sub>             | (V)                        | V <sub>OL</sub> (V)         | V <sub>OH</sub> (V)      | l <sub>OL</sub> (mA) | l <sub>OH</sub> (mA) |
|--------------|-------|-----------------------|-------|------|---------------------------|-----------------------------|----------------------------|-----------------------------|--------------------------|----------------------|----------------------|
|              | Min   | Тур                   | Max   | Min  | Max                       | Min                         | Max                        | Max                         | Min                      | 10L (IIIA)           | 10H (1117)           |
| LVTTL        | 2.85  | 3                     | 3.15  | -0.3 | 0.8                       | 1.7                         | 3.6                        | 0.4                         | 2.4                      | 2                    | -2                   |
| LVCMOS       | 2.85  | 3                     | 3.15  | -0.3 | 0.8                       | 1.7                         | 3.6                        | 0.2                         | V <sub>CCIO</sub> – 0.2  | 0.1                  | -0.1                 |
| 2.5 V        | 2.375 | 2.5                   | 2.625 | -0.3 | 0.7                       | 1.7                         | 3.6                        | 0.4                         | 2                        | 1                    | -1                   |
| 1.8 V        | 1.71  | 1.8                   | 1.89  | -0.3 | $0.35 \times V_{ m CCIO}$ | 0.65 ×<br>V <sub>CCIO</sub> | V <sub>CCIO</sub><br>+ 0.3 | 0.45                        | V <sub>CCIO</sub> - 0.45 | 2                    | -2                   |
| 1.5 V        | 1.425 | 1.5                   | 1.575 | -0.3 | $0.35 \times V_{ m CCIO}$ | 0.65 ×<br>V <sub>CCIO</sub> | V <sub>CCIO</sub><br>+ 0.3 | $0.25 	imes V_{ m CCIO}$    | $0.75 \times V_{CCIO}$   | 2                    | -2                   |
| 1.2 V        | 1.14  | 1.2                   | 1.26  | -0.3 | $0.35 \times V_{ m CCIO}$ | 0.65 ×<br>V <sub>CCIO</sub> | V <sub>CCIO</sub><br>+ 0.3 | 0.25 ×<br>V <sub>CCIO</sub> | $0.75 \times V_{CCIO}$   | 2                    | -2                   |

# Table 2-17: Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications for Arria V GZ Devices

| I/O Standard           |       | V <sub>CCIO</sub> (V) |       |                        | V <sub>REF</sub> (V)    |                           |                            | <sub>TT</sub> (V) |                         |
|------------------------|-------|-----------------------|-------|------------------------|-------------------------|---------------------------|----------------------------|-------------------|-------------------------|
|                        | Min   | Тур                   | Max   | Min                    | Тур                     | Max                       | Min                        | Тур               | Max                     |
| SSTL-2<br>Class I, II  | 2.375 | 2.5                   | 2.625 | $0.49 \times V_{CCIO}$ | $0.5 	imes V_{ m CCIO}$ | $0.51 \times V_{ m CCIO}$ | V <sub>REF</sub> - 0.04    | V <sub>REF</sub>  | V <sub>REF</sub> + 0.04 |
| SSTL-18<br>Class I, II | 1.71  | 1.8                   | 1.89  | 0.833                  | 0.9                     | 0.969                     | V <sub>REF</sub> - 0.04    | V <sub>REF</sub>  | V <sub>REF</sub> + 0.04 |
| SSTL-15<br>Class I, II | 1.425 | 1.5                   | 1.575 | $0.49 \times V_{CCIO}$ | $0.5 	imes V_{ m CCIO}$ | $0.51 \times V_{ m CCIO}$ | $0.49 \times V_{\rm CCIO}$ | 0.5 ×<br>VCCIO    | $0.51 \times V_{CCIO}$  |



| 2-28 | Transmitter |
|------|-------------|
|------|-------------|

| Symbol/Description                                          | Conditions                                        | Trans | ceiver Spee  | d Grade 2 | Transc | Unit         |     |      |
|-------------------------------------------------------------|---------------------------------------------------|-------|--------------|-----------|--------|--------------|-----|------|
| Symbol/Description                                          | Conditions                                        | Min   | Тур          | Мах       | Min    | Тур          | Мах | Onic |
|                                                             | 85- $\Omega$ setting                              | _     | 85 ± 20%     | _         |        | 85<br>± 20%  | _   | Ω    |
| Differential on-chip termination                            | 100-Ω setting                                     | —     | 100<br>± 20% | _         |        | 100<br>± 20% |     | Ω    |
| resistors                                                   | 120-Ω setting                                     | _     | 120<br>± 20% |           |        | 120<br>± 20% |     | Ω    |
|                                                             | 150-Ω setting                                     | _     | 150<br>± 20% | _         |        | 150<br>± 20% |     | Ω    |
| V <sub>OCM</sub> (AC coupled)                               | 0.65-V setting                                    | _     | 650          |           |        | 650          |     | mV   |
| V <sub>OCM</sub> (DC coupled)                               | —                                                 |       | 650          |           |        | 650          |     | mV   |
| Intra-differential pair skew                                | Tx V <sub>CM</sub> = 0.5 V and slew rate of 15 ps | _     | _            | 15        | _      | _            | 15  | ps   |
| Intra-transceiver block transmitter channel-to-channel skew | x6 PMA bonded mode                                | —     |              | 120       |        | _            | 120 | ps   |
| Inter-transceiver block transmitter channel-to-channel skew | xN PMA bonded mode                                | —     | —            | 500       | _      | _            | 500 | ps   |

# **Related Information**

# Arria V Device Overview

For more information about device ordering codes.



#### 2-44 Periphery Performance

| Description           | Min   | Тур   | Max   | Unit |
|-----------------------|-------|-------|-------|------|
| Diode ideality factor | 1.006 | 1.008 | 1.010 | —    |

# **Periphery Performance**

I/O performance supports several system interfaces, such as the **LVDS** high-speed I/O interface, external memory interface, and the **PCI/PCI-X** bus interface. General-purpose I/O standards such as 3.3-, 2.5-, 1.8-, and 1.5-**LVTTL/LVCMOS** are capable of a typical 167 MHz and 1.2-**LVCMOS** at 100 MHz interfacing frequency with a 10 pF load.

**Note:** The actual achievable frequency depends on design- and system-specific factors. Ensure proper timing closure in your design and perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system.

# High-Speed I/O Specification

**High-Speed Clock Specifications** 

#### Table 2-39: High-Speed Clock Specifications for Arria V GZ Devices

When J = 3 to 10, use the serializer/deserializer (SERDES) block.

When J = 1 or 2, bypass the SERDES block.

For LVDS applications, you must use the PLLs in integer PLL mode.

Arria V GZ devices support the following output standards using true LVDS output buffer types on all I/O banks.

- True RSDS output standard with data rates of up to 230 Mbps
- True mini-LVDS output standard with data rates of up to 340 Mbps



AV-51002 2017.02.10

| Symbol                                                                                               | Conditions                                   |     | C3, I3I | L         |     | C4, I4 | Unit      |      |
|------------------------------------------------------------------------------------------------------|----------------------------------------------|-----|---------|-----------|-----|--------|-----------|------|
| Symbol                                                                                               | Conditions                                   | Min | Тур     | Мах       | Min | Тур    | Max       | Onic |
| f <sub>HSCLK_in</sub> (input clock<br>frequency) True Differential<br>I/O Standards <sup>(179)</sup> | Clock boost factor<br>W = 1 to 40 $^{(180)}$ | 5   | _       | 625       | 5   |        | 525       | MHz  |
| f <sub>HSCLK_in</sub> (input clock<br>frequency) Single Ended I/O<br>Standards                       | Clock boost factor<br>W = 1 to 40 $^{(180)}$ | 5   |         | 625       | 5   | _      | 525       | MHz  |
| f <sub>HSCLK_in</sub> (input clock<br>frequency) Single Ended I/O<br>Standards                       | Clock boost factor<br>W = 1 to 40 $^{(180)}$ | 5   | _       | 420       | 5   | _      | 420       | MHz  |
| f <sub>HSCLK_OUT</sub> (output clock<br>frequency)                                                   | _                                            | 5   | _       | 625 (181) | 5   | —      | 525 (181) | MHz  |

# Transmitter High-Speed I/O Specifications

# Table 2-40: Transmitter High-Speed I/O Specifications for Arria V GZ Devices

When J = 3 to 10, use the serializer/deserializer (SERDES) block.

When J = 1 or 2, bypass the SERDES block.



 $<sup>^{(179)}\,</sup>$  This only applies to DPA and soft-CDR modes.

<sup>&</sup>lt;sup>(180)</sup> Clock Boost Factor (W) is the ratio between the input data rate to the input clock rate.

<sup>&</sup>lt;sup>(181)</sup> This is achieved by using the LVDS clock network.

| Number of DQS Delay Buffers | C3, I3L | C4, I4 | Unit |
|-----------------------------|---------|--------|------|
| 4                           | 120     | 128    | ps   |

# **Memory Output Clock Jitter Specifications**

#### Table 2-50: Memory Output Clock Jitter Specification for Arria V GZ Devices

The clock jitter specification applies to the memory output clock pins generated using differential signal-splitter and DDIO circuits clocked by a PLL output routed on a PHY, regional, or global clock network as specified. Altera recommends using PHY clock networks whenever possible.

The clock jitter specification applies to the memory output clock pins clocked by an integer PLL.

The memory output clock jitter is applicable when an input jitter of 30 ps peak-to-peak is applied with bit error rate (BER) -12, equivalent to 14 sigma.

| Clock Network | Parameter                    | Symbol                 | C3, I3L |      | C4, I4 |      | Unit |
|---------------|------------------------------|------------------------|---------|------|--------|------|------|
|               |                              |                        | Min     | Мах  | Min    | Мах  | Onit |
| Regional      | Clock period jitter          | t <sub>JIT(per)</sub>  | -55     | 55   | -55    | 55   | ps   |
|               | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub>   | -110    | 110  | -110   | 110  | ps   |
|               | Duty cycle jitter            | t <sub>JIT(duty)</sub> | -82.5   | 82.5 | -82.5  | 82.5 | ps   |
| Global        | Clock period jitter          | t <sub>JIT(per)</sub>  | -82.5   | 82.5 | -82.5  | 82.5 | ps   |
|               | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub>   | -165    | 165  | -165   | 165  | ps   |
|               | Duty cycle jitter            | t <sub>JIT(duty)</sub> | -90     | 90   | -90    | 90   | ps   |
| PHY Clock     | Clock period jitter          | t <sub>JIT(per)</sub>  | -30     | 30   | -35    | 35   | ps   |
|               | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub>   | -60     | 60   | -70    | 70   | ps   |
|               | Duty cycle jitter            | t <sub>JIT(duty)</sub> | -45     | 45   | -56    | 56   | ps   |



#### **Related Information**

Configuration, Design Security, and Remote System Upgrades in Arria V Devices

# Initialization

### Table 2-61: Initialization Clock Source Option and the Maximum Frequency for Arria V GZ Devices

| Initialization Clock Source | Configuration Schemes | Maximum Frequency (MHz) | Minimum Number of Clock Cycles |  |  |
|-----------------------------|-----------------------|-------------------------|--------------------------------|--|--|
| Internal Oscillator         | AS, PS, FPP           | 12.5                    |                                |  |  |
| CLKUSR <sup>(222)</sup>     | PS, FPP               | 125                     | 8576                           |  |  |
|                             | AS                    | 100                     | 8370                           |  |  |
| DCLK                        | PS, FPP               | 125                     |                                |  |  |

# **Configuration Files**

Use the following table to estimate the file size before design compilation. Different configuration file formats, such as a hexadecimal file (.hex) or tabular text file (.ttf) format, have different file sizes.

For the different types of configuration file and file sizes, refer to the Quartus II software. However, for a specific version of the Quartus II software, any design targeted for the same device has the same uncompressed configuration file size.

Arria V GZ Device Datasheet

**Altera Corporation** 



<sup>&</sup>lt;sup>(221)</sup> To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the "Initialization" section of the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter.

<sup>(222)</sup> To enable CLKUSR as the initialization clock source, turn on the Enable user-supplied start-up clock (CLKUSR) option in the Quartus II software from the General panel of the Device and Pin Options dialog box.