





Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

|                                   | bsolete<br>7110                                          |
|-----------------------------------|----------------------------------------------------------|
| Number of LABs/CLBs 17            | /110                                                     |
|                                   |                                                          |
| Number of Logic Elements/Cells 36 | 52000                                                    |
| Total RAM Bits 19                 | 9822592                                                  |
| Number of I/O 38                  | 34                                                       |
| Number of Gates -                 |                                                          |
| Voltage - Supply 1.               | 07V ~ 1.13V                                              |
| Mounting Type Su                  | urface Mount                                             |
| Operating Temperature 0°          | °C ~ 85°C (TJ)                                           |
| Package / Case 89                 | 96-BBGA, FCBGA                                           |
| Supplier Device Package 89        | 96-FBGA (31x31)                                          |
| Purchase URL htt                  | tps://www.e-xfl.com/product-detail/intel/5agxbb3d4f31c4n |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# Arria V GX, GT, SX, and ST Device Datasheet



This datasheet describes the electrical characteristics, switching characteristics, configuration specifications, and I/O timing for Arria® V devices.

Arria V devices are offered in commercial and industrial grades. Commercial devices are offered in -C4 (fastest), -C5, and -C6 speed grades. Industrial grade devices are offered in the -I3 and -I5 speed grades.

#### **Related Information**

#### Arria V Device Overview

Provides more information about the densities and packages of devices in the Arria V family.

## **Electrical Characteristics**

The following sections describe the operating conditions and power consumption of Arria V devices.

## **Operating Conditions**

Arria V devices are rated according to a set of defined parameters. To maintain the highest possible performance and reliability of the Arria V devices, you must consider the operating requirements described in this section.

#### **Absolute Maximum Ratings**

This section defines the maximum operating conditions for Arria V devices. The values are based on experiments conducted with the devices and theoretical modeling of breakdown and damage mechanisms.

The functional operation of the device is not implied for these conditions.

<sup>©</sup> 2017 Intel Corporation. All rights reserved. Intel, the Intel logo, Altera, Arria, Cyclone, Enpirion, MAX, NIOS, Quartus and Stratix words and logos are trademarks of Intel Corporation in the US and/or other countries. Other marks and brands may be claimed as the property of others. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.





**Caution:** Conditions outside the range listed in the following table may cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse effects on the device.

#### Table 1-1: Absolute Maximum Ratings for Arria V Devices

| Symbol                    | Description                                                                                                      | Minimum | Maximum | Unit |
|---------------------------|------------------------------------------------------------------------------------------------------------------|---------|---------|------|
| V <sub>CC</sub>           | Core voltage power supply                                                                                        | -0.50   | 1.43    | V    |
| V <sub>CCP</sub>          | Periphery circuitry, PCIe <sup>®</sup> hardIP block, and transceiver physical coding sublayer (PCS) power supply | -0.50   | 1.43    | V    |
| V <sub>CCPGM</sub>        | Configuration pins power supply                                                                                  | -0.50   | 3.90    | V    |
| V <sub>CC_AUX</sub>       | Auxiliary supply                                                                                                 | -0.50   | 3.25    | V    |
| V <sub>CCBAT</sub>        | Battery back-up power supply for design security volatile key register                                           | -0.50   | 3.90    | V    |
| V <sub>CCPD</sub>         | I/O pre-driver power supply                                                                                      | -0.50   | 3.90    | V    |
| V <sub>CCIO</sub>         | I/O power supply                                                                                                 | -0.50   | 3.90    | V    |
| V <sub>CCD_FPLL</sub>     | Phase-locked loop (PLL) digital power supply                                                                     | -0.50   | 1.80    | V    |
| V <sub>CCA_FPLL</sub>     | PLL analog power supply                                                                                          | -0.50   | 3.25    | V    |
| V <sub>CCA_GXB</sub>      | Transceiver high voltage power                                                                                   | -0.50   | 3.25    | V    |
| V <sub>CCH_GXB</sub>      | Transmitter output buffer power                                                                                  | -0.50   | 1.80    | V    |
| V <sub>CCR_GXB</sub>      | Receiver power                                                                                                   | -0.50   | 1.50    | V    |
| V <sub>CCT_GXB</sub>      | Transmitter power                                                                                                | -0.50   | 1.50    | V    |
| V <sub>CCL_GXB</sub>      | Transceiver clock network power                                                                                  | -0.50   | 1.50    | V    |
| VI                        | DC input voltage                                                                                                 | -0.50   | 3.80    | V    |
| V <sub>CC_HPS</sub>       | HPS core voltage and periphery circuitry power supply                                                            | -0.50   | 1.43    | V    |
| V <sub>CCPD_HPS</sub>     | HPS I/O pre-driver power supply                                                                                  | -0.50   | 3.90    | V    |
| V <sub>CCIO_HPS</sub>     | HPS I/O power supply                                                                                             | -0.50   | 3.90    | V    |
| V <sub>CCRSTCLK_HPS</sub> | HPS reset and clock input pins power supply                                                                      | -0.50   | 3.90    | V    |



AV-51002 2017.02.10

| Symbol                                 | Description                                                                                       | Condition (V)                               | Ca         | libration Accura | су         | – Unit |
|----------------------------------------|---------------------------------------------------------------------------------------------------|---------------------------------------------|------------|------------------|------------|--------|
| Symbol                                 |                                                                                                   |                                             | –I3, –C4   | –I5, –C5         | -C6        |        |
| 60- $\Omega$ and 120- $\Omega$ $R_T$   | Internal parallel termination with calibration (60- $\Omega$ and 120- $\Omega$ setting)           | $V_{CCIO} = 1.2$                            | -10 to +40 | -10 to +40       | -10 to +40 | %      |
| 25- $\Omega$ R <sub>S_left_shift</sub> | Internal left shift series termination with calibration (25- $\Omega R_{S\_left\_shift}$ setting) | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 | ±15        | ±15              | ±15        | %      |

#### **OCT Without Calibration Resistance Tolerance Specifications**

#### Table 1-9: OCT Without Calibration Resistance Tolerance Specifications for Arria V Devices

This table lists the Arria V OCT without calibration resistance to PVT changes.

| Symbol               | Description                                                            | Condition (V)                | Re       | sistanceToleran | ice | Unit |
|----------------------|------------------------------------------------------------------------|------------------------------|----------|-----------------|-----|------|
| Symbol               | Description                                                            |                              | -I3, -C4 | –I5, –C5        | -C6 | Ont  |
| 25-Ω R <sub>S</sub>  | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5 | ±30      | ±40             | ±40 | %    |
| 25-Ω R <sub>S</sub>  | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 1.8, 1.5 | ±30      | ±40             | ±40 | %    |
| 25-Ω R <sub>S</sub>  | Internal series termination without calibration (25- $\Omega$ setting) | $V_{CCIO} = 1.2$             | ±35      | ±50             | ±50 | %    |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5 | ±30      | ±40             | ±40 | %    |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 1.8, 1.5 | ±30      | ±40             | ±40 | %    |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | $V_{CCIO} = 1.2$             | ±35      | ±50             | ±50 | %    |
| 100-Ω R <sub>D</sub> | Internal differential termination (100- $\Omega$ setting)              | $V_{CCIO} = 2.5$             | ±25      | ±40             | ±40 | %    |



| I/O Standard |      | V <sub>CCIO</sub> (V) |      |      | <sub>ING(DC)</sub> (V) | V <sub>X(AC)</sub> (V)         |                      | V <sub>S\</sub>                | <sub>WING(AC)</sub> (V)                       |                           |
|--------------|------|-----------------------|------|------|------------------------|--------------------------------|----------------------|--------------------------------|-----------------------------------------------|---------------------------|
|              | Min  | Тур                   | Max  | Min  | Мах                    | Min                            | Тур                  | Мах                            | Min                                           | Max                       |
| SSTL-125     | 1.19 | 1.25                  | 1.31 | 0.18 | (15)                   | V <sub>CCIO</sub> /2 –<br>0.15 | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2<br>+ 0.15 | 2(V <sub>IH(AC)</sub> –<br>V <sub>REF</sub> ) | $2(V_{IL(AC)} - V_{REF})$ |

### **Differential HSTL and HSUL I/O Standards**

### Table 1-18: Differential HSTL and HSUL I/O Standards for Arria V Devices

| I/O Standard           |       | V <sub>CCIO</sub> (V | )     | V <sub>DII</sub> | <sub>F(DC)</sub> (V)       | V <sub>X(AC)</sub> (V)                                              |                          | V <sub>CM(DC)</sub> (V)      |                           |                          | V <sub>DIF(AC)</sub> (V)   |      |                          |
|------------------------|-------|----------------------|-------|------------------|----------------------------|---------------------------------------------------------------------|--------------------------|------------------------------|---------------------------|--------------------------|----------------------------|------|--------------------------|
|                        | Min   | Тур                  | Max   | Min              | Max                        | Min                                                                 | Тур                      | Max                          | Min                       | Тур                      | Max                        | Min  | Max                      |
| HSTL-18<br>Class I, II | 1.71  | 1.8                  | 1.89  | 0.2              | _                          | 0.78                                                                | —                        | 1.12                         | 0.78                      |                          | 1.12                       | 0.4  |                          |
| HSTL-15<br>Class I, II | 1.425 | 1.5                  | 1.575 | 0.2              | _                          | 0.68                                                                | —                        | 0.9                          | 0.68                      | _                        | 0.9                        | 0.4  |                          |
| HSTL-12<br>Class I, II | 1.14  | 1.2                  | 1.26  | 0.16             | V <sub>CCIO</sub><br>+ 0.3 |                                                                     | $0.5 \times V_{ m CCIO}$ | _                            | $0.4 \times V_{ m CCIO}$  | $0.5 \times V_{ m CCIO}$ | $0.6 \times V_{ m CCIO}$   | 0.3  | V <sub>CCIO</sub> + 0.48 |
| HSUL-12                | 1.14  | 1.2                  | 1.3   | 0.26             | 0.26                       | $\begin{array}{c} 0.5 \times \\ V_{\rm CCIO} - \\ 0.12 \end{array}$ | $0.5 	imes V_{ m CCIO}$  | $0.5 \times V_{CCIO} + 0.12$ | $0.4 \times V_{\rm CCIO}$ | $0.5 \times V_{ m CCIO}$ | 0.6 ×<br>V <sub>CCIO</sub> | 0.44 | 0.44                     |

## **Differential I/O Standard Specifications**

#### Table 1-19: Differential I/O Standard Specifications for Arria V Devices

Differential inputs are powered by  $V_{CCPD}$  which requires 2.5 V.



AV-51002 2017.02.10

| Symbol/Description                            | Condition                                                        | Transceiver Speed Grade 4 |                                                                                                                                                                                                                                                                         |     | Transceiver Speed Grade 6 |     |     | Unit |  |
|-----------------------------------------------|------------------------------------------------------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------|-----|-----|------|--|
| Symbol/Description                            | Condition                                                        | Min                       | Тур                                                                                                                                                                                                                                                                     | Max | Min                       | Тур | Max | Onte |  |
| Run length                                    | —                                                                | —                         | _                                                                                                                                                                                                                                                                       | 200 | _                         | _   | 200 | UI   |  |
| Programmable equaliza-<br>tion AC and DC gain | AC gain setting = 0 to<br>$3^{(38)}$<br>DC gain setting = 0 to 1 | Gain and<br>Response      | Refer to CTLE Response at Data Rates > 3.25 Gbps across Supported AC<br>Gain and DC Gain for Arria V GX, GT, SX, and ST Devices and CTLE<br>Response at Data Rates ≤ 3.25 Gbps across Supported AC Gain and DC<br>Gain for Arria V GX, GT, SX, and ST Devices diagrams. |     |                           |     |     |      |  |

#### Table 1-23: Transmitter Specifications for Arria V GX and SX Devices

| Symbol/Description                                                 | Condition                                                | Transc | eiver Speed C | Grade 4  | Transc | eiver Speed G | irade 6 | Unit |
|--------------------------------------------------------------------|----------------------------------------------------------|--------|---------------|----------|--------|---------------|---------|------|
| Symbol/Description                                                 | Condition                                                | Min    | Тур           | Max      | Min    | Тур           | Max     | Onit |
| Supported I/O standards                                            |                                                          |        |               | 1.5 V PC | ML     |               |         |      |
| Data rate                                                          | _                                                        | 611    | _             | 6553.6   | 611    |               | 3125    | Mbps |
| V <sub>OCM</sub> (AC coupled)                                      |                                                          |        | 650           | _        |        | 650           |         | mV   |
| V <sub>OCM</sub> (DC coupled)                                      | $\leq$ 3.2Gbps <sup>(32)</sup>                           | 670    | 700           | 730      | 670    | 700           | 730     | mV   |
|                                                                    | 85- $\Omega$ setting                                     | —      | 85            | _        |        | 85            |         | Ω    |
| Differential on-chip                                               | 100- $\Omega$ setting                                    | —      | 100           | _        |        | 100           |         | Ω    |
| termination resistors                                              | 120- $\Omega$ setting                                    | —      | 120           | _        |        | 120           |         | Ω    |
|                                                                    | 150-Ω setting                                            | —      | 150           | _        |        | 150           |         | Ω    |
| Intra-differential pair skew                                       | TX $V_{CM}$ = 0.65 V (AC coupled) and slew rate of 15 ps |        | _             | 15       |        |               | 15      | ps   |
| Intra-transceiver block<br>transmitter channel-to-<br>channel skew | ×6 PMA bonded mode                                       |        |               | 180      |        |               | 180     | ps   |

<sup>(37)</sup> The rate match FIFO supports only up to ±300 parts per million (ppm).
 <sup>(38)</sup> The Quartus Prime software allows AC gain setting = 3 for design with data rate between 611 Mbps and 1.25 Gbps only.



#### Table 1-31: Transceiver-FPGA Fabric Interface Specifications for Arria V GT and ST Devices

| Symbol/Description                  | Transceiver S | peed Grade 3                                | Unit |
|-------------------------------------|---------------|---------------------------------------------|------|
| Symbol/Description                  | Min           | Мах                                         | Unit |
| Interface speed (PMA direct mode)   | 50            | 153.6 <sup>(56)</sup> , 161 <sup>(57)</sup> | MHz  |
| Interface speed (single-width mode) | 25            | 187.5                                       | MHz  |
| Interface speed (double-width mode) | 25            | 163.84                                      | MHz  |

**Related Information** 

- CTLE Response at Data Rates > 3.25 Gbps across Supported AC Gain and DC Gain on page 1-35
- CTLE Response at Data Rates ≤ 3.25 Gbps across Supported AC Gain and DC Gain on page 1-36



<sup>&</sup>lt;sup>(56)</sup> The maximum frequency when core transceiver local routing is selected.

<sup>&</sup>lt;sup>(57)</sup> The maximum frequency when core transceiver network routing (GCLK, RCLK, or PCLK) is selected.

#### Figure 1-7: Timing Diagram for oe and dyn\_term\_ctrl Signals



### **Duty Cycle Distortion (DCD) Specifications**

#### Table 1-47: Worst-Case DCD on Arria V I/O Pins

The output DCD cycle only applies to the I/O buffer. It does not cover the system DCD.

| Symbol            | –I3, –C4 |     | -C5, -I5 |     | -(  | 26  | Unit |
|-------------------|----------|-----|----------|-----|-----|-----|------|
| Symbol            | Min      | Мах | Min      | Мах | Min | Мах | Onic |
| Output Duty Cycle | 45       | 55  | 45       | 55  | 45  | 55  | %    |

## **HPS Specifications**

This section provides HPS specifications and timing for Arria V devices.

For HPS reset, the minimum reset pulse widths for the HPS cold and warm reset signals (HPS\_nRST and HPS\_nPOR) are six clock cycles of HPS\_CLK1.



#### Table 1-57: RGMII RX Timing Requirements for Arria V Devices

| Symbol                        | Description            | Min | Тур | Unit |
|-------------------------------|------------------------|-----|-----|------|
| T <sub>clk</sub> (1000Base-T) | RX_CLK clock period    |     | 8   | ns   |
| T <sub>clk</sub> (100Base-T)  | RX_CLK clock period    |     | 40  | ns   |
| T <sub>clk</sub> (10Base-T)   | RX_CLK clock period    |     | 400 | ns   |
| T <sub>su</sub>               | RX_D/RX_CTL setup time | 1   |     | ns   |
| T <sub>h</sub>                | RX_D/RX_CTL hold time  | 1   | —   | ns   |

## Figure 1-14: RGMII RX Timing Diagram



### Table 1-58: Management Data Input/Output (MDIO) Timing Requirements for Arria V Devices

| Symbol           | Description                   | Min | Тур | Мах | Unit |
|------------------|-------------------------------|-----|-----|-----|------|
| T <sub>clk</sub> | MDC clock period              | _   | 400 | _   | ns   |
| T <sub>d</sub>   | MDC to MDIO output data delay | 10  |     | 20  | ns   |
| T <sub>s</sub>   | Setup time for MDIO data      | 10  |     | _   | ns   |
| T <sub>h</sub>   | Hold time for MDIO data       | 0   | _   |     | ns   |



### Figure 1-18: NAND Address Latch Timing Diagram







#### 1-82 PS Configuration Timing

| Symbol                              | Parameter                                                 | Minimum                                                     | Maximum | Unit   |
|-------------------------------------|-----------------------------------------------------------|-------------------------------------------------------------|---------|--------|
| $t_{CF2CK}^{(105)}$                 | nCONFIG high to first rising edge on DCLK                 | 1506                                                        | _       | μs     |
| t <sub>ST2CK</sub> <sup>(105)</sup> | nSTATUS high to first rising edge of DCLK                 | 2                                                           |         | μs     |
| t <sub>DSU</sub>                    | DATA[] setup time before rising edge on DCLK              | 5.5                                                         |         | ns     |
| t <sub>DH</sub>                     | DATA[] hold time after rising edge on DCLK                | 0                                                           | _       | ns     |
| t <sub>CH</sub>                     | DCLK high time                                            | $0.45 \times 1/f_{MAX}$                                     |         | S      |
| t <sub>CL</sub>                     | DCLK low time                                             | $0.45 \times 1/f_{MAX}$                                     |         | S      |
| t <sub>CLK</sub>                    | DCLK period                                               | 1/f <sub>MAX</sub>                                          | _       | S      |
| f <sub>MAX</sub>                    | DCLK frequency                                            | -                                                           | 125     | MHz    |
| t <sub>CD2UM</sub>                  | CONF_DONE high to user mode <sup>(106)</sup>              | 175                                                         | 437     | μs     |
| t <sub>CD2CU</sub>                  | CONF_DONE high to CLKUSR enabled                          | $4 \times \text{maximum DCLK period}$                       |         | _      |
| t <sub>CD2UMC</sub>                 | CONF_DONE high to user mode with CLKUSR option on         | t <sub>CD2CU</sub> + (T <sub>init</sub> × Clkusr<br>period) | _       |        |
| T <sub>init</sub>                   | Number of clock cycles required for device initialization | 8,576                                                       | —       | Cycles |

**Related Information** 

**PS Configuration Timing** 

Provides the PS configuration timing waveform.



 $<sup>^{(105)}</sup>$  If <code>nstatus</code> is monitored, follow the  $t_{ST2CK}$  specification. If <code>nstatus</code> is not monitored, follow the  $t_{CF2CK}$  specification.

<sup>&</sup>lt;sup>(106)</sup> The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device.

#### 1-96 Document Revision History

| Date      | Version    | Changes                                                                                                                                                                                                                                                                                                                                 |
|-----------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| June 2015 | 2015.06.16 | • Added the supported data rates for the following output standards using true LVDS output buffer types in the High-Speed I/O Specifications for Arria V Devices table:                                                                                                                                                                 |
|           |            | True RSDS output standard: data rates of up to 360 Mbps                                                                                                                                                                                                                                                                                 |
|           |            | True mini-LVDS output standard: data rates of up to 400 Mbps                                                                                                                                                                                                                                                                            |
|           |            | <ul> <li>Added note in the condition for Transmitter—Emulated Differential I/O Standards f<sub>HSDR</sub> data rate parameter<br/>in the High-Speed I/O Specifications for Arria V Devices table. Note: When using True LVDS RX channels<br/>for emulated LVDS TX channel, only serialization factors 1 and 2 are supported.</li> </ul> |
|           |            | Changed Queued Serial Peripheral Interface (QSPI) to Quad Serial Peripheral Interface (SPI) Flash.                                                                                                                                                                                                                                      |
|           |            | Updated T <sub>h</sub> location in I <sup>2</sup> C Timing Diagram.                                                                                                                                                                                                                                                                     |
|           |            | Updared T <sub>wp</sub> location in NAND Address Latch Timing Diagram.                                                                                                                                                                                                                                                                  |
|           |            | <ul> <li>Corrected the unit for t<sub>DH</sub> from ns to s in FPP Timing Parameters When DCLK-to-DATA[] Ratio is &gt;1 for<br/>Arria V Devices table.</li> </ul>                                                                                                                                                                       |
|           |            | • Updated the maximum value for t <sub>CO</sub> from 4 ns to 2 ns in AS Timing Parameters for AS ×1 and ×4 Configurations in Arria V Devices table.                                                                                                                                                                                     |
|           |            | • Moved the following timing diagrams to the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter.                                                                                                                                                                                                     |
|           |            | FPP Configuration Timing Waveform When DCLK-to-DATA[] Ratio is 1                                                                                                                                                                                                                                                                        |
|           |            | • FPP Configuration Timing Waveform When DCLK-to-DATA[] Ratio is >1                                                                                                                                                                                                                                                                     |
|           |            | AS Configuration Timing Waveform                                                                                                                                                                                                                                                                                                        |
|           |            | PS Configuration Timing Waveform                                                                                                                                                                                                                                                                                                        |



#### 1-100 Document Revision History

| Date          | Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| November 2012 | 3.0     | <ul> <li>Updated Table 2, Table 4, Table 9, Table 14, Table 16, Table 17, Table 20, Table 21, Table 25, Table 29, Table 36, Table 56, Table 57, and Table 60.</li> <li>Removed table: Transceiver Block Jitter Specifications for Arria V Devices.</li> <li>Added HPS information: <ul> <li>Added "HPS Specifications" section.</li> <li>Added Table 38, Table 39, Table 40, Table 41, Table 42, Table 43, Table 44, Table 45, Table 46, Table 47, Table 48, Table 49, and Table 50.</li> <li>Added Figure 7, Figure 8, Figure 9, Figure 10, Figure 11, Figure 12, Figure 13, Figure 14, Figure 15, Figure 16, Figure 17, Figure 18, and Figure 19.</li> <li>Updated Table 3 and Table 5.</li> </ul> </li> </ul> |
| October 2012  | 2.4     | <ul> <li>Updated Arria V GX V<sub>CCR_GXBL/R</sub>, V<sub>CCT_GXBL/R</sub>, and V<sub>CCL_GXBL/R</sub> minimum and maximum values, and data rate in Table 4.</li> <li>Added receiver V<sub>ICM</sub> (AC coupled) and V<sub>ICM</sub> (DC coupled) values, and transmitter V<sub>OCM</sub> (AC coupled) and V<sub>OCM</sub> (DC coupled) values in Table 20 and Table 21.</li> </ul>                                                                                                                                                                                                                                                                                                                             |
| August 2012   | 2.3     | Updated the SERDES factor condition in Table 30.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| July 2012     | 2.2     | <ul> <li>Updated the maximum voltage for V<sub>I</sub> (DC input voltage) in Table 1.</li> <li>Updated Table 20 to include the Arria V GX -I3 speed grade.</li> <li>Updated the minimum value of the fixedclk clock frequency in Table 20 and Table 21.</li> <li>Updated the SERDES factor condition in Table 30.</li> <li>Updated Table 50 to include the IOE programmable delay settings for the Arria V GX -I3 speed grade.</li> </ul>                                                                                                                                                                                                                                                                        |
| June 2012     | 2.1     | Updated $V_{CCR\_GXBL/R}$ , $V_{CCT\_GXBL/R}$ , and $V_{CCL\_GXBL/R}$ values in Table 4.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |



| Symbol            | Description                                   | Condition    | Minimum <sup>(114)</sup> | Typical | Maximum <sup>(114)</sup> | Unit |
|-------------------|-----------------------------------------------|--------------|--------------------------|---------|--------------------------|------|
| VI                | DC input voltage                              |              | -0.5                     | _       | 3.6                      | V    |
| V <sub>O</sub>    | Output voltage                                |              | 0                        | _       | V <sub>CCIO</sub>        | V    |
| Т.                | T <sub>J</sub> Operating junction temperature | Commercial   | 0                        |         | 85                       | °C   |
| 1 <sub>J</sub>    |                                               | Industrial   | -40                      | _       | 100                      | °C   |
| t                 | Power supply ramp time                        | Standard POR | 200 µs                   | _       | 100 ms                   | _    |
| t <sub>RAMP</sub> |                                               | Fast POR     | 200 µs                   | _       | 4 ms                     | —    |

#### **Recommended Transceiver Power Supply Operating Conditions**

#### Table 2-6: Recommended Transceiver Power Supply Operating Conditions for Arria V GZ Devices

| Symbol                                                       | Description                                       | Minimum <sup>(118)</sup> | Typical | Maximum <sup>(118)</sup> | Unit |  |
|--------------------------------------------------------------|---------------------------------------------------|--------------------------|---------|--------------------------|------|--|
| V <sub>CCA_GXBL</sub>                                        | Transseiver shannel DLL nevver supply (left side) | 2.85                     | 3.0     | 3.15                     | V    |  |
| (119), (120)                                                 | Transceiver channel PLL power supply (left side)  | 2.375                    | 2.5     | 2.625                    | V    |  |
| V <sub>CCA</sub> _                                           | Transceiver channel PLL power supply (right side) | 2.85                     | 3.0     | 3.15                     | V    |  |
| V <sub>CCA</sub><br>GXBR <sup>(119)</sup> , <sup>(120)</sup> |                                                   | 2.375                    | 2.5     | 2.625                    |      |  |
| V <sub>CCHIP_L</sub>                                         | Transceiver hard IP power supply (left side)      | 0.82                     | 0.85    | 0.88                     | V    |  |
| V <sub>CCHSSI_L</sub>                                        | Transceiver PCS power supply (left side)          | 0.82                     | 0.85    | 0.88                     | V    |  |
| V <sub>CCHSSI_R</sub>                                        | Transceiver PCS power supply (right side)         | 0.82                     | 0.85    | 0.88                     | V    |  |

<sup>(114)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

<sup>(118)</sup> This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

<sup>(120)</sup> When using ATX PLLs, the supply must be 3.0 V.



<sup>(119)</sup> This supply must be connected to 3.0 V if the CMU PLL, receiver CDR, or both, are configured at a base data rate > 6.5 Gbps. Up to 6.5 Gbps, you can connect this supply to either 3.0 V or 2.5 V.

#### **Transceiver Power Supply Requirements**

#### Table 2-7: Transceiver Power Supply Voltage Requirements for Arria V GZ Devices

| Conditions                                                                                                                                | VCCR_GXB and VCCT_GXB <sup>(122)</sup> | VCCA_GXB | VCCH_GXB | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|----------|----------|------|
| If BOTH of the following conditions are true:                                                                                             | 1.05                                   |          |          |      |
| <ul> <li>Data rate &gt; 10.3 Gbps.</li> <li>DFE is used.</li> </ul>                                                                       |                                        |          |          |      |
| If ANY of the following conditions are true <sup>(123)</sup> :                                                                            | 1.0                                    | 3.0      |          |      |
| <ul> <li>ATX PLL is used.</li> <li>Data rate &gt; 6.5Gbps.</li> <li>DFE (data rate ≤ 10.3 Gbps), AEQ, or EyeQ feature is used.</li> </ul> |                                        |          | 1.5      | V    |
| If ALL of the following conditions are true:                                                                                              | 0.85                                   | 2.5      |          |      |
| <ul> <li>ATX PLL is not used.</li> <li>Data rate ≤ 6.5Gbps.</li> <li>DFE, AEQ, and EyeQ are not used.</li> </ul>                          |                                        |          |          |      |

## **DC Characteristics**

#### **Supply Current**

Standby current is the current drawn from the respective power rails used for power budgeting.

Use the Excel-based Early Power Estimator (EPE) to get supply current estimates for your design because these currents vary greatly with the resources you use.



Send Feedback

<sup>&</sup>lt;sup>(122)</sup> If the VCCR\_GXB and VCCT\_GXB supplies are set to 1.0 V or 1.05 V, they cannot be shared with the VCC core supply. If the VCCR\_GXB and VCCT\_GXB are set to 0.85 V, they can be shared with the VCC core supply.

<sup>&</sup>lt;sup>(123)</sup> Choose this power supply voltage requirement option if you plan to upgrade your design later with any of the listed conditions.

AV-51002 2017.02.10

| Symbol/Description                                            | Conditions                  | Transceiver Speed Grade 2 |          |      | Transce | Unit     |      |          |
|---------------------------------------------------------------|-----------------------------|---------------------------|----------|------|---------|----------|------|----------|
| Symbol/Description                                            | Min                         | Тур                       | Max      | Min  | Тур     | Max      | Onic |          |
|                                                               | 100 Hz                      | —                         | —        | -70  |         | —        | -70  | dBc/Hz   |
|                                                               | 1 kHz                       |                           | _        | -90  |         |          | -90  | dBc/Hz   |
| Transmitter REFCLK Phase Noise (622 MHz) <sup>(141)</sup>     | 10 kHz                      |                           | _        | -100 |         |          | -100 | dBc/Hz   |
|                                                               | 100 kHz                     |                           | _        | -110 |         |          | -110 | dBc/Hz   |
|                                                               | ≥1 MHz                      |                           | _        | -120 |         |          | -120 | dBc/Hz   |
| Transmitter REFCLK Phase<br>Jitter (100 MHz) <sup>(142)</sup> | 10 kHz to 1.5 MHz<br>(PCIe) |                           | _        | 3    |         |          | 3    | ps (rms) |
| R <sub>REF</sub>                                              | —                           |                           | 1800 ±1% |      |         | 1800 ±1% |      | Ω        |

#### **Related Information**

#### Arria V Device Overview

For more information about device ordering codes.

#### **Transceiver Clocks**

#### Table 2-23: Transceiver Clocks Specifications for Arria V GZ Devices

Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the Arria V Device Overview.

Arria V GZ Device Datasheet

**Altera Corporation** 



 $<sup>^{(141)}</sup>$  To calculate the REFCLK phase noise requirement at frequencies other than 622 MHz, use the following formula: REFCLK phase noise at f(MHz) = REFCLK phase noise at 622 MHz + 20 \*log(f/622).

<sup>&</sup>lt;sup>(142)</sup> To calculate the REFCLK rms phase jitter requirement for PCIe at reference clock frequencies other than 100 MHz, use the following formula: REFCLK rms phase jitter at f(MHz) = REFCLK rms phase jitter at 100 MHz  $\times$  100/f.

t<sub>ARESET</sub>

| Symbol                                | Parameter                                                                                                       | Min | Тур | Max | Unit |
|---------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| f <sub>OUT</sub> <sup>(169)</sup>     | Output frequency for an internal global or regional clock (C3, I3L speed grade)                                 | —   | —   | 650 | MHz  |
| 1001                                  | Output frequency for an internal global or regional clock (C4, I4 speed grade)                                  | —   |     | 580 | MHz  |
| f <sub>OUT_EXT</sub> <sup>(169)</sup> | Output frequency for an external clock output (C3, I3L speed grade)                                             | —   | _   | 667 | MHz  |
| IOUT_EXT                              | Output frequency for an external clock output (C4, I4 speed grade)                                              | _   | _   | 533 | MHz  |
| toutduty                              | Duty cycle for a dedicated external clock output (when set to 50%)                                              | 45  | 50  | 55  | %    |
| t <sub>FCOMP</sub>                    | External feedback clock compensation time                                                                       | _   |     | 10  | ns   |
| f <sub>dyconfigclk</sub>              | Dynamic configuration clock for mgmt_clk and scanclk                                                            | _   | _   | 100 | MHz  |
| t <sub>LOCK</sub>                     | Time required to lock from the end-of-device configuration or deassertion of areset                             | _   | _   | 1   | ms   |
| t <sub>DLOCK</sub>                    | Time required to lock dynamically (after switchover<br>or reconfiguring any non-post-scale counters/<br>delays) | _   | _   | 1   | ms   |
|                                       | PLL closed-loop low bandwidth                                                                                   | _   | 0.3 |     | MHz  |
| $f_{CLBW}$                            | PLL closed-loop medium bandwidth                                                                                | _   | 1.5 |     | MHz  |
|                                       | PLL closed-loop high bandwidth (170)                                                                            | _   | 4   |     | MHz  |
| t <sub>PLL_PSERR</sub>                | Accuracy of PLL phase shift                                                                                     | —   | —   | ±50 | ps   |

10

\_\_\_\_

\_

Minimum pulse width on the areset signal





ns

 $<sup>^{(169)}</sup>$  This specification is limited by the lower of the two: I/O  $f_{MAX}$  or  $f_{OUT}$  of the PLL.

<sup>&</sup>lt;sup>(170)</sup> High bandwidth PLL settings are not supported in external feedback mode.



#### Non DPA Mode High-Speed I/O Specifications

#### Table 2-46: High-Speed I/O Specifications for Arria V GZ Devices

When J = 3 to 10, use the serializer/deserializer (SERDES) block.

When J = 1 or 2, bypass the SERDES block.

| Symbol          | Conditions | C3, I3L |     |     | C4, I4 |     |     | Unit |
|-----------------|------------|---------|-----|-----|--------|-----|-----|------|
| Symbol          | Conditions | Min     | Тур | Max | Min    | Тур | Мах | Onic |
| Sampling Window | _          |         | _   | 300 |        |     | 300 | ps   |



## **JTAG Configuration Specifications**

| Symbol                  | Description                              | Min       | Max      | Unit |
|-------------------------|------------------------------------------|-----------|----------|------|
| t <sub>JCP</sub>        | TCK clock period                         | 30        |          | ns   |
| t <sub>JCP</sub>        | TCK clock period                         | 167 (203) |          | ns   |
| t <sub>JCH</sub>        | TCK clock high time                      | 14        |          | ns   |
| t <sub>JCL</sub>        | TCK clock low time                       | 14        |          | ns   |
| t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time                 | 2         | _        | ns   |
| t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time                 | 3         |          | ns   |
| t <sub>JPH</sub>        | JTAG port hold time                      | 5         | _        | ns   |
| t <sub>JPCO</sub>       | JTAG port clock to output                |           | 11 (204) | ns   |
| $t_{JPZX}$              | JTAG port high impedance to valid output |           | 14 (204) | ns   |
| t <sub>JPXZ</sub>       | JTAG port valid output to high impedance | —         | 14 (204) | ns   |

## Fast Passive Parallel (FPP) Configuration Timing

## DCLK-to-DATA[] Ratio (r) for FPP Configuration

FPP configuration requires a different DCLK-to-DATA[] ratio when you turn on encryption or the compression feature.

Arria V GZ Device Datasheet

**Altera Corporation** 



<sup>&</sup>lt;sup>(203)</sup> The minimum TCK clock period is 167 ns if VCCBAT is within the range 1.2V-1.5V when you perform the volatile key programming.

<sup>(204)</sup> A 1-ns adder is required for each  $V_{CCIO}$  voltage step down from 3.0 V. For example,  $t_{IPCO} = 12$  ns if  $V_{CCIO}$  of the TDO I/O bank = 2.5 V, or 13 ns if it equals 1.8 V.

#### 2-64 FPP Configuration Timing when DCLK to DATA[] > 1

| Symbol              | Parameter                                         | Minimum                                    | Maximum | Unit |
|---------------------|---------------------------------------------------|--------------------------------------------|---------|------|
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                  | $4 \times \text{maximum DCLK}$ period      | —       | —    |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | $t_{CD2CU}$ + (8576 × CLKUSR period) (215) | —       | —    |

#### **Related Information**

- DCLK-to-DATA[] Ratio (r) for FPP Configuration on page 2-57
- Configuration, Design Security, and Remote System Upgrades in Arria V Devices





<sup>&</sup>lt;sup>(215)</sup> To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the "Initialization" section of the *Configuration, Design Security, and Remote System Upgrades in Arria V Devices* chapter.

| Term                               | Definition                                                                                                                                                                                                                                                                 |
|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| t <sub>C</sub>                     | High-speed receiver and transmitter input and output clock period.                                                                                                                                                                                                         |
| TCCS (channel-to-<br>channel-skew) | The timing difference between the fastest and slowest output edges, including t <sub>CO</sub> variation and clock skew, across channels driven by the same PLL. The clock is included in the TCCS measurement (refer to the Timing Diagram figure under SW in this table). |
| t <sub>DUTY</sub>                  | High-speed I/O block—Duty cycle on the high-speed transmitter output clock.                                                                                                                                                                                                |
| t <sub>FALL</sub>                  | Signal high-to-low transition time (80-20%)                                                                                                                                                                                                                                |
| t <sub>INCCJ</sub>                 | Cycle-to-cycle jitter tolerance on the PLL clock input.                                                                                                                                                                                                                    |
| t <sub>OUTPJ_IO</sub>              | Period jitter on the general purpose I/O driven by a PLL.                                                                                                                                                                                                                  |
| t <sub>OUTPJ_DC</sub>              | Period jitter on the dedicated clock output driven by a PLL.                                                                                                                                                                                                               |
| t <sub>RISE</sub>                  | Signal low-to-high transition time (20-80%)                                                                                                                                                                                                                                |
| Timing Unit Interval<br>(TUI)      | The timing budget allowed for skew, propagation delays, and the data sampling window.<br>(TUI = $1/(\text{receiver input clock frequency multiplication factor}) = t_C/w)$                                                                                                 |
| V <sub>CM(DC)</sub>                | DC common mode input voltage.                                                                                                                                                                                                                                              |
| V <sub>ICM</sub>                   | Input common mode voltage—The common mode of the differential signal at the receiver.                                                                                                                                                                                      |
| V <sub>ID</sub>                    | Input differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver.                                                                                                               |
| V <sub>DIF(AC)</sub>               | AC differential input voltage—Minimum AC input differential voltage required for switching.                                                                                                                                                                                |
| V <sub>DIF(DC)</sub>               | DC differential input voltage— Minimum DC input differential voltage required for switching.                                                                                                                                                                               |
| V <sub>IH</sub>                    | Voltage input high—The minimum positive voltage applied to the input which is accepted by the device as a logic high.                                                                                                                                                      |
| V <sub>IH(AC)</sub>                | High-level AC input voltage                                                                                                                                                                                                                                                |
| V <sub>IH(DC)</sub>                | High-level DC input voltage                                                                                                                                                                                                                                                |
| V <sub>IL</sub>                    | Voltage input low—The maximum positive voltage applied to the input which is accepted by the device as a logic low.                                                                                                                                                        |
| V <sub>IL(AC)</sub>                | Low-level AC input voltage                                                                                                                                                                                                                                                 |
| V <sub>IL(DC)</sub>                | Low-level DC input voltage                                                                                                                                                                                                                                                 |

Altera Corporation

