#### Intel - 5AGXBB3D4F35C4N Datasheet





Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 17110                                                      |
| Number of Logic Elements/Cells | 362000                                                     |
| Total RAM Bits                 | 19822592                                                   |
| Number of I/O                  | 544                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 1.07V ~ 1.13V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 1152-BBGA, FCBGA Exposed Pad                               |
| Supplier Device Package        | 1152-FBGA (35x35)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5agxbb3d4f35c4n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 1-4 Recommended Operating Conditions

| Symbol  | Description      | Condition (V) | Overshoot Duration as % of High Time | Unit |
|---------|------------------|---------------|--------------------------------------|------|
|         |                  | 3.8           | 100                                  | %    |
|         |                  | 3.85          | 68                                   | %    |
|         |                  | 3.9           | 45                                   | %    |
|         |                  | 3.95          | 28                                   | %    |
|         |                  | 4             | 15                                   | %    |
|         |                  | 4.05          | 13                                   | %    |
|         |                  | 4.1           | 11                                   | %    |
|         |                  | 4.15          | 9                                    | %    |
| Vi (AC) | AC input voltage | 4.2           | 8                                    | %    |
|         |                  | 4.25          | 7                                    | %    |
|         |                  | 4.3           | 5.4                                  | %    |
|         |                  | 4.35          | 3.2                                  | %    |
|         |                  | 4.4           | 1.9                                  | %    |
|         |                  | 4.45          | 1.1                                  | %    |
|         |                  | 4.5           | 0.6                                  | %    |
|         |                  | 4.55          | 0.4                                  | %    |
|         |                  | 4.6           | 0.2                                  | %    |

## **Recommended Operating Conditions**

This section lists the functional operation limits for the AC and DC parameters for Arria V devices.

#### **Recommended Operating Conditions**

## Table 1-3: Recommended Operating Conditions for Arria V Devices

This table lists the steady-state voltage values expected from Arria V devices. Power supply ramps must all be strictly monotonic, without plateaus.



### **Transceiver Power Supply Operating Conditions**

| Table 1-4: Transceiver Power Supply Operating Conditions for Arria V Device | es |
|-----------------------------------------------------------------------------|----|
|-----------------------------------------------------------------------------|----|

| Symbol                | Description                                           | Minimum <sup>(5)</sup> | Typical                 | Maximum <sup>(5)</sup> | Unit |
|-----------------------|-------------------------------------------------------|------------------------|-------------------------|------------------------|------|
| V <sub>CCA_GXBL</sub> | Transceiver high voltage power (left side)            | 2.375                  | 2.500                   | 2.625                  | V    |
| V <sub>CCA_GXBR</sub> | Transceiver high voltage power (right side)           | 2.373                  | 2.300                   | 2.025                  | v    |
| V <sub>CCR_GXBL</sub> | GX and SX speed grades—receiver power (left side)     | 1.00/1.10              | 1.1/1.15 <sup>(6)</sup> | 1.14/1.18              | V    |
| V <sub>CCR_GXBR</sub> | GX and SX speed grades—receiver power (right side)    | 1.08/1.12              | 1.1/1.13                | 1.14/1.10              | v    |
| V <sub>CCR_GXBL</sub> | GT and ST speed grades—receiver power (left side)     | 1.17                   | 1.20                    | 1.23                   | V    |
| V <sub>CCR_GXBR</sub> | GT and ST speed grades—receiver power (right side)    | 1.17 1.20              |                         | 1.23                   | v    |
| V <sub>CCT_GXBL</sub> | GX and SX speed grades—transmitter power (left side)  | 1.08/1.12              | 1.1/1.15 <sup>(6)</sup> | 1.14/1.18              | V    |
| V <sub>CCT_GXBR</sub> | GX and SX speed grades—transmitter power (right side) | 1.00/1.12              | 1.1/1.15                | 1.14/1.18              | v    |
| V <sub>CCT_GXBL</sub> | GT and ST speed grades—transmitter power (left side)  | 1.17                   | 1.20                    | 1.23                   | V    |
| V <sub>CCT_GXBR</sub> | GT and ST speed grades—transmitter power (right side) | 1.17                   | 1.20                    | 1.23                   | v    |
| V <sub>CCH_GXBL</sub> | Transmitter output buffer power (left side)           | 1.425                  | 1.500                   | 1.575                  | V    |
| V <sub>CCH_GXBR</sub> | Transmitter output buffer power (right side)          | 1.425                  | 1.300                   |                        | v    |

<sup>(5)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

<sup>(6)</sup> For data rate <=3.2 Gbps, connect V<sub>CCR\_GXBL/R</sub>, V<sub>CCT\_GXBL/R</sub>, or V<sub>CCL\_GXBL/R</sub> to either 1.1-V or 1.15-V power supply. For data rate >3.2 Gbps, connect V<sub>CCR\_GXBL/R</sub>, V<sub>CCT\_GXBL/R</sub>, or V<sub>CCL\_GXBL/R</sub> to a 1.15-V power supply. For details, refer to the Arria V GT, GX, ST, and SX Device Family Pin Connection Guidelines.



#### I/O Pin Leakage Current

## Table 1-6: I/O Pin Leakage Current for Arria V Devices

| Symbol          | Description        | Condition                      | Min | Тур | Max | Unit |
|-----------------|--------------------|--------------------------------|-----|-----|-----|------|
| II              | Input pin          | $V_{I} = 0 V$ to $V_{CCIOMAX}$ | -30 | —   | 30  | μΑ   |
| I <sub>OZ</sub> | Tri-stated I/O pin | $V_{O} = 0 V$ to $V_{CCIOMAX}$ | -30 |     | 30  | μΑ   |

## **Bus Hold Specifications**

#### Table 1-7: Bus Hold Parameters for Arria V Devices

The bus-hold trip points are based on calculated input voltages from the JEDEC standard.

|                                             |                   |                                                             |     | V <sub>CCIO</sub> (V) |     |      |     |      |     |      |     |      |     |      |      |
|---------------------------------------------|-------------------|-------------------------------------------------------------|-----|-----------------------|-----|------|-----|------|-----|------|-----|------|-----|------|------|
| Parameter                                   | Symbol            | Condition                                                   | 1   | .2                    | 1   | .5   | 1   | .8   | 2   | .5   | 3   | .0   | 3.  | .3   | Unit |
|                                             |                   |                                                             | Min | Max                   | Min | Max  | Min | Max  | Min | Max  | Min | Max  | Min | Max  |      |
| Bus-hold,<br>low,<br>sustaining<br>current  | I <sub>SUSL</sub> | V <sub>IN</sub> > V <sub>IL</sub><br>(max)                  | 8   |                       | 12  |      | 30  |      | 50  |      | 70  |      | 70  | _    | μΑ   |
| Bus-hold,<br>high,<br>sustaining<br>current | I <sub>SUSH</sub> | V <sub>IN</sub> < V <sub>IH</sub><br>(min)                  | -8  |                       | -12 |      | -30 |      | -50 |      | -70 |      | -70 | _    | μΑ   |
| Bus-hold,<br>low,<br>overdrive<br>current   | I <sub>ODL</sub>  | $\begin{array}{c} 0 \ V < V_{IN} \\ < V_{CCIO} \end{array}$ | _   | 125                   |     | 175  | _   | 200  |     | 300  | _   | 500  |     | 500  | μΑ   |
| Bus-hold,<br>high,<br>overdrive<br>current  | I <sub>ODH</sub>  | 0 V <v<sub>IN<br/><v<sub>CCIO</v<sub></v<sub>               | _   | -125                  |     | -175 |     | -200 | _   | -300 |     | -500 |     | -500 | μΑ   |

Arria V GX, GT, SX, and ST Device Datasheet

**Altera Corporation** 



• Transceiver Specifications for Arria V GT and ST Devices on page 1-29 Provides the specifications for transmitter, receiver, and reference clock I/O pin.

# Switching Characteristics

This section provides performance characteristics of Arria V core and periphery blocks.

# **Transceiver Performance Specifications**

## Transceiver Specifications for Arria V GX and SX Devices

### Table 1-20: Reference Clock Specifications for Arria V GX and SX Devices

| Symbol/Description                        | Condition                                                             | Transceiver Speed Grade 4                                                                            |     |                               | Transceiver Speed Grade 6 |     |                               | Unit |
|-------------------------------------------|-----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-----|-------------------------------|---------------------------|-----|-------------------------------|------|
| Symbol/Description                        | Condition                                                             | Min                                                                                                  | Тур | Max                           | Min                       | Тур | Max                           | Onic |
| Supported I/O standards                   | 1.2 V PCM                                                             | 1.2 V PCML, 1.4 V PCML, 1.5 V PCML, 2.5 V PCML, Differential LVPECL <sup>(23)</sup> , HCSL, and LVDS |     |                               |                           |     |                               | LVDS |
| Input frequency from<br>REFCLK input pins | _                                                                     | 27                                                                                                   |     | 710                           | 27                        |     | 710                           | MHz  |
| Rise time                                 | Measure at $\pm 60 \text{ mV of}$ differential signal <sup>(24)</sup> |                                                                                                      |     | 400                           |                           |     | 400                           | ps   |
| Fall time                                 | Measure at $\pm 60 \text{ mV}$ of differential signal <sup>(24)</sup> | _                                                                                                    |     | 400                           |                           |     | 400                           | ps   |
| Duty cycle                                |                                                                       | 45                                                                                                   | —   | 55                            | 45                        | _   | 55                            | %    |
| Peak-to-peak differential input voltage   | _                                                                     | 200                                                                                                  | _   | 300 <sup>(25)</sup> /<br>2000 | 200                       |     | 300 <sup>(25)</sup> /<br>2000 | mV   |



<sup>&</sup>lt;sup>(23)</sup> Differential LVPECL signal levels must comply to the minimum and maximum peak-to-peak differential input voltage specified in this table.

REFCLK performance requires to meet transmitter REFCLK phase noise specification. (24)

<sup>&</sup>lt;sup>(25)</sup> The maximum peak-to peak differential input voltage of 300 mV is allowed for DC coupled link.

## Transceiver Specifications for Arria V GT and ST Devices

| Symbol/Description                         | Condition                                                | Tran            | sceiver Speed Gra | Unit                            |                |
|--------------------------------------------|----------------------------------------------------------|-----------------|-------------------|---------------------------------|----------------|
| Symbol/Description                         | Condition                                                | Min             | Тур               | Max                             | Onic           |
| Supported I/O standards                    | 1.2 V PCML, 1.4 VPCML                                    | 1.5 V PCML, 2.5 | V PCML, Differe   | ential LVPECL <sup>(40)</sup> , | HCSL, and LVDS |
| Input frequency from REFCLK input pins     | _                                                        | 27              |                   | 710                             | MHz            |
| Rise time                                  | Measure at ±60 mV of differential signal <sup>(41)</sup> |                 |                   | 400                             | ps             |
| Fall time                                  | Measure at ±60 mV of differential signal <sup>(41)</sup> |                 |                   | 400                             | ps             |
| Duty cycle                                 | —                                                        | 45              |                   | 55                              | %              |
| Peak-to-peak differential input voltage    | —                                                        | 200             |                   | 300 <sup>(42)</sup> /2000       | mV             |
| Spread-spectrum modulating clock frequency | PCI Express (PCIe)                                       | 30              |                   | 33                              | kHz            |
| Spread-spectrum downspread                 | PCIe                                                     |                 | 0 to -0.5%        |                                 | —              |
| On-chip termination resistors              | _                                                        |                 | 100               |                                 | Ω              |
| V <sub>ICM</sub> (AC coupled)              | —                                                        | _               | 1.2               | —                               | V              |
| V <sub>ICM</sub> (DC coupled)              | HCSL I/O standard for the PCIe<br>reference clock        | 250             |                   | 550                             | mV             |



<sup>&</sup>lt;sup>(40)</sup> Differential LVPECL signal levels must comply to the minimum and maximum peak-to-peak differential input voltage specified in this table.

REFCLK performance requires to meet transmitter REFCLK phase noise specification. (41)

<sup>&</sup>lt;sup>(42)</sup> The maximum peak-to peak differential input voltage of 300 mV is allowed for DC coupled link.

## CTLE Response at Data Rates ≤ 3.25 Gbps across Supported AC Gain and DC Gain

### Figure 1-3: CTLE Response at Data Rates ≤ 3.25 Gbps across Supported AC Gain and DC Gain for Arria V GX, GT, SX, and ST Devices





## LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specifications





#### Table 1-42: LVDS Soft-CDR/DPA Sinusoidal Jitter Mask Values for a Data Rate Equal to 1.25 Gbps

| Jitter Freq | uency (Hz) | Sinusoidal Jitter (UI) |
|-------------|------------|------------------------|
| F1          | 10,000     | 25.000                 |
| F2          | 17,565     | 25.000                 |
| F3          | 1,493,000  | 0.350                  |
| F4          | 50,000,000 | 0.350                  |



## **HPS JTAG Timing Specifications**

| Symbol                  | Description                              | Min | Мах                | Unit |
|-------------------------|------------------------------------------|-----|--------------------|------|
| t <sub>JCP</sub>        | TCK clock period                         | 30  |                    | ns   |
| t <sub>JCH</sub>        | TCK clock high time                      | 14  |                    | ns   |
| t <sub>JCL</sub>        | TCK clock low time                       | 14  |                    | ns   |
| t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time                 | 2   |                    | ns   |
| t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time                 | 3   |                    | ns   |
| t <sub>JPH</sub>        | JTAG port hold time                      |     |                    | ns   |
| t <sub>JPCO</sub>       | CO JTAG port clock to output             |     | 12 <sup>(90)</sup> | ns   |
| t <sub>JPZX</sub>       | JTAG port high impedance to valid output |     | 14 <sup>(90)</sup> | ns   |
| t <sub>JPXZ</sub>       | JTAG port valid output to high impedance | _   | 14 <sup>(90)</sup> | ns   |

## Table 1-62: HPS JTAG Timing Parameters and Values for Arria V Devices

# **Configuration Specifications**

This section provides configuration specifications and timing for Arria V devices.

# **POR Specifications**

## Table 1-63: Fast and Standard POR Delay Specification for Arria V Devices

| POR Delay | Minimum | Maximum            | Unit |
|-----------|---------|--------------------|------|
| Fast      | 4       | 12 <sup>(91)</sup> | ms   |

<sup>(90)</sup> A 1-ns adder is required for each  $V_{CCIO\_HPS}$  voltage step down from 3.0 V. For example,  $t_{JPCO}$ = 13 ns if  $V_{CCIO\_HPS}$  of the TDO I/O bank = 2.5 V, or 14 ns if it equals 1.8 V.

<sup>(91)</sup> The maximum pulse width of the fast POR delay is 12 ms, providing enough time for the PCIe hard IP to initialize after the POR trip.



| Symbol                             | Parameter                                                 | Minimum                                                     | Maximum              | Unit   |
|------------------------------------|-----------------------------------------------------------|-------------------------------------------------------------|----------------------|--------|
| t <sub>STATUS</sub>                | nSTATUS low pulse width                                   | 268                                                         | 1506 <sup>(94)</sup> | μs     |
| t <sub>CF2ST1</sub>                | nCONFIG high to nSTATUS high                              | _                                                           | 1506 <sup>(95)</sup> | μs     |
| t <sub>CF2CK</sub> <sup>(96)</sup> | nCONFIG high to first rising edge on DCLK                 | 1506                                                        |                      | μs     |
| t <sub>ST2CK</sub> <sup>(96)</sup> | nSTATUS high to first rising edge of DCLK                 | 2                                                           | _                    | μs     |
| t <sub>DSU</sub>                   | DATA[] setup time before rising edge on DCLK              | 5.5                                                         |                      | ns     |
| t <sub>DH</sub>                    | DATA[] hold time after rising edge on DCLK                | 0                                                           |                      | ns     |
| t <sub>CH</sub>                    | DCLK high time                                            | $0.45 \times 1/f_{MAX}$                                     | _                    | S      |
| t <sub>CL</sub>                    | DCLK low time                                             | $0.45 \times 1/f_{MAX}$                                     |                      | S      |
| t <sub>CLK</sub>                   | DCLK period                                               | 1/f <sub>MAX</sub>                                          |                      | S      |
| f <sub>MAX</sub>                   | DCLK frequency (FPP ×8/ ×16)                              | _                                                           | 125                  | MHz    |
| t <sub>CD2UM</sub>                 | CONF_DONE high to user mode <sup>(97)</sup>               | 175                                                         | 437                  | μs     |
| t <sub>CD2CU</sub>                 | CONF_DONE high to CLKUSR enabled                          | 4× maximum DCLK period                                      |                      |        |
| t <sub>CD2UMC</sub>                | CONF_DONE high to user mode with CLKUSR option on         | t <sub>CD2CU</sub> + (T <sub>init</sub> × Clkusr<br>period) |                      | _      |
| T <sub>init</sub>                  | Number of clock cycles required for device initialization | 8,576                                                       |                      | Cycles |

#### **Related Information**

#### **FPP Configuration Timing**

Provides the FPP configuration timing waveforms.



<sup>&</sup>lt;sup>(94)</sup> You can obtain this value if you do not delay configuration by extending the nCONFIG or the nSTATUS low pulse width.

<sup>&</sup>lt;sup>(95)</sup> You can obtain this value if you do not delay configuration by externally holding the nSTATUS low.

<sup>&</sup>lt;sup>(96)</sup> If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification.

<sup>&</sup>lt;sup>(97)</sup> The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device.

#### 1-82 PS Configuration Timing

| Symbol                              | Parameter                                                 | Minimum                                                     | Maximum | Unit   |
|-------------------------------------|-----------------------------------------------------------|-------------------------------------------------------------|---------|--------|
| $t_{CF2CK}^{(105)}$                 | nCONFIG high to first rising edge on DCLK                 | 1506                                                        | _       | μs     |
| t <sub>ST2CK</sub> <sup>(105)</sup> | nSTATUS high to first rising edge of DCLK                 | 2                                                           |         | μs     |
| t <sub>DSU</sub>                    | DATA[] setup time before rising edge on DCLK              | 5.5                                                         |         | ns     |
| t <sub>DH</sub>                     | DATA[] hold time after rising edge on DCLK                | 0                                                           | _       | ns     |
| t <sub>CH</sub>                     | DCLK high time                                            | $0.45 \times 1/f_{MAX}$                                     |         | S      |
| t <sub>CL</sub>                     | DCLK low time                                             | $0.45 \times 1/f_{MAX}$                                     |         | S      |
| t <sub>CLK</sub>                    | DCLK period                                               | 1/f <sub>MAX</sub>                                          | _       | S      |
| f <sub>MAX</sub>                    | DCLK frequency                                            | -                                                           | 125     | MHz    |
| t <sub>CD2UM</sub>                  | CONF_DONE high to user mode <sup>(106)</sup>              | 175                                                         | 437     | μs     |
| t <sub>CD2CU</sub>                  | CONF_DONE high to CLKUSR enabled                          | $4 \times \text{maximum DCLK period}$                       |         | _      |
| t <sub>CD2UMC</sub>                 | CONF_DONE high to user mode with CLKUSR option on         | t <sub>CD2CU</sub> + (T <sub>init</sub> × Clkusr<br>period) | _       |        |
| T <sub>init</sub>                   | Number of clock cycles required for device initialization | 8,576                                                       | —       | Cycles |

**Related Information** 

**PS Configuration Timing** 

Provides the PS configuration timing waveform.



 $<sup>^{(105)}</sup>$  If <code>nstatus</code> is monitored, follow the  $t_{ST2CK}$  specification. If <code>nstatus</code> is not monitored, follow the  $t_{CF2CK}$  specification.

<sup>&</sup>lt;sup>(106)</sup> The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device.

|            |             |       | Active Seria | <b> </b> (108)                       | Fast Passive Parallel <sup>(109)</sup> |            |                                    |  |  |
|------------|-------------|-------|--------------|--------------------------------------|----------------------------------------|------------|------------------------------------|--|--|
| Variant    | Member Code | Width | DCLK (MHz)   | Minimum Configura-<br>tion Time (ms) | Width                                  | DCLK (MHz) | Minimum Configuration Time<br>(ms) |  |  |
|            | A1          | 4     | 100          | 178                                  | 16                                     | 125        | 36                                 |  |  |
|            | A3          | 4     | 100          | 178                                  | 16                                     | 125        | 36                                 |  |  |
|            | A5          | 4     | 100          | 255                                  | 16                                     | 125        | 51                                 |  |  |
| Arria V GX | A7          | 4     | 100          | 255                                  | 16                                     | 125        | 51                                 |  |  |
| Allia v GA | B1          | 4     | 100          | 344                                  | 16                                     | 125        | 69                                 |  |  |
|            | B3          | 4     | 100          | 344                                  | 16                                     | 125        | 69                                 |  |  |
|            | B5          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |  |  |
|            | B7          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |  |  |
|            | C3          | 4     | 100          | 178                                  | 16                                     | 125        | 36                                 |  |  |
| Arria V GT | C7          | 4     | 100          | 255                                  | 16                                     | 125        | 51                                 |  |  |
| Allia v Gi | D3          | 4     | 100          | 344                                  | 16                                     | 125        | 69                                 |  |  |
|            | D7          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |  |  |
| Arria V SX | В3          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |  |  |
| Allia V SA | B5          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |  |  |
| Arria V ST | D3          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |  |  |
| Alla v SI  | D5          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |  |  |

**Related Information Configuration Files** on page 1-83

(108) DCLK frequency of 100 MHz using external CLKUSR.
 (109) Maximum FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic.

| Symbol           | Description                    | Minimum | Maximum | Unit |
|------------------|--------------------------------|---------|---------|------|
| V <sub>I</sub>   | DC input voltage               | -0.5    | 3.8     | V    |
| T <sub>J</sub>   | Operating junction temperature | -55     | 125     | °C   |
| T <sub>STG</sub> | Storage temperature (No bias)  | -65     | 150     | °C   |
| I <sub>OUT</sub> | DC output current per pin      | -25     | 40      | mA   |

## Table 2-3: Transceiver Power Supply Absolute Conditions for Arria V GZ Devices

| Symbol                | Description                                         | Minimum | Maximum | Unit |
|-----------------------|-----------------------------------------------------|---------|---------|------|
| V <sub>CCA_GXBL</sub> | Transceiver channel PLL power supply (left side)    | -0.5    | 3.75    | V    |
| V <sub>CCA_GXBR</sub> | Transceiver channel PLL power supply (right side)   | -0.5    | 3.75    | V    |
| V <sub>CCHIP_L</sub>  | Transceiver hard IP power supply (left side)        | -0.5    | 1.35    | V    |
| V <sub>CCHSSI_L</sub> | Transceiver PCS power supply (left side)            | -0.5    | 1.35    | V    |
| V <sub>CCHSSI_R</sub> | Transceiver PCS power supply (right side)           | -0.5    | 1.35    | V    |
| V <sub>CCR_GXBL</sub> | Receiver analog power supply (left side)            | -0.5    | 1.35    | V    |
| V <sub>CCR_GXBR</sub> | Receiver analog power supply (right side)           | -0.5    | 1.35    | V    |
| V <sub>CCT_GXBL</sub> | Transmitter analog power supply (left side)         | -0.5    | 1.35    | V    |
| V <sub>CCT_GXBR</sub> | Transmitter analog power supply (right side)        | -0.5    | 1.35    | V    |
| V <sub>CCH_GXBL</sub> | Transmitter output buffer power supply (left side)  | -0.5    | 1.8     | V    |
| V <sub>CCH_GXBR</sub> | Transmitter output buffer power supply (right side) | -0.5    | 1.8     | V    |

## Maximum Allowed Overshoot and Undershoot Voltage

During transitions, input signals may overshoot to the voltage shown in the following table. They may also undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.



| 2-28 | Transmitter |
|------|-------------|
|------|-------------|

| Symbol/Description                                          | Conditions                                        | Trans | ceiver Spee  | d Grade 2 | Transc | eiver Spee   | ed Grade 3 | Unit |
|-------------------------------------------------------------|---------------------------------------------------|-------|--------------|-----------|--------|--------------|------------|------|
| Symbol/Description                                          | Conditions                                        | Min   | Тур          | Мах       | Min    | Тур          | Max        | Onic |
|                                                             | 85- $\Omega$ setting                              | _     | 85 ± 20%     | _         |        | 85<br>± 20%  | _          | Ω    |
| Differential on-chip termination                            | 100-Ω setting                                     | —     | 100<br>± 20% | _         |        | 100<br>± 20% |            | Ω    |
| resistors                                                   | 120-Ω setting                                     | _     | 120<br>± 20% |           |        | 120<br>± 20% |            | Ω    |
|                                                             | 150-Ω setting                                     | _     | 150<br>± 20% | _         |        | 150<br>± 20% |            | Ω    |
| V <sub>OCM</sub> (AC coupled)                               | 0.65-V setting                                    | _     | 650          |           |        | 650          |            | mV   |
| V <sub>OCM</sub> (DC coupled)                               | _                                                 |       | 650          |           |        | 650          |            | mV   |
| Intra-differential pair skew                                | Tx V <sub>CM</sub> = 0.5 V and slew rate of 15 ps | _     | _            | 15        | _      | _            | 15         | ps   |
| Intra-transceiver block transmitter channel-to-channel skew | x6 PMA bonded mode                                | —     |              | 120       |        | _            | 120        | ps   |
| Inter-transceiver block transmitter channel-to-channel skew | xN PMA bonded mode                                | —     | —            | 500       | _      | _            | 500        | ps   |

### **Related Information**

### Arria V Device Overview

For more information about device ordering codes.



| Symbol/Description                          | Conditions | Transceiver Speed Grade 2 |     |                                | Transceiver Speed Grade 3 |     |                                | Unit |
|---------------------------------------------|------------|---------------------------|-----|--------------------------------|---------------------------|-----|--------------------------------|------|
| Symbol/Description                          | Conditions | Min                       | Тур | Мах                            | Min                       | Тур | Max                            | Onic |
| Supported data range                        | _          | 600                       |     | 3250/<br>3125 <sup>(158)</sup> | 600                       | _   | 3250/<br>3125 <sup>(158)</sup> | Mbps |
| t <sub>pll_powerdown</sub> <sup>(159)</sup> | _          | 1                         |     |                                | 1                         | _   |                                | μs   |
| t <sub>pll_lock</sub> <sup>(160)</sup>      |            |                           |     | 10                             |                           |     | 10                             | μs   |

#### **Related Information**

#### Arria V Device Overview

For more information about device ordering codes.

## **Clock Network Data Rate**

### Table 2-29: Clock Network Maximum Data Rate Transmitter Specifications

Valid data rates below the maximum specified in this table depend on the reference clock frequency and the PLL counter settings. Check the MegaWizard message during the PHY IP instantiation.

|                                  | ATX PLL                   |                       |           | CMU PLL <sup>(161)</sup>  |                       |           | fPLL                      |                       |                 |
|----------------------------------|---------------------------|-----------------------|-----------|---------------------------|-----------------------|-----------|---------------------------|-----------------------|-----------------|
| Clock Network                    | Non-bonded<br>Mode (Gbps) | Bonded<br>Mode (Gbps) |           | Non-bonded<br>Mode (Gbps) | Bonded<br>Mode (Gbps) |           | Non-bonded<br>Mode (Gbps) | Bonded<br>Mode (Gbps) | Channel<br>Span |
| x1 <sup>(162)</sup>              | 12.5                      | _                     | 6         | 12.5                      | _                     | 6         | 3.125                     | _                     | 3               |
| x6 <sup>(162)</sup>              | _                         | 12.5                  | 6         | _                         | 12.5                  | 6         | _                         | 3.125                 | 6               |
| x6 PLL Feedback <sup>(163)</sup> | _                         | 12.5                  | Side-wide | _                         | 12.5                  | Side-wide | _                         |                       | _               |

<sup>&</sup>lt;sup>(158)</sup> When you use fPLL as a TXPLL of the transceiver.



 $<sup>^{(159)}</sup>$  t<sub>pll\_powerdown</sub> is the PLL powerdown minimum pulse width.

<sup>(160)</sup>  $t_{pll \ lock}$  is the time required for the transmitter CMU/ATX PLL to lock to the input reference clock frequency after coming out of reset.

<sup>&</sup>lt;sup>(161)</sup> ATX PLL is recommended at 8 Gbps and above data rates for improved jitter performance.

<sup>&</sup>lt;sup>(162)</sup> Channel span is within a transceiver bank.

<sup>&</sup>lt;sup>(163)</sup> Side-wide channel bonding is allowed up to the maximum supported by the PHY IP.

#### 2-32 Standard PCS Data Rate

|                    | ATX PLL                   |                          |                                                                                                       | CMU PLL <sup>(161)</sup>  |                       |                                                | fPLL                      |                       |                                                      |
|--------------------|---------------------------|--------------------------|-------------------------------------------------------------------------------------------------------|---------------------------|-----------------------|------------------------------------------------|---------------------------|-----------------------|------------------------------------------------------|
| Clock Network      | Non-bonded<br>Mode (Gbps) | Bonded<br>Mode (Gbps)    | Channel<br>Span                                                                                       | Non-bonded<br>Mode (Gbps) | Bonded<br>Mode (Gbps) | Channel<br>Span                                | Non-bonded<br>Mode (Gbps) | Bonded<br>Mode (Gbps) | Channel<br>Span                                      |
| xN (PCIe)          | _                         | 8.0                      | 8                                                                                                     | _                         | 5.0                   | 8                                              | _                         | _                     | _                                                    |
| xN (Native PHY IP) | 8.0                       | 8.0<br>8.01 to<br>9.8304 | Up to 13<br>channels<br>above and<br>below PLL<br>Up to 7<br>channels<br>above<br>and<br>below<br>PLL | 7.99                      | 7.99                  | Up to 13<br>channels<br>above and<br>below PLL | 3.125                     | 3.125                 | Up to 13<br>channels<br>above<br>and<br>below<br>PLL |

## Standard PCS Data Rate

#### Table 2-30: Standard PCS Approximate Maximum Date Rate (Gbps) for Arria V GZ Devices

The maximum data rate is also constrained by the transceiver speed grade. Refer to the "Commercial and Industrial Speed Grade Offering for Arria V GZ Devices" table for the transceiver speed grade.

| Mode (164) | Mode (164) Transceiver | PMA Width                   | 20  | 20  | 16   | 16   | 10  | 10  | 8    | 8    |
|------------|------------------------|-----------------------------|-----|-----|------|------|-----|-----|------|------|
| Mode       | Speed Grade            | PCS/Core Width              | 40  | 20  | 32   | 16   | 20  | 10  | 16   | 8    |
| FIFO       | 2                      | C3, I3L<br>core speed grade | 9.9 | 9   | 7.84 | 7.2  | 5.3 | 4.7 | 4.24 | 3.76 |
|            | 3                      | C4, I4<br>core speed grade  | 8.8 | 8.2 | 7.2  | 6.56 | 4.8 | 4.3 | 3.84 | 3.44 |

<sup>(161)</sup> ATX PLL is recommended at 8 Gbps and above data rates for improved jitter performance.

<sup>(164)</sup> The Phase Compensation FIFO can be configured in FIFO mode or register mode. In the FIFO mode, the pointers are not fixed, and the latency can vary. In the register mode the pointers are fixed for low latency.



## **Typical VOD Settings**

| The tolerance is +/-20% for all VOD settings ex | cept for settings 2 and below | r.                         |                         |                            |
|-------------------------------------------------|-------------------------------|----------------------------|-------------------------|----------------------------|
| Symbol                                          | V <sub>OD</sub> Setting       | V <sub>OD</sub> Value (mV) | V <sub>OD</sub> Setting | V <sub>OD</sub> Value (mV) |
|                                                 | 0 (166)                       | 0                          | 32                      | 640                        |
|                                                 | 1 <sup>(166)</sup>            | 20                         | 33                      | 660                        |
|                                                 | 2(166)                        | 40                         | 34                      | 680                        |
|                                                 | 3(166)                        | 60                         | 35                      | 700                        |
|                                                 | 4 <sup>(166)</sup>            | 80                         | 36                      | 720                        |
|                                                 | 5 <sup>(166)</sup>            | 100                        | 37                      | 740                        |
|                                                 | 6                             | 120                        | 38                      | 760                        |
| $ m V_{OD}$ differential peak to peak typical   | 7                             | 140                        | 39                      | 780                        |
|                                                 | 8                             | 160                        | 40                      | 800                        |
|                                                 | 9                             | 180                        | 41                      | 820                        |
|                                                 | 10                            | 200                        | 42                      | 840                        |
|                                                 | 11                            | 220                        | 43                      | 860                        |
|                                                 | 12                            | 240                        | 44                      | 880                        |
|                                                 | 13                            | 260                        | 45                      | 900                        |
|                                                 | 14                            | 280                        | 46                      | 920                        |

<sup>(166)</sup> If TX termination resistance = 100  $\Omega$ , this VOD setting is illegal.





## **Core Performance Specifications**

## **Clock Tree Specifications**

## Table 2-33: Clock Tree Performance for Arria V GZ Devices

| Symbol                    | Perfor  | Unit   |      |
|---------------------------|---------|--------|------|
|                           | C3, I3L | C4, I4 | Onit |
| Global and Regional Clock | 650     | 580    | MHz  |
| Periphery Clock           | 500     | 500    | MHz  |

## **PLL Specifications**

## Table 2-34: PLL Specifications for Arria V GZ Devices

| Symbol                            | Parameter                                               | Min | Тур | Max  | Unit |
|-----------------------------------|---------------------------------------------------------|-----|-----|------|------|
| $f_{\rm IN}^{~(167)}$             | Input clock frequency (C3, I3L speed grade)             | 5   | _   | 800  | MHz  |
|                                   | Input clock frequency (C4, I4 speed grade)              | 5   | _   | 650  | MHz  |
| f <sub>INPFD</sub>                | Input frequency to the PFD                              | 5   |     | 325  | MHz  |
| f <sub>FINPFD</sub>               | Fractional Input clock frequency to the PFD             | 50  | _   | 160  | MHz  |
| f <sub>VCO</sub> <sup>(168)</sup> | PLL VCO operating range (C3, I3L speed grade)           | 600 |     | 1600 | MHz  |
|                                   | PLL VCO operating range (C4, I4 speed grade)            | 600 | _   | 1300 | MHz  |
| t <sub>EINDUTY</sub>              | Input clock or external feedback clock input duty cycle |     |     | 60   | %    |

<sup>(167)</sup> This specification is limited in the Quartus II software by the I/O maximum frequency. The maximum I/O frequency is different for each I/O standard.

<sup>(168)</sup> The VCO frequency reported by the Quartus II software in the **PLL Usage Summary** section of the compilation report takes into consideration the VCO post-scale counter K value. Therefore, if the counter K has a value of 2, the frequency reported can be lower than the f<sub>VCO</sub> specification.

Arria V GZ Device Datasheet



| Symbol                                                                   | Conditions                                                                | C3, I3L |     |       | C4, I4 |     |       | Unit |
|--------------------------------------------------------------------------|---------------------------------------------------------------------------|---------|-----|-------|--------|-----|-------|------|
| Symbol                                                                   |                                                                           | Min     | Тур | Мах   | Min    | Тур | Max   | Onit |
| True Differential I/O<br>Standards - f <sub>HSDRDPA</sub><br>(data rate) | SERDES factor $J = 3$ to 10<br>(192), (193), (194), (195), (196), (197)   | 150     | _   | 1250  | 150    |     | 1050  | Mbps |
|                                                                          | SERDES factor $J \ge 4$<br>LVDS RX with DPA<br>(193), (195), (196), (197) | 150     |     | 1600  | 150    |     | 1250  | Mbps |
|                                                                          | SERDES factor J = 2,<br>uses DDR Registers                                | (198)   |     | (199) | (198)  |     | (199) | Mbps |
|                                                                          | SERDES factor J = 1,<br>uses SDR Register                                 | (198)   |     | (199) | (198)  |     | (199) | Mbps |
| f <sub>HSDR</sub> (data rate)                                            | SERDES factor $J = 3$ to 10                                               | (198)   | —   | (200) | (198)  | _   | (200) | Mbps |
|                                                                          | SERDES factor J = 2,<br>uses DDR Registers                                | (198)   | —   | (199) | (198)  |     | (199) | Mbps |
|                                                                          | SERDES factor J = 1,<br>uses SDR Register                                 | (198)   | _   | (199) | (198)  |     | (199) | Mbps |

 $^{(192)}$  The  $F_{MAX}$  specification is based on the fast clock used for serial data. The interface  $F_{MAX}$  is also dependent on the parallel clock domain which is design dependent and requires timing analysis.

<sup>(193)</sup> Arria V GZ RX LVDS will need DPA. For Arria V GZ TX LVDS, the receiver side component must have DPA.

<sup>(194)</sup> Arria V GZ LVDS serialization and de-serialization factor needs to be x4 and above.

<sup>(195)</sup> Requires package skew compensation with PCB trace length.

<sup>(196)</sup> Do not mix single-ended I/O buffer within LVDS I/O bank.

<sup>(197)</sup> Chip-to-chip communication only with a maximum load of 5 pF.

<sup>(198)</sup> The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate.

<sup>(199)</sup> The maximum ideal data rate is the SERDES factor (J) x the PLL maximum output frequency (fOUT) provided you can close the design timing and the signal integrity simulation is clean.

<sup>(200)</sup> You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported.



| Number of DQS Delay Buffers | C3, I3L | C4, I4 | Unit |  |
|-----------------------------|---------|--------|------|--|
| 4                           | 120     | 128    | ps   |  |

## **Memory Output Clock Jitter Specifications**

#### Table 2-50: Memory Output Clock Jitter Specification for Arria V GZ Devices

The clock jitter specification applies to the memory output clock pins generated using differential signal-splitter and DDIO circuits clocked by a PLL output routed on a PHY, regional, or global clock network as specified. Altera recommends using PHY clock networks whenever possible.

The clock jitter specification applies to the memory output clock pins clocked by an integer PLL.

The memory output clock jitter is applicable when an input jitter of 30 ps peak-to-peak is applied with bit error rate (BER) -12, equivalent to 14 sigma.

| Clock Network | Parameter                    | Symbol                 | C3, I3L |      | C4, I4 |      | Unit |
|---------------|------------------------------|------------------------|---------|------|--------|------|------|
| CIOCK NELWOIK |                              |                        | Min     | Мах  | Min    | Мах  | Onit |
| Regional      | Clock period jitter          | t <sub>JIT(per)</sub>  | -55     | 55   | -55    | 55   | ps   |
|               | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub>   | -110    | 110  | -110   | 110  | ps   |
|               | Duty cycle jitter            | t <sub>JIT(duty)</sub> | -82.5   | 82.5 | -82.5  | 82.5 | ps   |
| Global        | Clock period jitter          | t <sub>JIT(per)</sub>  | -82.5   | 82.5 | -82.5  | 82.5 | ps   |
|               | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub>   | -165    | 165  | -165   | 165  | ps   |
|               | Duty cycle jitter            | t <sub>JIT(duty)</sub> | -90     | 90   | -90    | 90   | ps   |
| PHY Clock     | Clock period jitter          | t <sub>JIT(per)</sub>  | -30     | 30   | -35    | 35   | ps   |
|               | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub>   | -60     | 60   | -70    | 70   | ps   |
|               | Duty cycle jitter            | t <sub>JIT(duty)</sub> | -45     | 45   | -56    | 56   | ps   |



## FPP Configuration Timing when DCLK to DATA[] > 1

#### Figure 2-8: FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is >1,

t<sub>CF2ST1</sub> tcfg ;↔ nCONFIG ŤĊF2CK nSTATUS (3) 🕳 tstatus tCF2ST0 CONF\_DONE (4) TCL tCH tsT2CK ŤĊF2CD (8) DCLK (6) (7) 1 2 ••• r 2 ••• r 1  $\mathbf{D}$ (5) tCLK DATA[31..0] (8) Word 0 Word User Mode Word 3 • • • Word (n-1) tDH tDH tpsy High-Z User I/O User Mode INIT DONE (9) tCD2UM

Timing when using a MAX II device, MAX V device, or microprocessor as an external host.

#### Notes:

- 1. To find out the DCLK-to-DATA[] ratio for your system, refer to the "DCLK-to-DATA[] Ratio for Arria V GZ Devices" table.
- 2. The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- 3. After power-up, the Arria V GZ device holds nSTATUS low for the time as specified by the POR delay.
- 4. After power-up, before and during configuration, CONF\_DONE is low.
- 5. Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required.
- 6. "r" denotes the DCLK-to-DATA[] ratio. For the DCLK-to-DATA[] ratio based on the decompression and the design security feature enable settings, refer to the "DCLK-to-DATA[] Ratio for Arria V GZ Devices" table.
- 7. If needed, pause DCLK by holding it low. When DCLK restarts, the external host must provide data on the DATA[31.0] pins prior to sending the first DCLK rising edge.
- 8. To ensure a successful configuration, send the entire configuration data to the Arria V GZ device. CONF\_DONE is released high after the Arria V GZ device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- 9. After the option bit to enable the INIT\_DONE pin is configured into the device, the INIT\_DONE goes low.



