Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | 17110 | | Number of Logic Elements/Cells | 362000 | | Total RAM Bits | 19822592 | | Number of I/O | 544 | | Number of Gates | - | | Voltage - Supply | 1.07V ~ 1.13V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 1152-BBGA, FCBGA Exposed Pad | | Supplier Device Package | 1152-FBGA (35x35) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/5agxbb3d4f35i5g | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong | | | | | V <sub>CCIO</sub> (V) | | | | | | | | | | | | |------------------------|-------------------|-----------|-----|-----------------------|-------|-------|------|------|-----|-----|-----|-----|-----|-----|------| | Parameter | Symbol | Condition | 1 | .2 | 1 | .5 | 1 | .8 | 2 | .5 | 3 | .0 | 3 | .3 | Unit | | | | | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | | | Bus-hold<br>trip point | V <sub>TRIP</sub> | _ | 0.3 | 0.9 | 0.375 | 1.125 | 0.68 | 1.07 | 0.7 | 1.7 | 0.8 | 2 | 0.8 | 2 | V | ## **OCT Calibration Accuracy Specifications** If you enable on-chip termination (OCT) calibration, calibration is automatically performed at power up for I/Os connected to the calibration block. # Table 1-8: OCT Calibration Accuracy Specifications for Arria V Devices Calibration accuracy for the calibrated on-chip series termination ( $R_S$ OCT) and on-chip parallel termination ( $R_T$ OCT) are applicable at the moment of calibration. When process, voltage, and temperature (PVT) conditions change after calibration, the tolerance may change. | Symbol | Description | Condition (V) | Ca | libration Accura | су | Unit | |---------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|------------|------------------|------------|-------| | Syllibol | Description | Condition (v) | −I3, −C4 | -l5, -C5 -C6 | | Offic | | 25- $\Omega$ R <sub>S</sub> | Internal series termination with calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 | ±15 | ±15 | ±15 | % | | 50-Ω R <sub>S</sub> | Internal series termination with calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 | ±15 | ±15 | ±15 | % | | 34- $\Omega$ and 40- $\Omega$ $R_S$ | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35, 1.25, 1.2 | ±15 | ±15 | ±15 | % | | 48- $\Omega$ , 60- $\Omega$ , and 80- $\Omega$ R <sub>S</sub> | Internal series termination with calibration (48- $\Omega$ , 60- $\Omega$ , and 80- $\Omega$ setting) | $V_{CCIO} = 1.2$ | ±15 | ±15 | ±15 | % | | 50-Ω R <sub>T</sub> | Internal parallel termination with calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 2.5, 1.8, 1.5, 1.2 | -10 to +40 | -10 to +40 | -10 to +40 | % | | 20- $\Omega$ , 30- $\Omega$ , 40- $\Omega$ ,60- $\Omega$ , and 120- $\Omega$ R <sub>T</sub> | Internal parallel termination with calibration (20- $\Omega$ , 30- $\Omega$ , 40- $\Omega$ , 60- $\Omega$ , and 120- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35, 1.25 | -10 to +40 | -10 to +40 | -10 to +40 | % | Altera Corporation Arria V GX, GT, SX, and ST Device Datasheet | Symbol/Description | Condition | Tran | sceiver Speed Gra | de 3 | Unit | | |------------------------------------|-----------|------|-------------------|------|--------|--| | Symbol/Description | Condition | Min | Тур | Max | Offic | | | | 10 Hz | _ | _ | -50 | dBc/Hz | | | | 100 Hz | _ | _ | -80 | dBc/Hz | | | Transmitter REFCLK phase noise(43) | 1 KHz | _ | _ | -110 | dBc/Hz | | | Transmitter REPCER phase noise | 10 KHz | _ | _ | -120 | dBc/Hz | | | | 100 KHz | _ | _ | -120 | dBc/Hz | | | | ≥ 1 MHz | _ | _ | -130 | dBc/Hz | | | R <sub>REF</sub> | _ | _ | 2000 ±1% | _ | Ω | | # Table 1-27: Transceiver Clocks Specifications for Arria V GT and ST Devices | Symbol/Description | Condition | Tran | sceiver Speed Gra | Unit | | |--------------------------------------------------------------------------|----------------------|------|-------------------|------|-------| | 3yiilbol/Description | Condition | Min | Тур | Max | Offic | | fixedclk clock frequency | PCIe Receiver Detect | _ | 125 | _ | MHz | | Transceiver Reconfiguration Controller IP (mgmt_clk_clk) clock frequency | _ | 75 | _ | 125 | MHz | # Table 1-28: Receiver Specifications for Arria V GT and ST Devices | Symbol/Description | Condition | Ti | Unit | | | | | | |------------------------------------|------------------------------------------|-----|------|--------|-------|--|--|--| | | Condition | Min | Тур | Max | Offit | | | | | Supported I/O Standards | 1.5 V PCML, 2.5 V PCML, LVPECL, and LVDS | | | | | | | | | Data rate (6-Gbps transceiver)(44) | _ | 611 | _ | 6553.6 | Mbps | | | | Arria V GX, GT, SX, and ST Device Datasheet The transmitter REFCLK phase jitter is 30 ps p-p (5 ps RMS) with bit error rate (BER) 10<sup>-12</sup>, equivalent to 14 sigma. To support data rates lower than the minimum specification through oversampling, use the CDR in LTR mode only. Table 1-31: Transceiver-FPGA Fabric Interface Specifications for Arria V GT and ST Devices | Symbol/Description | Transceiver S | peed Grade 3 | Unit | |-------------------------------------|---------------|---------------------------------------------|------| | Symbol/Description | Min | Max | Onit | | Interface speed (PMA direct mode) | 50 | 153.6 <sup>(56)</sup> , 161 <sup>(57)</sup> | MHz | | Interface speed (single-width mode) | 25 | 187.5 | MHz | | Interface speed (double-width mode) | 25 | 163.84 | MHz | - CTLE Response at Data Rates > 3.25 Gbps across Supported AC Gain and DC Gain on page 1-35 - CTLE Response at Data Rates ≤ 3.25 Gbps across Supported AC Gain and DC Gain on page 1-36 <sup>(56)</sup> The maximum frequency when core transceiver local routing is selected. <sup>(57)</sup> The maximum frequency when core transceiver network routing (GCLK, RCLK, or PCLK) is selected. # Typical TX $V_{\text{OD}}$ Setting for Arria V Transceiver Channels with termination of 100 $\Omega$ Table 1-32: Typical TX $V_{\text{OD}}$ Setting for Arria V Transceiver Channels with termination of 100 $\Omega$ | Symbol | V <sub>OD</sub> Setting <sup>(58)</sup> | V <sub>OD</sub> Value (mV) | V <sub>OD</sub> Setting <sup>(58)</sup> | V <sub>OD</sub> Value (mV) | |------------------------------------------------------|-----------------------------------------|----------------------------|-----------------------------------------|----------------------------| | | 6 <sup>(59)</sup> | 120 | 34 | 680 | | | 7 <sup>(59)</sup> | 140 | 35 | 700 | | | 8 <sup>(59)</sup> | 160 | 36 | 720 | | | 9 | 180 | 37 | 740 | | | 10 | 200 | 38 | 760 | | | 11 | 220 | 39 | 780 | | | 12 | 240 | 40 | 800 | | | 13 | 260 | 41 | 820 | | | 14 | 280 | 42 | 840 | | V <sub>OD</sub> differential peak-to-peak<br>typical | 15 | 300 | 43 | 860 | | -,, r · · · | 16 | 320 | 44 | 880 | | | 17 | 340 | 45 | 900 | | | 18 | 360 | 46 | 920 | | | 19 | 380 | 47 | 940 | | | 20 | 400 | 48 | 960 | | | 21 | 420 | 49 | 980 | | | 22 | 440 | 50 | 1000 | | | 23 | 460 | 51 | 1020 | | | 24 | 480 | 52 | 1040 | <sup>(58)</sup> Convert these values to their binary equivalent form if you are using the dynamic reconfiguration mode for PMA analog controls. <sup>(59)</sup> Only valid for data rates $\leq$ 5 Gbps. | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----------------------------------|-------------------------------------------------------------------|---------------------------------|--------|---------|------------|-----------| | <b>t</b> (67)(71) | Period jitter for dedicated clock output | $F_{OUT} \ge 100 \text{ MHz}$ | _ | _ | 175 | ps (p-p) | | $t_{CASC\_OUTPJ\_DC}^{(67)(71)}$ | in cascaded PLLs | F <sub>OUT</sub> < 100 MHz | _ | _ | 17.5 | mUI (p-p) | | $t_{DRIFT}$ | Frequency drift after PFDENA is disabled for a duration of 100 µs | _ | _ | _ | ±10 | % | | dK <sub>BIT</sub> | Bit number of Delta Sigma Modulator (DSM) | _ | 8 | 24 | 32 | bits | | k <sub>VALUE</sub> | Numerator of fraction | _ | 128 | 8388608 | 2147483648 | _ | | $f_{RES}$ | Resolution of VCO frequency | $f_{\rm INPFD} = 100 \ \rm MHz$ | 390625 | 5.96 | 0.023 | Hz | Memory Output Clock Jitter Specifications on page 1-57 Provides more information about the external memory interface clock output jitter specifications. <sup>(71)</sup> The cascaded PLL specification is only applicable with the following conditions: <sup>•</sup> Upstream PLL: 0.59 MHz ≤ Upstream PLL BW < 1 MHz <sup>•</sup> Downstream PLL: Downstream PLL BW > 2 MHz | | Symbol | Condition | | −I3, −C4 | | | −l5, −C5 | | -C6 | | | Unit | |------------------|--------------------------------------------------------------------------|------------------------------------------------------|------|----------|-------|------|----------|-------|------|-----|-------|-------| | | Зупівої | Condition | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Offic | | | TCCS | True Differential I/O<br>Standards | _ | _ | 150 | _ | _ | 150 | _ | _ | 150 | ps | | | TCCS | Emulated Differential I/O Standards | | _ | 300 | _ | _ | 300 | _ | _ | 300 | ps | | | True Differential I/O<br>Standards - f <sub>HSDRDPA</sub><br>(data rate) | SERDES factor J =3 to 10 <sup>(76)</sup> | 150 | _ | 1250 | 150 | _ | 1250 | 150 | _ | 1050 | Mbps | | | | SERDES factor $J \ge 8$ with DPA <sup>(76)(78)</sup> | 150 | _ | 1600 | 150 | _ | 1500 | 150 | _ | 1250 | Mbps | | Receiver | | SERDES factor J = 3<br>to 10 | (77) | _ | (83) | (77) | _ | (83) | (77) | _ | (83) | Mbps | | | f <sub>HSDR</sub> (data rate) | SERDES factor J = 1<br>to 2, uses DDR<br>registers | (77) | _ | (79) | (77) | _ | (79) | (77) | _ | (79) | Mbps | | DPA Mode | DPA run length | _ | _ | _ | 10000 | _ | _ | 10000 | _ | _ | 10000 | UI | | Soft-CDR<br>Mode | Soft-CDR ppm tolerance | _ | _ | _ | 300 | _ | _ | 300 | _ | _ | 300 | ±ppm | | Non-DPA<br>Mode | Sampling Window | _ | _ | _ | 300 | _ | _ | 300 | _ | _ | 300 | ps | You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported. # LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specifications Figure 1-5: LVDS Soft-Clock Data Recovery (CDR)/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate Equal to 1.25 Gbps Table 1-42: LVDS Soft-CDR/DPA Sinusoidal Jitter Mask Values for a Data Rate Equal to 1.25 Gbps | Jitter Freq | uency (Hz) | Sinusoidal Jitter (UI) | | | |-------------|------------|------------------------|--|--| | F1 | 10,000 | 25.000 | | | | F2 | 17,565 | 25.000 | | | | F3 | 1,493,000 | 0.350 | | | | F4 | 50,000,000 | 0.350 | | | Figure 1-11: SD/MMC Timing Diagram Booting and Configuration Chapter, Arria V Hard Processor System Technical Reference Manual Provides more information about CSEL pin settings in the SD/MMC Controller CSEL Pin Settings table. # **USB Timing Characteristics** PHYs that support LPM mode may not function properly with the USB controller due to a timing issue. It is recommended that designers use the MicroChip USB3300 PHY device that has been proven to be successful on the development board. Table 1-55: USB Timing Requirements for Arria V Devices | Symbol | Description | Min | Тур | Max | Unit | |-----------|----------------------------------------------|-----|-------|-----|------| | $T_{clk}$ | USB CLK clock period | _ | 16.67 | _ | ns | | $T_d$ | CLK to USB_STP/USB_DATA[7:0] output delay | 4.4 | _ | 11 | ns | | $T_{su}$ | Setup time for USB_DIR/USB_NXT/USB_DATA[7:0] | 2 | _ | _ | ns | | $T_h$ | Hold time for USB_DIR/USB_NXT/USB_DATA[7:0] | 1 | _ | _ | ns | Altera Corporation Arria V GX, GT, SX, and ST Device Datasheet | Term | Definition | |----------------------|-------------------------------------------------------------------------------------------------------------| | | Transmitter Output Waveforms | | | Single-Ended Waveform Positive Channel (p) = V <sub>OH</sub> Negative Channel (n) = V <sub>OL</sub> Ground | | | Differential Waveform | | $f_{HSCLK}$ | Left/right PLL input clock frequency. | | $f_{HSDR}$ | High-speed I/O block—Maximum/minimum LVDS data transfer rate (f <sub>HSDR</sub> =1/TUI), non-DPA. | | f <sub>HSDRDPA</sub> | High-speed I/O block—Maximum/minimum LVDS data transfer rate (f <sub>HSDRDPA</sub> =1/TUI), DPA. | | J | High-speed I/O block—Deserialization factor (width of parallel data bus). | Altera Corporation Arria V GX, GT, SX, and ST Device Datasheet | Term | Definition | |----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | t <sub>FALL</sub> | Signal high-to-low transition time (80–20%) | | t <sub>INCCJ</sub> | Cycle-to-cycle jitter tolerance on the PLL clock input | | t <sub>OUTPJ_IO</sub> | Period jitter on the GPIO driven by a PLL | | t <sub>OUTPJ_DC</sub> | Period jitter on the dedicated clock output driven by a PLL | | $t_{RISE}$ | Signal low-to-high transition time (20–80%) | | Timing Unit Interval (TUI) | The timing budget allowed for skew, propagation delays, and the data sampling window. (TUI = $1/(\text{Receiver Input Clock Frequency Multiplication Factor}) = t_C/w)$ | | V <sub>CM(DC)</sub> | DC common mode input voltage. | | V <sub>ICM</sub> | Input common mode voltage—The common mode of the differential signal at the receiver. | | $V_{\mathrm{ID}}$ | Input differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver. | | V <sub>DIF(AC)</sub> | AC differential input voltage—Minimum AC input differential voltage required for switching. | | V <sub>DIF(DC)</sub> | DC differential input voltage— Minimum DC input differential voltage required for switching. | | $V_{\mathrm{IH}}$ | Voltage input high—The minimum positive voltage applied to the input which is accepted by the device as a logic high. | | V <sub>IH(AC)</sub> | High-level AC input voltage | | V <sub>IH(DC)</sub> | High-level DC input voltage | | $ m V_{IL}$ | Voltage input low—The maximum positive voltage applied to the input which is accepted by the device as a logic low. | | V <sub>IL(AC)</sub> | Low-level AC input voltage | | V <sub>IL(DC)</sub> | Low-level DC input voltage | | V <sub>OCM</sub> | Output common mode voltage—The common mode of the differential signal at the transmitter. | | $V_{OD}$ | Output differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission line at the transmitter. | | V <sub>SWING</sub> | Differential input voltage | | $V_{X}$ | Input differential cross point voltage | Arria V GX, GT, SX, and ST Device Datasheet Altera Corporation | Term | Definition | |----------|-----------------------------------------| | $V_{OX}$ | Output differential cross point voltage | | W | High-speed I/O block—Clock boost factor | # **Document Revision History** | Date | Version | Changes | |---------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | December 2016 | 2016.12.09 | <ul> <li>Updated V<sub>ICM</sub> (AC coupled) specifications in Receiver Specifications for Arria V GX and SX Devices table.</li> <li>Added maximum specification for T<sub>d</sub> in Management Data Input/Output (MDIO) Timing Requirements for Arria V Devices table.</li> <li>Updated T<sub>init</sub> specifications in the following tables: <ul> <li>FPP Timing Parameters When DCLK-to-DATA[] Ratio is 1 for Arria V Devices</li> <li>FPP Timing Parameters When DCLK-to-DATA[] Ratio is &gt;1 for Arria V Devices</li> <li>AS Timing Parameters for AS ×1 and ×4 Configurations in Arria V Devices</li> <li>PS Timing Parameters for Arria V Devices</li> </ul> </li> </ul> | | June 2016 | 2016.06.10 | <ul> <li>Changed pin capacitance to maximum values.</li> <li>Updated SPI Master Timing Requirements for Arria V Devices table.</li> <li>Added T<sub>su</sub> and T<sub>h</sub> specifications.</li> <li>Removed T<sub>dinmax</sub> specifications.</li> <li>Updated SPI Master Timing Diagram.</li> <li>Updated T<sub>clk</sub> spec from maximum to minimum in I<sup>2</sup>C Timing Requirements for Arria V Devices table.</li> </ul> | Altera Corporation Arria V GX, GT, SX, and ST Device Datasheet | Date | Version | Changes | |--------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | January 2015 | 2015.01.30 | $ullet$ Updated the description for $V_{CC\_AUX\_SHARED}$ to "HPS auxiliary power supply" in the following tables: | | | | Absolute Maximum Ratings for Arria V Devices | | | | HPS Power Supply Operating Conditions for Arria V SX and ST Devices | | | | • Added statement in I/O Standard Specifications: You must perform timing closure analysis to determine the maximum achievable frequency for general purpose I/O standards. | | | | • Updated the conditions for transceiver reference clock rise time and fall time: Measure at ±60 mV of differential signal. Added a note to the conditions: REFCLK performance requires to meet transmitter REFCLK phase noise specification. | | | | Updated the description in Periphery Performance Specifications to mention that proper timing closure is required in design. | | | | • Updated HPS Clock Performance main_base_clk specifications from 525 MHz (for -I3 speed grade) and 462 MHz (for -C4 speed grade) to 400 MHz. | | | | • Updated HPS PLL VCO maximum frequency to 1,600 MHz (for -C5, -I5, and -C6 speed grades), 1,850 MHz (for -C4 speed grade), and 2,100 MHz (for -I3 speed grade). | | | | Changed the symbol for HPS PLL input jitter divide value from NR to N. | | | | • Removed "Slave select pulse width (Texas Instruments SSP mode)" parameter from the following tables: | | | | SPI Master Timing Requirements for Arria V Devices | | | | SPI Slave Timing Requirements for Arria V Devices | | | | <ul> <li>Added descriptions to USB Timing Characteristics section in HPS Specifications: PHYs that support LPM mode may not function properly with the USB controller due to a timing issue. It is recommended that designers use the MicroChip USB3300 PHY device that has been proven to be successful on the development board.</li> </ul> | | | | Added HPS JTAG timing specifications. | | | | • Updated FPGA JTAG timing specifications note as follows: A 1-ns adder is required for each $V_{\rm CCIO}$ voltage step down from 3.0 V. For example, $t_{\rm JPCO}$ = 13 ns if $V_{\rm CCIO}$ of the TDO I/O bank = 2.5 V, or 14 ns if it equals 1.8 V. | | | | $ \hbox{ - Updated the value in the $V_{ICM}$ (AC Coupled) row and in note 6 from 650 mV to 750 mV in the Transceiver Specifications for Arria V GT and ST Devices table. } \\$ | Arria V GX, GT, SX, and ST Device Datasheet Altera Corporation Table 2-19: Differential SSTL I/O Standards for Arria V GZ Devices | I/O Standard | I/O Standard | | V <sub>SWING(DC)</sub> (V) | | V <sub>X(AC)</sub> (V) | | | V <sub>SWING(AC)</sub> (V) | | | |-------------------------|--------------|------|----------------------------|------|-------------------------|---------------------------------|----------------------|---------------------------------|-----------------------------------------------|--------------------------------------------| | i/O Standard | Min | Тур | Max | Min | Max | Min | Тур | Max | Min | Max | | SSTL-2 Class I,<br>II | 2.375 | 2.5 | 2.625 | 0.3 | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2<br>- 0.2 | _ | V <sub>CCIO</sub> /2<br>+ 0.2 | 0.62 | V <sub>CCIO</sub> + 0.6 | | SSTL-18 Class I,<br>II | 1.71 | 1.8 | 1.89 | 0.25 | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2<br>- 0.175 | _ | V <sub>CCIO</sub> /2<br>+ 0.175 | 0.5 | V <sub>CCIO</sub> + 0.6 | | SSTL-15 Class I,<br>II | 1.425 | 1.5 | 1.575 | 0.2 | (127) | V <sub>CCIO</sub> /2<br>- 0.15 | _ | V <sub>CCIO</sub> /2<br>+ 0.15 | 0.35 | _ | | SSTL-135<br>Class I, II | 1.283 | 1.35 | 1.45 | 0.2 | (127) | V <sub>CCIO</sub> /2<br>- 0.15 | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2<br>+ 0.15 | 2(V <sub>IH(AC)</sub><br>- V <sub>REF</sub> ) | 2(V <sub>IL(AC)</sub> - V <sub>REF</sub> ) | | SSTL-125<br>Class I, II | 1.19 | 1.25 | 1.31 | 0.18 | (127) | V <sub>CCIO</sub> /2<br>- 0.15 | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2<br>+ 0.15 | 2(V <sub>IH(AC)</sub><br>- V <sub>REF</sub> ) | _ | | SSTL-12<br>Class I, II | 1.14 | 1.2 | 1.26 | 0.18 | _ | V <sub>REF</sub><br>-0.15 | V <sub>CCIO</sub> /2 | V <sub>REF</sub><br>+ 0.15 | -0.30 | 0.30 | Table 2-20: Differential HSTL and HSUL I/O Standards for Arria V GZ Devices | I/O Standard | | V <sub>CCIO</sub> (\ | /) | V <sub>DIF</sub> | <sub>(DC)</sub> (V) | | $V_{X(AC)}(V)$ | | V <sub>CN</sub> | <sub>M(DC)</sub> (V | ) | V | <sub>DIF(AC)</sub> (V) | |------------------------|-------|----------------------|-------|------------------|---------------------|------|----------------|------|-----------------|---------------------|------|-----|------------------------| | 1/O Stailualu | Min | Тур | Max | Min | Max | Min | Тур | Max | Min | Тур | Max | Min | Max | | HSTL-18 Class<br>I, II | 1.71 | 1.8 | 1.89 | 0.2 | _ | 0.78 | _ | 1.12 | 0.78 | _ | 1.12 | 0.4 | _ | | HSTL-15 Class<br>I, II | 1.425 | 1.5 | 1.575 | 0.2 | _ | 0.68 | _ | 0.9 | 0.68 | _ | 0.9 | 0.4 | _ | Altera Corporation Arria V GZ Device Datasheet The maximum value for $V_{SWING(DC)}$ is not defined. However, each single-ended signal needs to be within the respective single-ended limits ( $V_{IH(DC)}$ and $V_{IL(DC)}$ ). | Symbol/Description | Conditions | Transceiver Speed Grade 2 | | | Transce | eiver Speed ( | Unit | | |----------------------------------------------------|-----------------------------|---------------------------|----------|------|---------|---------------|------|----------| | Symbol/Description | Conditions | Min | Тур | Max | Min | Тур | Max | Offic | | | 100 Hz | _ | _ | -70 | _ | _ | -70 | dBc/Hz | | | 1 kHz | _ | _ | -90 | _ | _ | -90 | dBc/Hz | | Transmitter REFCLK Phase<br>Noise (622 MHz) (141) | 10 kHz | _ | _ | -100 | _ | _ | -100 | dBc/Hz | | 1,000 (022 11112) | 100 kHz | _ | _ | -110 | _ | _ | -110 | dBc/Hz | | | ≥1 MHz | _ | _ | -120 | _ | _ | -120 | dBc/Hz | | Transmitter REFCLK Phase<br>Jitter (100 MHz) (142) | 10 kHz to 1.5 MHz<br>(PCIe) | _ | _ | 3 | _ | _ | 3 | ps (rms) | | R <sub>REF</sub> | _ | _ | 1800 ±1% | _ | _ | 1800 ±1% | _ | Ω | #### Arria V Device Overview For more information about device ordering codes. ### **Transceiver Clocks** # Table 2-23: Transceiver Clocks Specifications for Arria V GZ Devices Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the *Arria V Device Overview*. Arria V GZ Device Datasheet Altera Corporation To calculate the REFCLK phase noise requirement at frequencies other than 622 MHz, use the following formula: REFCLK phase noise at f(MHz) = To calculate the REFCLK rms phase jitter requirement for PCIe at reference clock frequencies other than 100 MHz, use the following formula: REFCLK rms phase jitter at f(MHz) = REFCLK rms phase jitter at $100 MHz \times 100/f$ . | Number of DQS Delay Buffers | C3, I3L | C4, I4 | Unit | |-----------------------------|---------|--------|------| | 4 | 120 | 128 | ps | # **Memory Output Clock Jitter Specifications** ## Table 2-50: Memory Output Clock Jitter Specification for Arria V GZ Devices The clock jitter specification applies to the memory output clock pins generated using differential signal-splitter and DDIO circuits clocked by a PLL output routed on a PHY, regional, or global clock network as specified. Altera recommends using PHY clock networks whenever possible. The clock jitter specification applies to the memory output clock pins clocked by an integer PLL. The memory output clock jitter is applicable when an input jitter of 30 ps peak-to-peak is applied with bit error rate (BER) -12, equivalent to 14 sigma. | Clock Network | Parameter | Symbol | С3, | I3L | C4 | Unit | | |---------------|------------------------------|------------------------|-------|------|-------|------|-------| | Clock Network | raidilletei | Syllibol | Min | Max | Min | Max | Offic | | | Clock period jitter | t <sub>JIT(per)</sub> | -55 | 55 | -55 | 55 | ps | | Regional | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub> | -110 | 110 | -110 | 110 | ps | | | Duty cycle jitter | t <sub>JIT(duty)</sub> | -82.5 | 82.5 | -82.5 | 82.5 | ps | | | Clock period jitter | t <sub>JIT(per)</sub> | -82.5 | 82.5 | -82.5 | 82.5 | ps | | Global | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub> | -165 | 165 | -165 | 165 | ps | | | Duty cycle jitter | t <sub>JIT(duty)</sub> | -90 | 90 | -90 | 90 | ps | | | Clock period jitter | t <sub>JIT(per)</sub> | -30 | 30 | -35 | 35 | ps | | PHY Clock | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub> | -60 | 60 | -70 | 70 | ps | | | Duty cycle jitter | t <sub>JIT(duty)</sub> | -45 | 45 | -56 | 56 | ps | Altera Corporation Arria V GZ Device Datasheet # **OCT Calibration Block Specifications** Table 2-51: OCT Calibration Block Specifications for Arria V GZ Devices | Symbol | Description | Min | Тур | Max | Unit | |-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|--------| | OCTUSRCLK | Clock required by the OCT calibration blocks | _ | _ | 20 | MHz | | T <sub>OCTCAL</sub> | Number of OCTUSRCLK clock cycles required for OCT R <sub>S</sub> /R <sub>T</sub> calibration | _ | 1000 | _ | Cycles | | T <sub>OCTSHIFT</sub> | Number of OCTUSRCLK clock cycles required for the OCT code to shift out | _ | 32 | _ | Cycles | | T <sub>RS_RT</sub> | Time required between the $\tt dyn\_term\_ctrl$ and $\tt oe$ signal transitions in a bidirectional I/O buffer to dynamically switch between OCT $R_S$ and $R_T$ (See the figure below.) | _ | 2.5 | _ | ns | Figure 2-6: Timing Diagram for oe and dyn\_term\_ctrl Signals Arria V GZ Device Datasheet Altera Corporation # FPP Configuration Timing when DCLK to DATA[] > 1 ### Figure 2-8: FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is >1, Timing when using a MAX II device, MAX V device, or microprocessor as an external host. #### Notes: - 1. To find out the DCLK-to-DATA[] ratio for your system, refer to the "DCLK-to-DATA[] Ratio for Arria V GZ Devices" table. - 2. The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic high levels. When nCONFIG is pulled low, a reconfiguration cycle begins. - 3. After power-up, the Arria V GZ device holds nSTATUS low for the time as specified by the POR delay. - 4. After power-up, before and during configuration, CONF\_DONE is low. - 5. Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required. - 6. "r" denotes the DCLK-to-DATA[] ratio. For the DCLK-to-DATA[] ratio based on the decompression and the design security feature enable settings, refer to the "DCLK-to-DATA[] Ratio for Arria V GZ Devices" table. - 7. If needed, pause DCLK by holding it low. When DCLK restarts, the external host must provide data on the DATA[31..0] pins prior to sending the first DCLK rising edge. - 8. To ensure a successful configuration, send the entire configuration data to the Arria V GZ device. CONF\_DONE is released high after the Arria V GZ device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode. - 9. After the option bit to enable the INIT\_DONE pin is configured into the device, the INIT\_DONE goes low. Altera Corporation Arria V GZ Device Datasheet | Term | Definition | |--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | $V_{OCM}$ | Output common mode voltage—The common mode of the differential signal at the transmitter. | | V <sub>OD</sub> | Output differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the transmitter. | | V <sub>SWING</sub> | Differential input voltage | | $V_{X}$ | Input differential cross point voltage | | V <sub>OX</sub> | Output differential cross point voltage | | W | High-speed I/O block—clock boost factor | # **Document Revision History** | Date | Version | Changes | |---------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | February 2017 | 2017.02.10 | <ul> <li>Changed the minimum value for t<sub>CD2UMC</sub> in the "FPP Timing Parameters for Arria V GZ Devices When the DCLK-to-DATA[] Ratio is 1" table.</li> <li>Changed the minimum value for t<sub>CD2UMC</sub> in the "FPP Timing Parameters for Arria V GZ Devices When the DCLK-to-DATA[] Ratio is &gt;1" table.</li> </ul> | | | | <ul> <li>Changed the minimum value for t<sub>CD2UMC</sub> in the "AS Timing Parameters for AS x1 and AS x4 Configurations in Arria V GZ Devices" table.</li> <li>Changed the minimum value for t<sub>CD2UMC</sub> in the "PS Timing Parameters for Arria V GZ Devices" table.</li> <li>Changed the minimum number of clock cycles value in the "Initialization Clock Source Option and the Maximum Frequency for Arria V GZ Devices" table.</li> </ul> | Altera Corporation Arria V GZ Device Datasheet | Date | Version | Changes | |---------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | June 2016 | 2016.06.20 | <ul> <li>Changed column heading from "Value" to "Maximum" in the "Pin Capacitance for Arria V GZ Devices" table.</li> <li>Changed the minimum supported data rate range values from "1000" to "2000" in the "ATX PLL Specifications for Arria V GZ Devices" table.</li> <li>Added the supported data rates for the following output standards using true LVDS output buffer types in the "High-Speed Clock Specifications for Arria V GZ Devices" table:</li> <li>True RSDS output standard: data rates of up to 230 Mbps</li> <li>True mini-LVDS output standard: data rates of up to 340 Mbps</li> </ul> | | December 2015 | 2015.12.16 | <ul> <li>Removed the CDR ppm tolerance specification from the "Receiver Specifications for Arria V GZ Devices" table.</li> <li>Removed transmitter rise and fall time specifications from the "Transmitter Specifications for Arria V GZ Devices" table.</li> <li>Changed the .rbf sizes in the "Uncompressed .rbf Sizes for Arria V GZ Devices" table.</li> <li>Added a footnote to the "Transmitter High-Speed I/O Specifications for Arria V GZ Devices" table.</li> </ul> | | June 2015 | 2015.06.16 | <ul> <li>Changed the conditions for the reference clock rise and fall time and added a note to the condition in the "Reference Clock Specifications for Arria V GZ Devices" table.</li> <li>Added a note to the "Minimum differential eye opening at receiver serial input pins" specification in the "Receiver Specifications for Arria V GZ Devices" table.</li> </ul> | | January 2015 | 2015.01.30 | <ul> <li>Added 240-Ω to the "OCT Calibration Accuracy Specifications for Arria V GZ Devices" table.</li> <li>Changed the CDR PPM tolerance spec in the "Receiver Specifications for Arria V GZ Devices" table.</li> <li>Added additional max data rate for fPLL in the "Fractional PLL Specifications for Arria V GZ Devices" table.</li> </ul> | Arria V GZ Device Datasheet Altera Corporation