# E·XFL

### Intel - 5AGXBB3D4F40C5N Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 17110                                                      |
| Number of Logic Elements/Cells | 362000                                                     |
| Total RAM Bits                 | 19822592                                                   |
| Number of I/O                  | 704                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 1.07V ~ 1.13V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 1517-BBGA                                                  |
| Supplier Device Package        | 1517-FBGA (40x40)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5agxbb3d4f40c5n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Symbol                     | Description                    | Minimum | Maximum | Unit |
|----------------------------|--------------------------------|---------|---------|------|
| V <sub>CCPLL_HPS</sub>     | HPS PLL analog power supply    | -0.50   | 3.25    | V    |
| V <sub>CC_AUX_SHARED</sub> | HPS auxiliary power supply     | -0.50   | 3.25    | V    |
| I <sub>OUT</sub>           | DC output current per pin      | -25     | 40      | mA   |
| T <sub>J</sub>             | Operating junction temperature | -55     | 125     | °C   |
| T <sub>STG</sub>           | Storage temperature (no bias)  | -65     | 150     | °C   |

# Maximum Allowed Overshoot and Undershoot Voltage

During transitions, input signals may overshoot to the voltage listed in the following table and undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.

The maximum allowed overshoot duration is specified as a percentage of high time over the lifetime of the device. A DC signal is equivalent to 100% duty cycle.

For example, a signal that overshoots to 4.00 V can only be at 4.00 V for ~15% over the lifetime of the device; for a device lifetime of 10 years, this amounts to 1.5 years.

#### Table 1-2: Maximum Allowed Overshoot During Transitions for Arria V Devices

This table lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage of device lifetime.

1-3



#### Figure 1-1: Equation for OCT Variation Without Recalibration

$$R_{OCT} = R_{SCAL} \left( 1 + \left( \frac{dR}{dT} \times \Delta T \right) \pm \left( \frac{dR}{dV} \times \Delta V \right) \right)$$

The definitions for the equation are as follows:

- The R<sub>OCT</sub> value calculated shows the range of OCT resistance with the variation of temperature and V<sub>CCIO</sub>.
- R<sub>SCAL</sub> is the OCT resistance value at power-up.
- $\Delta T$  is the variation of temperature with respect to the temperature at power up.
- $\Delta V$  is the variation of voltage with respect to the V<sub>CCIO</sub> at power up.
- dR/dT is the percentage change of R<sub>SCAL</sub> with temperature.
- dR/dV is the percentage change of  $R_{SCAL}$  with voltage.

#### **OCT Variation after Power-Up Calibration**

#### Table 1-10: OCT Variation after Power-Up Calibration for Arria V Devices

This table lists OCT variation with temperature and voltage after power-up calibration. The OCT variation is valid for a  $V_{CCIO}$  range of  $\pm 5\%$  and a temperature range of 0°C to 85°C.

| Symbol | Description                                      | V <sub>CCIO</sub> (V) | Value | Unit |
|--------|--------------------------------------------------|-----------------------|-------|------|
|        |                                                  | 3.0                   | 0.100 |      |
| dR/dV  |                                                  | 2.5                   | 0.100 |      |
|        | OCT variation with voltage without recalibration | 1.8                   | 0.100 | %/mV |
|        |                                                  | 1.5                   | 0.100 |      |
|        |                                                  | 1.35                  | 0.150 |      |
|        |                                                  | 1.25                  | 0.150 |      |
|        |                                                  | 1.2                   | 0.150 |      |



AV-51002 2017.02.10

# I/O Standard Specifications

Tables in this section list the input voltage ( $V_{IH}$  and  $V_{IL}$ ), output voltage ( $V_{OH}$  and  $V_{OL}$ ), and current drive characteristics ( $I_{OH}$  and  $I_{OL}$ ) for various I/O standards supported by Arria V devices.

You must perform timing closure analysis to determine the maximum achievable frequency for general purpose I/O standards.

# Single-Ended I/O Standards

| V <sub>CCIC</sub> |         | V <sub>CCIO</sub> (V) | ') V <sub>IL</sub> (V) |         | V <sub>IL</sub> (V)    | V <sub>IH</sub> (V)    |                  | V <sub>OL</sub> (V)    | V <sub>OH</sub> (V)       | I <sub>OL</sub> <sup>(13)</sup> | Ι <sup>(13)</sup> (mΔ) |
|-------------------|---------|-----------------------|------------------------|---------|------------------------|------------------------|------------------|------------------------|---------------------------|---------------------------------|------------------------|
|                   | Min Typ |                       | Max                    | Min Max |                        | Min                    | Мах              | Мах                    | Min                       | (mA)                            | 10H (IIIA)             |
| 3.3-V<br>LVTTL    | 3.135   | 3.3                   | 3.465                  | -0.3    | 0.8                    | 1.7                    | 3.6              | 0.45                   | 2.4                       | 4                               | -4                     |
| 3.3-V<br>LVCMOS   | 3.135   | 3.3                   | 3.465                  | -0.3    | 0.8                    | 1.7                    | 3.6              | 0.2                    | V <sub>CCIO</sub> – 0.2   | 2                               | -2                     |
| 3.0-V<br>LVTTL    | 2.85    | 3                     | 3.15                   | -0.3    | 0.8                    | 1.7                    | 3.6              | 0.4                    | 2.4                       | 2                               | -2                     |
| 3.0-V<br>LVCMOS   | 2.85    | 3                     | 3.15                   | -0.3    | 0.8                    | 1.7                    | 3.6              | 0.2                    | V <sub>CCIO</sub> – 0.2   | 0.1                             | -0.1                   |
| 3.0-V PCI         | 2.85    | 3                     | 3.15                   | —       | $0.3 \times V_{CCIO}$  | $0.5 \times V_{CCIO}$  | $V_{CCIO} + 0.3$ | $0.1 \times V_{CCIO}$  | $0.9 \times V_{\rm CCIO}$ | 1.5                             | -0.5                   |
| 3.0-V<br>PCI-X    | 2.85    | 3                     | 3.15                   | —       | $0.35 \times V_{CCIO}$ | $0.5 \times V_{CCIO}$  | $V_{CCIO} + 0.3$ | $0.1 \times V_{CCIO}$  | $0.9 \times V_{CCIO}$     | 1.5                             | -0.5                   |
| 2.5 V             | 2.375   | 2.5                   | 2.625                  | -0.3    | 0.7                    | 1.7                    | 3.6              | 0.4                    | 2                         | 1                               | -1                     |
| 1.8 V             | 1.71    | 1.8                   | 1.89                   | -0.3    | $0.35 \times V_{CCIO}$ | $0.65 \times V_{CCIO}$ | $V_{CCIO} + 0.3$ | 0.45                   | V <sub>CCIO</sub> – 0.45  | 2                               | -2                     |
| 1.5 V             | 1.425   | 1.5                   | 1.575                  | -0.3    | $0.35 \times V_{CCIO}$ | $0.65 \times V_{CCIO}$ | $V_{CCIO} + 0.3$ | $0.25 \times V_{CCIO}$ | $0.75 \times V_{CCIO}$    | 2                               | -2                     |
| 1.2 V             | 1.14    | 1.2                   | 1.26                   | -0.3    | $0.35 \times V_{CCIO}$ | $0.65 \times V_{CCIO}$ | $V_{CCIO} + 0.3$ | $0.25 \times V_{CCIO}$ | $0.75 \times V_{CCIO}$    | 2                               | -2                     |

Table 1-14: Single-Ended I/O Standards for Arria V Devices

(13) To meet the I<sub>OL</sub> and I<sub>OH</sub> specifications, you must set the current strength settings accordingly. For example, to meet the 3.3-V LVTTL specification (4 mA), you should set the current strength settings to 4 mA. Setting at lower current strength may not meet the I<sub>OL</sub> and I<sub>OH</sub> specifications in the datasheet.



| 1/O Standard | $V_{CCIO}(V)$ $V_{SWING(DC)}(V)$ $V_{X(AC)}(V)$ |      | V <sub>SWING(AC)</sub> (V) |      |      |                                |                      |                                |                                               |                           |
|--------------|-------------------------------------------------|------|----------------------------|------|------|--------------------------------|----------------------|--------------------------------|-----------------------------------------------|---------------------------|
| I/O Standard | Min                                             | Тур  | Max                        | Min  | Мах  | Min                            | Тур                  | Max                            | Min                                           | Max                       |
| SSTL-125     | 1.19                                            | 1.25 | 1.31                       | 0.18 | (15) | V <sub>CCIO</sub> /2 –<br>0.15 | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2<br>+ 0.15 | 2(V <sub>IH(AC)</sub> –<br>V <sub>REF</sub> ) | $2(V_{IL(AC)} - V_{REF})$ |

# **Differential HSTL and HSUL I/O Standards**

# Table 1-18: Differential HSTL and HSUL I/O Standards for Arria V Devices

| I/O Standard           | V <sub>CCIO</sub> (V) |     | V <sub>DIF(DC)</sub> (V) |      |                            | V <sub>X(AC)</sub> (V)                                                            |                            | V <sub>CM(DC)</sub> (V)                                                             |                           | V <sub>DIF(AC)</sub> (V)   |                            |      |                          |
|------------------------|-----------------------|-----|--------------------------|------|----------------------------|-----------------------------------------------------------------------------------|----------------------------|-------------------------------------------------------------------------------------|---------------------------|----------------------------|----------------------------|------|--------------------------|
|                        | Min                   | Тур | Max                      | Min  | Max                        | Min                                                                               | Тур                        | Max                                                                                 | Min                       | Тур                        | Max                        | Min  | Мах                      |
| HSTL-18<br>Class I, II | 1.71                  | 1.8 | 1.89                     | 0.2  | _                          | 0.78                                                                              | _                          | 1.12                                                                                | 0.78                      | _                          | 1.12                       | 0.4  | _                        |
| HSTL-15<br>Class I, II | 1.425                 | 1.5 | 1.575                    | 0.2  | —                          | 0.68                                                                              | —                          | 0.9                                                                                 | 0.68                      | —                          | 0.9                        | 0.4  | —                        |
| HSTL-12<br>Class I, II | 1.14                  | 1.2 | 1.26                     | 0.16 | V <sub>CCIO</sub><br>+ 0.3 | _                                                                                 | $0.5 	imes V_{ m CCIO}$    |                                                                                     | $0.4 \times V_{ m CCIO}$  | $0.5 	imes V_{ m CCIO}$    | $0.6 \times V_{ m CCIO}$   | 0.3  | V <sub>CCIO</sub> + 0.48 |
| HSUL-12                | 1.14                  | 1.2 | 1.3                      | 0.26 | 0.26                       | $\begin{array}{c} 0.5 \times \\ \mathrm{V}_{\mathrm{CCIO}} - \\ 0.12 \end{array}$ | 0.5 ×<br>V <sub>CCIO</sub> | $\begin{array}{c} 0.5 \times \\ \mathrm{V}_{\mathrm{CCIO}} \\ + \ 0.12 \end{array}$ | $0.4 \times V_{\rm CCIO}$ | 0.5 ×<br>V <sub>CCIO</sub> | 0.6 ×<br>V <sub>CCIO</sub> | 0.44 | 0.44                     |

# **Differential I/O Standard Specifications**

# Table 1-19: Differential I/O Standard Specifications for Arria V Devices

Differential inputs are powered by  $V_{CCPD}$  which requires 2.5 V.



| Sumbol/Decertistics                                                                             | Condition                      | Т     | Unit                     |         |      |
|-------------------------------------------------------------------------------------------------|--------------------------------|-------|--------------------------|---------|------|
| Symbol/Description                                                                              | Condition                      | Min   | Тур                      | Мах     | Unit |
| Data rate (10-Gbps transceiver) <sup>(44)</sup>                                                 | —                              | 0.611 | _                        | 10.3125 | Gbps |
| Absolute $\mathrm{V}_{\mathrm{MAX}}$ for a receiver $\mathrm{pin}^{\scriptscriptstyle{(45)}}$   | —                              | _     |                          | 1.2     | V    |
| Absolute $\mathrm{V}_{\mathrm{MIN}}$ for a receiver pin                                         | —                              | -0.4  |                          | —       | V    |
| Maximum peak-to-peak differential input voltage $V_{ID}$ (diff p-p) before device configuration | —                              | _     | _                        | 1.6     | V    |
| Maximum peak-to-peak differential input voltage $V_{ID}$ (diff p-p) after device configuration  | _                              | _     | _                        | 2.2     | V    |
| Minimum differential eye opening at the receiver serial input pins <sup>(46)</sup>              | —                              | 100   |                          | _       | mV   |
| V <sub>ICM</sub> (AC coupled)                                                                   | —                              | _     | 750 <sup>(47)</sup> /800 | —       | mV   |
| V <sub>ICM</sub> (DC coupled)                                                                   | $\leq$ 3.2Gbps <sup>(48)</sup> | 670   | 700                      | 730     | mV   |
|                                                                                                 | 85- $\Omega$ setting           |       | 85                       |         | Ω    |
| Differential on-chip termination                                                                | 100- $\Omega$ setting          |       | 100                      |         | Ω    |
| resistors                                                                                       | 120- $\Omega$ setting          |       | 120                      |         | Ω    |
|                                                                                                 | 150-Ω setting                  |       | Ω                        |         |      |
| $t_{LTR}^{(49)}$                                                                                | _                              | _     |                          | 10      | μs   |
| $t_{LTD}^{(50)}$                                                                                | —                              | 4     | —                        | —       | μs   |

<sup>&</sup>lt;sup>(45)</sup> The device cannot tolerate prolonged operation at this absolute maximum.



<sup>&</sup>lt;sup>(46)</sup> The differential eye opening specification at the receiver input pins assumes that you have disabled the **Receiver Equalization** feature. If you enable the **Receiver Equalization** feature, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level.

 $<sup>^{(47)}</sup>$  The AC coupled  $V_{\rm ICM}$  is 750 mV for PCIe mode only.

<sup>&</sup>lt;sup>(48)</sup> For standard protocol compliance, use AC coupling.

 $<sup>^{(49)}</sup>$  t<sub>LTR</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset.

<sup>&</sup>lt;sup>(50)</sup> t<sub>LTD</sub> is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high.

# CTLE Response at Data Rates ≤ 3.25 Gbps across Supported AC Gain and DC Gain

#### Figure 1-3: CTLE Response at Data Rates ≤ 3.25 Gbps across Supported AC Gain and DC Gain for Arria V GX, GT, SX, and ST Devices





# Typical TX V<sub>OD</sub> Setting for Arria V Transceiver Channels with termination of 100 $\Omega$

| Table 1-32: Typical TX Vor | Setting for Arria V Tran | sceiver Channels with | termination of 100 $\Omega$ |
|----------------------------|--------------------------|-----------------------|-----------------------------|
|                            |                          |                       |                             |

| Symbol                                               | V <sub>OD</sub> Setting <sup>(58)</sup> | V <sub>OD</sub> Value (mV) | V <sub>OD</sub> Setting <sup>(58)</sup> | V <sub>OD</sub> Value (mV) |
|------------------------------------------------------|-----------------------------------------|----------------------------|-----------------------------------------|----------------------------|
|                                                      | 6 <sup>(59)</sup>                       | 120                        | 34                                      | 680                        |
|                                                      | 7 <sup>(59)</sup>                       | 140                        | 35                                      | 700                        |
|                                                      | 8(59)                                   | 160                        | 36                                      | 720                        |
|                                                      | 9                                       | 180                        | 37                                      | 740                        |
|                                                      | 10                                      | 200                        | 38                                      | 760                        |
|                                                      | 11                                      | 220                        | 39                                      | 780                        |
|                                                      | 12                                      | 240                        | 40                                      | 800                        |
|                                                      | 13                                      | 260                        | 41                                      | 820                        |
|                                                      | 14                                      | 280                        | 42                                      | 840                        |
| V <sub>OD</sub> differential peak-to-peak<br>typical | 15                                      | 300                        | 43                                      | 860                        |
| 7 I                                                  | 16                                      | 320                        | 44                                      | 880                        |
|                                                      | 17                                      | 340                        | 45                                      | 900                        |
|                                                      | 18                                      | 360                        | 46                                      | 920                        |
|                                                      | 19                                      | 380                        | 47                                      | 940                        |
|                                                      | 20                                      | 400                        | 48                                      | 960                        |
|                                                      | 21                                      | 420                        | 49                                      | 980                        |
|                                                      | 22                                      | 440                        | 50                                      | 1000                       |
|                                                      | 23                                      | 460                        | 51                                      | 1020                       |
|                                                      | 24                                      | 480                        | 52                                      | 1040                       |

<sup>(58)</sup> Convert these values to their binary equivalent form if you are using the dynamic reconfiguration mode for PMA analog controls.

<sup>(59)</sup> Only valid for data rates  $\leq$  5 Gbps.



| Protocol                             | Sub-protocol                  | Data Rate (Mbps) |
|--------------------------------------|-------------------------------|------------------|
|                                      | CPRI E6LV                     | 614.4            |
|                                      | CPRI E6HV                     | 614.4            |
|                                      | CPRI E6LVII                   | 614.4            |
|                                      | CPRI E12LV                    | 1,228.8          |
|                                      | CPRI E12HV                    | 1,228.8          |
|                                      | CPRI E12LVII                  | 1,228.8          |
| Common Public Radio Interface (CPRI) | CPRI E24LV                    | 2,457.6          |
|                                      | CPRI E24LVII                  | 2,457.6          |
|                                      | CPRI E30LV                    | 3,072            |
|                                      | CPRI E30LVII                  | 3,072            |
|                                      | CPRI E48LVII                  | 4,915.2          |
|                                      | CPRI E60LVII                  | 6,144            |
|                                      | CPRI E96LVIII <sup>(60)</sup> | 9,830.4          |
| Gbps Ethernet (GbE)                  | GbE 1250                      | 1,250            |
|                                      | OBSAI 768                     | 768              |
| ODSAL                                | OBSAI 1536                    | 1,536            |
| ODSAI                                | OBSAI 3072                    | 3,072            |
|                                      | OBSAI 6144                    | 6,144            |
|                                      | SDI 270 SD                    | 270              |
| Serial digital interface (SDI)       | SDI 1485 HD                   | 1,485            |
|                                      | SDI 2970 3G                   | 2,970            |



<sup>&</sup>lt;sup>(60)</sup> You can achieve compliance with TX channel restriction of one HSSI channel per six-channel transceiver bank.

|            | Member Code |       | Active Seria | <b> </b> (108)                       | Fast Passive Parallel <sup>(109)</sup> |            |                                    |  |
|------------|-------------|-------|--------------|--------------------------------------|----------------------------------------|------------|------------------------------------|--|
| Variant    |             | Width | DCLK (MHz)   | Minimum Configura-<br>tion Time (ms) | Width                                  | DCLK (MHz) | Minimum Configuration Time<br>(ms) |  |
|            | A1          | 4     | 100          | 178                                  | 16                                     | 125        | 36                                 |  |
| Arria V GX | A3          | 4     | 100          | 178                                  | 16                                     | 125        | 36                                 |  |
|            | A5          | 4     | 100          | 255                                  | 16                                     | 125        | 51                                 |  |
|            | A7          | 4     | 100          | 255                                  | 16                                     | 125        | 51                                 |  |
|            | B1          | 4     | 100          | 344                                  | 16                                     | 125        | 69                                 |  |
|            | В3          | 4     | 100          | 344                                  | 16                                     | 125        | 69                                 |  |
|            | B5          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |  |
|            | B7          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |  |
|            | C3          | 4     | 100          | 178                                  | 16                                     | 125        | 36                                 |  |
| Amia V CT  | C7          | 4     | 100          | 255                                  | 16                                     | 125        | 51                                 |  |
| Allia v GI | D3          | 4     | 100          | 344                                  | 16                                     | 125        | 69                                 |  |
|            | D7          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |  |
| Arria V SV | В3          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |  |
| Arria v 5A | B5          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |  |
| Arria V ST | D3          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |  |
| Arria V ST | D5          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |  |

**Related Information Configuration Files** on page 1-83

(108) DCLK frequency of 100 MHz using external CLKUSR.
 (109) Maximum FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic.

| 1-88                | Glossary                         |           |             | AV-5100<br>2017.02.1 |
|---------------------|----------------------------------|-----------|-------------|----------------------|
|                     | Symbol                           | Parameter | Typical     | Unit                 |
|                     |                                  |           | 0 (default) | ps                   |
| D <sub>OUTBUF</sub> | Rising and/or falling edge delay | 50        | ps          |                      |
|                     |                                  | 100       | ps          |                      |
|                     |                                  | 150       | ps          |                      |

# Glossary

# Table 1-78: Glossary

| Term                       | Definition               |                                                                    |
|----------------------------|--------------------------|--------------------------------------------------------------------|
| Differential I/O standards | Receiver Input Waveforms |                                                                    |
|                            | Single-Ended Waveform    | Positive Channel (p) = $V_{IH}$<br>Negative Channel (n) = $V_{IL}$ |
|                            |                          | Ground                                                             |
|                            | Differential Waveform    |                                                                    |
|                            |                          | p - n = 0 V                                                        |



AV-51002

#### 2-2 Absolute Maximum Ratings

Lower number refers to faster speed grade.

L = Low power devices.

| Transceiver Speed Grade | Core Speed Grade |     |     |     |  |  |  |  |
|-------------------------|------------------|-----|-----|-----|--|--|--|--|
|                         | C3               | C4  | I3L | 14  |  |  |  |  |
| 2                       | Yes              | _   | Yes | _   |  |  |  |  |
| 3                       |                  | Yes |     | Yes |  |  |  |  |

#### **Absolute Maximum Ratings**

Absolute maximum ratings define the maximum operating conditions for Arria V GZ devices. The values are based on experiments conducted with the devices and theoretical modeling of breakdown and damage mechanisms. The functional operation of the device is not implied for these conditions.

**Caution:** Conditions other than those listed in the following table may cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse effects on the device.

#### Table 2-2: Absolute Maximum Ratings for Arria V GZ Devices

| Symbol                | Description                                                            | Minimum | Maximum | Unit |
|-----------------------|------------------------------------------------------------------------|---------|---------|------|
| V <sub>CC</sub>       | Power supply for core voltage and periphery circuitry                  | -0.5    | 1.35    | V    |
| V <sub>CCPT</sub>     | Power supply for programmable power technology                         | -0.5    | 1.8     | V    |
| V <sub>CCPGM</sub>    | Power supply for configuration pins                                    | -0.5    | 3.9     | V    |
| V <sub>CC_AUX</sub>   | Auxiliary supply for the programmable power technology                 | -0.5    | 3.4     | V    |
| V <sub>CCBAT</sub>    | Battery back-up power supply for design security volatile key register | -0.5    | 3.9     | V    |
| V <sub>CCPD</sub>     | I/O pre-driver power supply                                            | -0.5    | 3.9     | V    |
| V <sub>CCIO</sub>     | I/O power supply                                                       | -0.5    | 3.9     | V    |
| V <sub>CCD_FPLL</sub> | PLL digital power supply                                               | -0.5    | 1.8     | V    |
| V <sub>CCA_FPLL</sub> | PLL analog power supply                                                | -0.5    | 3.4     | V    |



| Symbol           | Description                    | Minimum | Maximum | Unit |
|------------------|--------------------------------|---------|---------|------|
| V <sub>I</sub>   | DC input voltage               | -0.5    | 3.8     | V    |
| T <sub>J</sub>   | Operating junction temperature | -55     | 125     | °C   |
| T <sub>STG</sub> | Storage temperature (No bias)  | -65     | 150     | °C   |
| I <sub>OUT</sub> | DC output current per pin      | -25     | 40      | mA   |

# Table 2-3: Transceiver Power Supply Absolute Conditions for Arria V GZ Devices

| Symbol                | Description                                         | Minimum | Maximum | Unit |
|-----------------------|-----------------------------------------------------|---------|---------|------|
| V <sub>CCA_GXBL</sub> | Transceiver channel PLL power supply (left side)    | -0.5    | 3.75    | V    |
| V <sub>CCA_GXBR</sub> | Transceiver channel PLL power supply (right side)   | -0.5    | 3.75    | V    |
| V <sub>CCHIP_L</sub>  | Transceiver hard IP power supply (left side)        | -0.5    | 1.35    | V    |
| V <sub>CCHSSI_L</sub> | Transceiver PCS power supply (left side)            | -0.5    | 1.35    | V    |
| V <sub>CCHSSI_R</sub> | Transceiver PCS power supply (right side)           | -0.5    | 1.35    | V    |
| V <sub>CCR_GXBL</sub> | Receiver analog power supply (left side)            | -0.5    | 1.35    | V    |
| V <sub>CCR_GXBR</sub> | Receiver analog power supply (right side)           | -0.5    | 1.35    | V    |
| V <sub>CCT_GXBL</sub> | Transmitter analog power supply (left side)         | -0.5    | 1.35    | V    |
| V <sub>CCT_GXBR</sub> | Transmitter analog power supply (right side)        | -0.5    | 1.35    | V    |
| V <sub>CCH_GXBL</sub> | Transmitter output buffer power supply (left side)  | -0.5    | 1.8     | V    |
| V <sub>CCH_GXBR</sub> | Transmitter output buffer power supply (right side) | -0.5    | 1.8     | V    |

# Maximum Allowed Overshoot and Undershoot Voltage

During transitions, input signals may overshoot to the voltage shown in the following table. They may also undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.



#### Table 2-19: Differential SSTL I/O Standards for Arria V GZ Devices

| I/O Standard            |       | $V_{CCIO}(V)$ |       | V <sub>SWING</sub> | <sub>G(DC)</sub> (V)       |                                 | $V_{X(AC)}(V)$       | V <sub>X(AC)</sub> (V)          |                                               | V <sub>SWING(AC)</sub> (V) |
|-------------------------|-------|---------------|-------|--------------------|----------------------------|---------------------------------|----------------------|---------------------------------|-----------------------------------------------|----------------------------|
|                         | Min   | Тур           | Max   | Min                | Max                        | Min                             | Тур                  | Max                             | Min                                           | Max                        |
| SSTL-2 Class I,<br>II   | 2.375 | 2.5           | 2.625 | 0.3                | V <sub>CCIO</sub><br>+ 0.6 | V <sub>CCIO</sub> /2<br>- 0.2   |                      | V <sub>CCIO</sub> /2<br>+ 0.2   | 0.62                                          | $V_{CCIO} + 0.6$           |
| SSTL-18 Class I,<br>II  | 1.71  | 1.8           | 1.89  | 0.25               | V <sub>CCIO</sub><br>+ 0.6 | V <sub>CCIO</sub> /2<br>- 0.175 | _                    | V <sub>CCIO</sub> /2<br>+ 0.175 | 0.5                                           | $V_{CCIO} + 0.6$           |
| SSTL-15 Class I,<br>II  | 1.425 | 1.5           | 1.575 | 0.2                | (127)                      | V <sub>CCIO</sub> /2<br>- 0.15  |                      | V <sub>CCIO</sub> /2<br>+ 0.15  | 0.35                                          | _                          |
| SSTL-135<br>Class I, II | 1.283 | 1.35          | 1.45  | 0.2                | (127)                      | V <sub>CCIO</sub> /2<br>- 0.15  | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2<br>+ 0.15  | 2(V <sub>IH(AC)</sub><br>- V <sub>REF</sub> ) | $2(V_{IL(AC)} - V_{REF})$  |
| SSTL-125<br>Class I, II | 1.19  | 1.25          | 1.31  | 0.18               | (127)                      | V <sub>CCIO</sub> /2<br>- 0.15  | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2<br>+ 0.15  | 2(V <sub>IH(AC)</sub><br>- V <sub>REF</sub> ) | _                          |
| SSTL-12<br>Class I, II  | 1.14  | 1.2           | 1.26  | 0.18               |                            | V <sub>REF</sub><br>-0.15       | V <sub>CCIO</sub> /2 | V <sub>REF</sub><br>+ 0.15      | -0.30                                         | 0.30                       |

# Table 2-20: Differential HSTL and HSUL I/O Standards for Arria V GZ Devices

| I/O Standard           |       | $V_{CCIO}(V)$ $V_{DIF(DC)}(V)$ |       |     | <sub>(DC)</sub> (V) | V <sub>X(AC)</sub> (V) |     |      | V <sub>CM(DC)</sub> (V) |     | V <sub>DIF(AC)</sub> (V) |     |     |
|------------------------|-------|--------------------------------|-------|-----|---------------------|------------------------|-----|------|-------------------------|-----|--------------------------|-----|-----|
|                        | Min   | Тур                            | Max   | Min | Max                 | Min                    | Тур | Max  | Min                     | Тур | Max                      | Min | Мах |
| HSTL-18 Class<br>I, II | 1.71  | 1.8                            | 1.89  | 0.2 | _                   | 0.78                   |     | 1.12 | 0.78                    | _   | 1.12                     | 0.4 | —   |
| HSTL-15 Class<br>I, II | 1.425 | 1.5                            | 1.575 | 0.2 | _                   | 0.68                   |     | 0.9  | 0.68                    |     | 0.9                      | 0.4 | —   |



 $<sup>^{(127)}</sup>$  The maximum value for  $V_{SWING(DC)}$  is not defined. However, each single-ended signal needs to be within the respective single-ended limits ( $V_{IH(DC)}$  and  $V_{IL(DC)}$ ).

|--|

| Symbol/Description                         | Conditions                                                             | Transce | eiver Speed   | Grade 2 | Transce | Transceiver Speed Grade 3 |       |      |  |
|--------------------------------------------|------------------------------------------------------------------------|---------|---------------|---------|---------|---------------------------|-------|------|--|
| Symbol/Description                         | Conditions                                                             | Min     | Тур           | Max     | Min     | Тур                       | Max   | Onit |  |
| Rise time                                  | Measure at $\pm 60 \text{ mV}$ of differential signal <sup>(138)</sup> | _       | _             | 400     | _       | _                         | 400   | nc   |  |
| Fall time                                  | Measure at ±60 mV of differential signal <sup>(138)</sup>              | —       |               | 400     |         |                           | 400   | ps   |  |
| Duty cycle                                 | _                                                                      | 45      |               | 55      | 45      | —                         | 55    | %    |  |
| Spread-spectrum modulating clock frequency | PCI Express <sup>®</sup> (PCIe)                                        | 30      |               | 33      | 30      |                           | 33    | kHz  |  |
| Spread-spectrum downspread                 | PCIe                                                                   |         | 0 to          | _       |         | 0 to                      |       | %    |  |
|                                            |                                                                        |         | -0.5          |         |         | -0.5                      |       |      |  |
| On-chip termination resistors              | —                                                                      | _       | 100           | _       |         | 100                       |       | Ω    |  |
| Absolute V <sub>MAX</sub>                  | Dedicated reference clock pin                                          | —       |               | 1.6     |         |                           | 1.6   | V    |  |
|                                            | RX reference clock pin                                                 | _       |               | 1.2     |         |                           | 1.2   |      |  |
| Absolute V <sub>MIN</sub>                  | —                                                                      | -0.4    | _             | _       | -0.4    | —                         | _     | V    |  |
| Peak-to-peak differential input<br>voltage | —                                                                      | 200     |               | 1600    | 200     | _                         | 1600  | mV   |  |
| V <sub>ICM</sub> (AC coupled)              | Dedicated reference clock pin                                          | 100     | 00/900/850    | (139)   | 100     | 00/900/850                | (139) | mV   |  |
|                                            | RX reference clock pin                                                 | 1.      | 0/0.9/0.85 (1 | 40)     | 1.      | 0/0.9/0.85(1              | mV    |      |  |
| V <sub>ICM</sub> (DC coupled)              | HCSL I/O standard for<br>PCIe reference clock                          | 250     |               | 550     | 250     |                           | 550   | mV   |  |



 <sup>(138)</sup> REFCLK performance requires to meet transmitter REFCLK phase noise specification.
 (139) The reference clock common mode voltage is equal to the V<sub>CCR\_GXB</sub> power supply level.
 (140) This supply follows VCCR\_GXB

#### 2-42 Memory Block Specifications

| Mada                          | Performar | nce   |     | Unit |
|-------------------------------|-----------|-------|-----|------|
| Mode                          | C3, I3L   | C4    | 14  | Onit |
| One sum of two $27 \times 27$ | 380       | 300   | 290 | MHz  |
| One sum of two $36 \times 18$ | 380       | 30    | MHz |      |
| One complex $18 \times 18$    | 400       | 35    | MHz |      |
| One 36 × 36                   | 380       | 30    | MHz |      |
| Modes using Three DSP Blocks  |           |       |     |      |
| One complex $18 \times 25$    | 340       | 275   | MHz |      |
| Modes using Four DSP Blocks   |           |       |     |      |
| One complex $27 \times 27$    | 350       | 310 N |     |      |

# **Memory Block Specifications**

#### Table 2-36: Memory Block Performance Specifications for Arria V GZ Devices

To achieve the maximum memory block performance, use a memory block clock that comes through global clock routing from an on-chip PLL set to **50%** output duty cycle. Use the Quartus II software to report timing for this and other memory block clocking schemes.

When you use the error detection cyclical redundancy check (CRC) feature, there is no degradation in F<sub>MAX</sub>.

| Momony | Mode                              | Resour | ces Used |     |     | Unit |     |     |
|--------|-----------------------------------|--------|----------|-----|-----|------|-----|-----|
| memory | moue                              | ALUTs  | Memory   | C3  | C4  | I3L  | 14  |     |
|        | Single port, all supported widths | 0      | 1        | 400 | 315 | 400  | 315 | MHz |
| MLAB - | Simple dual-port, x32/x64 depth   | 0      | 1        | 400 | 315 | 400  | 315 | MHz |
|        | Simple dual-port, x16 depth (178) | 0      | 1        | 533 | 400 | 533  | 400 | MHz |
|        | ROM, all supported widths         | 0      | 1        | 500 | 450 | 500  | 450 | MHz |

<sup>(178)</sup> The F<sub>MAX</sub> specification is only achievable with Fitter options, **MLAB Implementation In 16-Bit Deep Mode** enabled.



### **DLL Range Specifications**

#### Table 2-47: DLL Range Specifications for Arria V GZ Devices

Arria V GZ devices support memory interface frequencies lower than 300 MHz, although the reference clock that feeds the DLL must be at least 300 MHz. To support interfaces below 300 MHz, multiply the reference clock feeding the DLL to ensure the frequency is within the supported range of the DLL.

| Parameter                     | C3, I3L   | C4, I4    | Unit |
|-------------------------------|-----------|-----------|------|
| DLL operating frequency range | 300 - 890 | 300 - 890 | MHz  |

### **DQS Logic Block Specifications**

#### Table 2-48: DQS Phase Offset Delay Per Setting for Arria V GZ Devices

The typical value equals the average of the minimum and maximum values.

The delay settings are linear with a cumulative delay variation of 40 ps for all speed grades. For example, when using a -3 speed grade and applying a 10-phase offset setting to a 90° phase shift at 400 MHz, the expected average cumulative delay is  $[625 \text{ ps} + (10 \times 11 \text{ ps}) \pm 20 \text{ ps}] = 735 \text{ ps} \pm 20 \text{ ps}$ .

| Speed Grade | Min | Мах | Unit |
|-------------|-----|-----|------|
| C3, I3L     | 8   | 15  | ps   |
| C4, I4      | 8   | 16  | ps   |

# Table 2-49: DQS Phase Shift Error Specification for DLL-Delayed Clock (t<sub>DQS\_PSERR</sub>) for Arria V GZ Devices

This error specification is the absolute maximum and minimum error. For example, skew on three DQS delay buffers in a -3 speed grade is  $\pm 84$  ps or  $\pm 42$  ps.

| Number of DQS Delay Buffers | C3, I3L | C4, I4 | Unit |
|-----------------------------|---------|--------|------|
| 1                           | 30      | 32     | ps   |
| 2                           | 60      | 64     | ps   |
| 3                           | 90      | 96     | ps   |

# FPP Configuration Timing when DCLK to DATA[] > 1

#### Figure 2-8: FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is >1,

t<sub>CF2ST1</sub> tcfg ;↔ nCONFIG ŤĊF2CK nSTATUS (3) 🕳 tstatus tCF2ST0 CONF\_DONE (4) TCL tCH tsT2CK ŤĊF2CD (8) DCLK (6) (7) 1 2 ••• r 2 ••• r 1  $\mathbf{D}$ (5) tCLK DATA[31..0] (8) Word 0 Word User Mode Word 3 • • • Word (n-1) tDH tDH tpsy High-Z User I/O User Mode INIT DONE (9) tCD2UM

Timing when using a MAX II device, MAX V device, or microprocessor as an external host.

#### Notes:

- 1. To find out the DCLK-to-DATA[] ratio for your system, refer to the "DCLK-to-DATA[] Ratio for Arria V GZ Devices" table.
- 2. The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- 3. After power-up, the Arria V GZ device holds nSTATUS low for the time as specified by the POR delay.
- 4. After power-up, before and during configuration, CONF\_DONE is low.
- 5. Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required.
- 6. "r" denotes the DCLK-to-DATA[] ratio. For the DCLK-to-DATA[] ratio based on the decompression and the design security feature enable settings, refer to the "DCLK-to-DATA[] Ratio for Arria V GZ Devices" table.
- 7. If needed, pause DCLK by holding it low. When DCLK restarts, the external host must provide data on the DATA[31.0] pins prior to sending the first DCLK rising edge.
- 8. To ensure a successful configuration, send the entire configuration data to the Arria V GZ device. CONF\_DONE is released high after the Arria V GZ device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- 9. After the option bit to enable the INIT\_DONE pin is configured into the device, the INIT\_DONE goes low.





#### 2-70 Remote System Upgrades Circuitry Timing Specification

#### Table 2-62: Uncompressed .rbf Sizes for Arria V GZ Devices

| Variant    | Member Code | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) <sup>(223)</sup> |
|------------|-------------|--------------------------------|-----------------------------------------|
| Arria V GZ | E1          | 137,598,880                    | 562,208                                 |
|            | E3          | 137,598,880                    | 562,208                                 |
|            | E5          | 213,798,880                    | 561,760                                 |
|            | E7          | 213,798,880                    | 561,760                                 |

#### Table 2-63: Minimum Configuration Time Estimation for Arria V GZ Devices

| Variant      | Member Code | Active Serial <sup>(224)</sup> |            |                         | Fast Passive Parallel <sup>(225)</sup> |            |                         |
|--------------|-------------|--------------------------------|------------|-------------------------|----------------------------------------|------------|-------------------------|
|              |             | Width                          | DCLK (MHz) | Min Config Time<br>(ms) | Width                                  | DCLK (MHz) | Min Config Time<br>(ms) |
| Arria V GZ — | E1          | 4                              | 100        | 344                     | 32                                     | 100        | 43                      |
|              | E3          | 4                              | 100        | 344                     | 32                                     | 100        | 43                      |
|              | E5          | 4                              | 100        | 534                     | 32                                     | 100        | 67                      |
|              | E7          | 4                              | 100        | 534                     | 32                                     | 100        | 67                      |

# **Remote System Upgrades Circuitry Timing Specification**

# Table 2-64: Remote System Upgrade Circuitry Timing Specifications

| Parameter                                 | Minimum | Maximum | Unit |
|-------------------------------------------|---------|---------|------|
| t <sub>RU_nCONFIG</sub> <sup>(226)</sup>  | 250     | _       | ns   |
| t <sub>RU_nRSTIMER</sub> <sup>(227)</sup> | 250     | _       | ns   |

<sup>(223)</sup> The IOCSR **.rbf** size is specifically for the Configuration via Protocol (CvP) feature.

<sup>(224)</sup> DCLK frequency of 100 MHz using external CLKUSR.

<sup>(225)</sup> Max FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic.



| Term                 | Definition                                                                                                           |  |  |  |
|----------------------|----------------------------------------------------------------------------------------------------------------------|--|--|--|
|                      | Single-Ended Waveform       Positive Channel (p) = $V_{0H}$ $V_{0D}$ Negative Channel (n) = $V_{0L}$ $V_{CM}$ Ground |  |  |  |
|                      | Differential Waveform<br>$V_{0D}$<br>$V_{0D}$<br>$V_{0D}$<br>$V_{0D}$                                                |  |  |  |
| f <sub>HSCLK</sub>   | Left and right PLL input clock frequency.                                                                            |  |  |  |
| f <sub>HSDR</sub>    | High-speed I/O block—Maximum and minimum LVDS data transfer rate (f <sub>HSDR</sub> = 1/TUI), non-DPA.               |  |  |  |
| f <sub>hsdrdpa</sub> | High-speed I/O block—Maximum and minimum LVDS data transfer rate (f <sub>HSDRDPA</sub> = 1/TUI), DPA.                |  |  |  |
| J                    | High-speed I/O block—Deserialization factor (width of parallel data bus).                                            |  |  |  |





| Date          | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|---------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| June 2016     | 2016.06.20 | <ul> <li>Changed column heading from "Value" to "Maximum" in the "Pin Capacitance for Arria V GZ Devices" table.</li> <li>Changed the minimum supported data rate range values from "1000" to "2000" in the "ATX PLL Specifications for Arria V GZ Devices" table.</li> <li>Added the supported data rates for the following output standards using true LVDS output buffer types in the "High-Speed Clock Specifications for Arria V GZ Devices" table:</li> <li>True RSDS output standard: data rates of up to 230 Mbps</li> <li>True mini-LVDS output standard: data rates of up to 340 Mbps</li> </ul> |
| December 2015 | 2015.12.16 | <ul> <li>Removed the CDR ppm tolerance specification from the "Receiver Specifications for Arria V GZ Devices" table.</li> <li>Removed transmitter rise and fall time specifications from the "Transmitter Specifications for Arria V GZ Devices" table.</li> <li>Changed the .rbf sizes in the "Uncompressed .rbf Sizes for Arria V GZ Devices" table.</li> <li>Added a footnote to the "Transmitter High-Speed I/O Specifications for Arria V GZ Devices" table.</li> </ul>                                                                                                                              |
| June 2015     | 2015.06.16 | <ul> <li>Changed the conditions for the reference clock rise and fall time and added a note to the condition in the "Reference Clock Specifications for Arria V GZ Devices" table.</li> <li>Added a note to the "Minimum differential eye opening at receiver serial input pins" specification in the "Receiver Specifications for Arria V GZ Devices" table.</li> </ul>                                                                                                                                                                                                                                   |
| January 2015  | 2015.01.30 | <ul> <li>Added 240-Ω to the "OCT Calibration Accuracy Specifications for Arria V GZ Devices" table.</li> <li>Changed the CDR PPM tolerance spec in the "Receiver Specifications for Arria V GZ Devices" table.</li> <li>Added additional max data rate for fPLL in the "Fractional PLL Specifications for Arria V GZ Devices" table.</li> </ul>                                                                                                                                                                                                                                                            |

