# E·XFL

### Intel - 5AGXBB5D4F40I5 Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

### Details

| Details                        |                                                           |
|--------------------------------|-----------------------------------------------------------|
| Product Status                 | Obsolete                                                  |
| Number of LABs/CLBs            | 19811                                                     |
| Number of Logic Elements/Cells | 420000                                                    |
| Total RAM Bits                 | 23625728                                                  |
| Number of I/O                  | 704                                                       |
| Number of Gates                | ·                                                         |
| Voltage - Supply               | 1.07V ~ 1.13V                                             |
| Mounting Type                  | Surface Mount                                             |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                        |
| Package / Case                 | 1517-BBGA                                                 |
| Supplier Device Package        | 1517-FBGA (40x40)                                         |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5agxbb5d4f40i5 |
|                                |                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Symbol                    | Description                                  | Maximum | Unit |
|---------------------------|----------------------------------------------|---------|------|
| I <sub>XCVR-RX (DC)</sub> | DC current per transceiver receiver (RX) pin | 50      | mA   |

### Internal Weak Pull-Up Resistor

All I/O pins, except configuration, test, and JTAG pins, have an option to enable weak pull-up.

### Table 1-13: Internal Weak Pull-Up Resistor Values for Arria V Devices

| Symbol          | Description                                                                                                         | Condition (V) <sup>(11)</sup> | Value <sup>(12)</sup> | Unit |
|-----------------|---------------------------------------------------------------------------------------------------------------------|-------------------------------|-----------------------|------|
|                 |                                                                                                                     | $V_{CCIO} = 3.3 \pm 5\%$      | 25                    | kΩ   |
|                 |                                                                                                                     | $V_{CCIO} = 3.0 \pm 5\%$      | 25                    | kΩ   |
|                 |                                                                                                                     | $V_{CCIO} = 2.5 \pm 5\%$      | 25                    | kΩ   |
| R <sub>PU</sub> | Value of the I/O pin pull-up resistor before and during configuration, as well as user mode if you have enabled the | $V_{CCIO} = 1.8 \pm 5\%$      | 25                    | kΩ   |
| Кру             | programmable pull-up resistor option.                                                                               | $V_{CCIO} = 1.5 \pm 5\%$      | 25                    | kΩ   |
|                 |                                                                                                                     | $V_{CCIO} = 1.35 \pm 5\%$     | 25                    | kΩ   |
|                 |                                                                                                                     | $V_{CCIO} = 1.25 \pm 5\%$     | 25                    | kΩ   |
|                 |                                                                                                                     | $V_{CCIO} = 1.2 \pm 5\%$      | 25                    | kΩ   |

### **Related Information**

### Arria V GT, GX, ST, and SX Device Family Pin Connection Guidelines

Provides more information about the pins that support internal weak pull-up and internal weak pull-down features.



<sup>(10)</sup> The I/O ramp rate is 10 ns or more. For ramp rates faster than 10 ns,  $|I_{IOPIN}| = C dv/dt$ , in which C is the I/O pin capacitance and dv/dt is the slew rate.

 $<sup>^{(11)}</sup>$  Pin pull-up resistance values may be lower if an external source drives the pin higher than V<sub>CCIO</sub>.

<sup>&</sup>lt;sup>(12)</sup> Valid with  $\pm 10\%$  tolerances to cover changes over PVT.

| Symbol/Description                               | Condition                                            | Trans | sceiver Speed Gr         | ade 4 | Transc | eiver Speed G            | irade 6 | Unit   |
|--------------------------------------------------|------------------------------------------------------|-------|--------------------------|-------|--------|--------------------------|---------|--------|
| Symbol/Description                               | Condition                                            | Min   | Тур                      | Max   | Min    | Тур                      | Max     | Onit   |
| Spread-spectrum<br>modulating clock<br>frequency | PCI Express <sup>®</sup> (PCIe)                      | 30    |                          | 33    | 30     | _                        | 33      | kHz    |
| Spread-spectrum<br>downspread                    | PCIe                                                 | —     | 0 to -0.5%               | _     |        | 0 to -0.5%               | —       |        |
| On-chip termination resistors                    | _                                                    | _     | 100                      |       | _      | 100                      | —       | Ω      |
| V <sub>ICM</sub> (AC coupled)                    |                                                      | —     | 1.1/1.15 <sup>(26)</sup> |       | _      | 1.1/1.15 <sup>(26)</sup> | —       | V      |
| V <sub>ICM</sub> (DC coupled)                    | HCSL I/O standard for<br>the PCIe reference<br>clock | 250   | _                        | 550   | 250    | _                        | 550     | mV     |
|                                                  | 10 Hz                                                | —     | _                        | -50   | _      | —                        | -50     | dBc/Hz |
|                                                  | 100 Hz                                               | _     | _                        | -80   | _      | —                        | -80     | dBc/Hz |
| Transmitter REFCLK phase                         | 1 KHz                                                | —     |                          | -110  | _      | —                        | -110    | dBc/Hz |
| noise <sup>(27)</sup>                            | 10 KHz                                               | _     | _                        | -120  | _      | _                        | -120    | dBc/Hz |
|                                                  | 100 KHz                                              | —     | _                        | -120  | _      | —                        | -120    | dBc/Hz |
|                                                  | ≥1 MHz                                               |       |                          | -130  | _      | _                        | -130    | dBc/Hz |
| R <sub>REF</sub>                                 | —                                                    | —     | 2000 ±1%                 |       | —      | 2000 ±1%                 | _       | Ω      |



<sup>&</sup>lt;sup>(26)</sup> For data rate  $\leq$  3.2 Gbps, connect V<sub>CCR\_GXBL/R</sub> to either 1.1-V or 1.15-V power supply. For data rate > 3.2 Gbps, connect V<sub>CCR\_GXBL/R</sub> to a 1.15-V power supply. For details, refer to the Arria V GT, GX, ST, and SX Device Family Pin Connection Guidelines.

<sup>&</sup>lt;sup>(27)</sup> The transmitter REFCLK phase jitter is 30 ps p-p at bit error rate (BER)  $10^{-12}$ .

### Table 1-21: Transceiver Clocks Specifications for Arria V GX and SX Devices

| Symbol/Description                                                                | Condition            | Transceiver Speed Grade 4 |     |     | Transceiver Speed Grade 6 |     |     | Unit |  |
|-----------------------------------------------------------------------------------|----------------------|---------------------------|-----|-----|---------------------------|-----|-----|------|--|
| Symbol/Description                                                                | Condition            | Min                       | Тур | Мах | Min                       | Тур | Max | Omt  |  |
| fixedclk clock frequency                                                          | PCIe Receiver Detect | —                         | 125 | —   | —                         | 125 | _   | MHz  |  |
| Transceiver Reconfigura-<br>tion Controller IP (mgmt_<br>clk_clk) clock frequency | —                    | 75                        | _   | 125 | 75                        | _   | 125 | MHz  |  |

### Table 1-22: Receiver Specifications for Arria V GX and SX Devices

| Sumbol/Doccription                                                                                              | Condition | Transc | Transceiver Speed Grade 4 |             |            | eiver Speed G | Unit |      |
|-----------------------------------------------------------------------------------------------------------------|-----------|--------|---------------------------|-------------|------------|---------------|------|------|
| Symbol/Description                                                                                              | Condition | Min    | Тур                       | Max         | Min        | Тур           | Max  | Onit |
| Supported I/O standards                                                                                         |           | ]      | 1.5 V PCML,               | 2.5 V PCML, | LVPECL, an | d LVDS        |      |      |
| Data rate <sup>(28)</sup>                                                                                       | _         | 611    | _                         | 6553.6      | 611        | _             | 3125 | Mbps |
| Absolute $V_{MAX}$ for a receiver pin <sup>(29)</sup>                                                           | _         |        | _                         | 1.2         | _          | _             | 1.2  | V    |
| Absolute V <sub>MIN</sub> for a receiver pin                                                                    | _         | -0.4   | _                         | _           | -0.4       | _             | _    | V    |
| Maximum peak-to-peak<br>differential input voltage<br>V <sub>ID</sub> (diff p-p) before device<br>configuration | —         |        |                           | 1.6         |            |               | 1.6  | V    |
| Maximum peak-to-peak<br>differential input voltage<br>V <sub>ID</sub> (diff p-p) after device<br>configuration  | _         |        |                           | 2.2         |            |               | 2.2  | V    |



 <sup>&</sup>lt;sup>(28)</sup> To support data rates lower than the minimum specification through oversampling, use the CDR in LTR mode only.
 <sup>(29)</sup> The device cannot tolerate prolonged operation at this absolute maximum.

### 1-40 Transceiver Compliance Specification

| Quartus Prime 1st                 |             | Quartus Prime V <sub>OD</sub> Setting |             |             |             |             |              |      |  |  |
|-----------------------------------|-------------|---------------------------------------|-------------|-------------|-------------|-------------|--------------|------|--|--|
| Post Tap Pre-<br>Emphasis Setting | 10 (200 mV) | 20 (400 mV)                           | 30 (600 mV) | 35 (700 mV) | 40 (800 mV) | 45 (900 mV) | 50 (1000 mV) | Unit |  |  |
| 16                                | _           | _                                     | 9.56        | 7.73        | 6.49        |             | _            | dB   |  |  |
| 17                                | _           | _                                     | 10.43       | 8.39        | 7.02        |             | _            | dB   |  |  |
| 18                                | _           |                                       | 11.23       | 9.03        | 7.52        |             | _            | dB   |  |  |
| 19                                | _           |                                       | 12.18       | 9.7         | 8.02        |             | _            | dB   |  |  |
| 20                                | _           | _                                     | 13.17       | 10.34       | 8.59        | _           | _            | dB   |  |  |
| 21                                | _           | _                                     | 14.2        | 11.1        | —           | _           | _            | dB   |  |  |
| 22                                | _           |                                       | 15.38       | 11.87       |             |             | _            | dB   |  |  |
| 23                                | _           | _                                     | —           | 12.67       | —           |             | _            | dB   |  |  |
| 24                                | _           |                                       |             | 13.48       | _           |             | _            | dB   |  |  |
| 25                                | _           |                                       |             | 14.37       | —           |             | _            | dB   |  |  |
| 26                                | _           | _                                     | _           |             | _           | _           | _            | dB   |  |  |
| 27                                | _           |                                       |             |             | _           |             | _            | dB   |  |  |
| 28                                |             |                                       |             |             |             |             | _            | dB   |  |  |
| 29                                | _           |                                       |             |             | —           |             | _            | dB   |  |  |
| 30                                | _           |                                       |             |             | _           |             | _            | dB   |  |  |
| 31                                |             |                                       |             |             |             |             | —            | dB   |  |  |

### **Related Information**

### SPICE Models for Altera Devices

Provides the Arria V HSSI HSPICE models.

### **Transceiver Compliance Specification**

The following table lists the physical medium attachment (PMA) specification compliance of all supported protocol for Arria V GX, GT, SX, and ST devices. For more information about the protocol parameter details and compliance specifications, contact your Altera Sales Representative.



AV-51002 2017.02.10

| Symbol                                                                                                                                       | Condition                                                           |      | -I3, -C4 |      |      | –I5, –C5 |      | -C6  |     |      | Unit |
|----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|------|----------|------|------|----------|------|------|-----|------|------|
| Symbol                                                                                                                                       | Condition                                                           | Min  | Тур      | Max  | Min  | Тур      | Max  | Min  | Тур | Max  | Unit |
|                                                                                                                                              | SERDES factor J ≥<br>8 <sup>(76)(78)</sup> , LVDS TX with<br>RX DPA | (77) |          | 1600 | (77) |          | 1500 | (77) | _   | 1250 | Mbps |
|                                                                                                                                              | SERDES factor J = 1<br>to 2, Uses DDR<br>Registers                  | (77) |          | (79) | (77) |          | (79) | (77) | _   | (79) | Mbps |
| Emulated Differential I/<br>O Standards with Three<br>External Output Resistor<br>Network - f <sub>HSDR</sub> (data<br>rate) <sup>(80)</sup> | SERDES factor $J = 4$<br>to $10^{(81)}$                             | (77) |          | 945  | (77) |          | 945  | (77) |     | 945  | Mbps |
| Emulated Differential I/<br>O Standards with One<br>External Output Resistor<br>Network - f <sub>HSDR</sub> (data<br>rate) <sup>(80)</sup>   | SERDES factor $J = 4$<br>to $10^{(81)}$                             | (77) |          | 200  | (77) |          | 200  | (77) |     | 200  | Mbps |
| t <sub>x Jitter</sub> -True Differential<br>I/O Standards                                                                                    | Total Jitter for Data<br>Rate 600 Mbps – 1.25<br>Gbps               |      |          | 160  |      |          | 160  |      | _   | 160  | ps   |
|                                                                                                                                              | Total Jitter for Data<br>Rate < 600 Mbps                            |      |          | 0.1  | _    | _        | 0.1  | —    | _   | 0.1  | UI   |



 $<sup>^{(78)}</sup>$  The V<sub>CC</sub> and V<sub>CCP</sub> must be on a separate power layer and a maximum load of 5 pF for chip-to-chip interface.

<sup>&</sup>lt;sup>(79)</sup> The maximum ideal data rate is the SERDES factor (J) x the PLL maximum output frequency (f<sub>OUT</sub>), provided you can close the design timing and the signal integrity simulation is clean.

<sup>&</sup>lt;sup>(80)</sup> You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew margin, transmitter channel-to-channel skew, and receiver sampling margin to determine the leftover timing margin.

<sup>&</sup>lt;sup>(81)</sup> When using True LVDS RX channels for emulated LVDS TX channel, only serialization factors 1 and 2 are supported.

| Symbol                             | Parameter                                                 | Minimum                                                     | Maximum              | Unit   |
|------------------------------------|-----------------------------------------------------------|-------------------------------------------------------------|----------------------|--------|
| t <sub>STATUS</sub>                | nSTATUS low pulse width                                   | 268                                                         | 1506 <sup>(94)</sup> | μs     |
| t <sub>CF2ST1</sub>                | nCONFIG high to nSTATUS high                              | _                                                           | 1506 <sup>(95)</sup> | μs     |
| t <sub>CF2CK</sub> <sup>(96)</sup> | nCONFIG high to first rising edge on DCLK                 | 1506                                                        |                      | μs     |
| t <sub>ST2CK</sub> <sup>(96)</sup> | nSTATUS high to first rising edge of DCLK                 | 2                                                           | _                    | μs     |
| t <sub>DSU</sub>                   | DATA[] setup time before rising edge on DCLK              | 5.5                                                         |                      | ns     |
| t <sub>DH</sub>                    | DATA[] hold time after rising edge on DCLK                | 0                                                           |                      | ns     |
| t <sub>CH</sub>                    | DCLK high time                                            | $0.45 \times 1/f_{MAX}$                                     | _                    | S      |
| t <sub>CL</sub>                    | DCLK low time                                             | $0.45 \times 1/f_{MAX}$                                     |                      | S      |
| t <sub>CLK</sub>                   | DCLK period                                               | 1/f <sub>MAX</sub>                                          |                      | S      |
| f <sub>MAX</sub>                   | DCLK frequency (FPP ×8/ ×16)                              | _                                                           | 125                  | MHz    |
| t <sub>CD2UM</sub>                 | CONF_DONE high to user mode <sup>(97)</sup>               | 175                                                         | 437                  | μs     |
| t <sub>CD2CU</sub>                 | CONF_DONE high to CLKUSR enabled                          | 4× maximum DCLK period                                      |                      |        |
| t <sub>CD2UMC</sub>                | CONF_DONE high to user mode with CLKUSR option on         | t <sub>CD2CU</sub> + (T <sub>init</sub> × Clkusr<br>period) |                      | _      |
| T <sub>init</sub>                  | Number of clock cycles required for device initialization | 8,576                                                       | _                    | Cycles |

### **Related Information**

### **FPP Configuration Timing**

Provides the FPP configuration timing waveforms.



<sup>&</sup>lt;sup>(94)</sup> You can obtain this value if you do not delay configuration by extending the nCONFIG or the nSTATUS low pulse width.

<sup>&</sup>lt;sup>(95)</sup> You can obtain this value if you do not delay configuration by externally holding the nSTATUS low.

<sup>&</sup>lt;sup>(96)</sup> If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification.

<sup>&</sup>lt;sup>(97)</sup> The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device.

|            |             |       | Active Seria | <b> </b> (108)                       | Fast Passive Parallel <sup>(109)</sup> |            |                                    |  |  |
|------------|-------------|-------|--------------|--------------------------------------|----------------------------------------|------------|------------------------------------|--|--|
| Variant    | Member Code | Width | DCLK (MHz)   | Minimum Configura-<br>tion Time (ms) | Width                                  | DCLK (MHz) | Minimum Configuration Time<br>(ms) |  |  |
|            | A1          | 4     | 100          | 178                                  | 16                                     | 125        | 36                                 |  |  |
|            | A3          | 4     | 100          | 178                                  | 16                                     | 125        | 36                                 |  |  |
|            | A5          | 4     | 100          | 255                                  | 16                                     | 125        | 51                                 |  |  |
| Arria V GX | A7          | 4     | 100          | 255                                  | 16                                     | 125        | 51                                 |  |  |
| Allia v GA | B1          | 4     | 100          | 344                                  | 16                                     | 125        | 69                                 |  |  |
|            | B3          | 4     | 100          | 344                                  | 16                                     | 125        | 69                                 |  |  |
|            | B5          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |  |  |
|            | B7          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |  |  |
|            | C3          | 4     | 100          | 178                                  | 16                                     | 125        | 36                                 |  |  |
| Arria V GT | C7          | 4     | 100          | 255                                  | 16                                     | 125        | 51                                 |  |  |
| Allia v Gi | D3          | 4     | 100          | 344                                  | 16                                     | 125        | 69                                 |  |  |
|            | D7          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |  |  |
| Arria V SX | В3          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |  |  |
| Allia V SA | B5          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |  |  |
| Arria V ST | D3          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |  |  |
|            | D5          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |  |  |

**Related Information Configuration Files** on page 1-83

(108) DCLK frequency of 100 MHz using external CLKUSR.
 (109) Maximum FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic.

### 1-94 Document Revision History

| Term Definition |                                         |  |  |  |  |
|-----------------|-----------------------------------------|--|--|--|--|
| V <sub>OX</sub> | Output differential cross point voltage |  |  |  |  |
| W               | High-speed I/O block—Clock boost factor |  |  |  |  |

## **Document Revision History**

| Date          | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| December 2016 | 2016.12.09 | <ul> <li>Updated V<sub>ICM</sub> (AC coupled) specifications in Receiver Specifications for Arria V GX and SX Devices table.</li> <li>Added maximum specification for T<sub>d</sub> in Management Data Input/Output (MDIO) Timing Requirements for Arria V Devices table.</li> <li>Updated T<sub>init</sub> specifications in the following tables: <ul> <li>FPP Timing Parameters When DCLK-to-DATA[] Ratio is 1 for Arria V Devices</li> <li>FPP Timing Parameters When DCLK-to-DATA[] Ratio is &gt;1 for Arria V Devices</li> <li>AS Timing Parameters for AS ×1 and ×4 Configurations in Arria V Devices</li> <li>PS Timing Parameters for Arria V Devices</li> </ul> </li> </ul> |
| June 2016     | 2016.06.10 | <ul> <li>Changed pin capacitance to maximum values.</li> <li>Updated SPI Master Timing Requirements for Arria V Devices table.</li> <li>Added T<sub>su</sub> and T<sub>h</sub> specifications.</li> <li>Removed T<sub>dinmax</sub> specifications.</li> <li>Updated SPI Master Timing Diagram.</li> <li>Updated T<sub>clk</sub> spec from maximum to minimum in I<sup>2</sup>C Timing Requirements for Arria V Devices table.</li> </ul>                                                                                                                                                                                                                                              |





| Date         | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| January 2015 | 2015.01.30 | • Updated the description for V <sub>CC_AUX_SHARED</sub> to "HPS auxiliary power supply" in the following tables:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|              |            | <ul> <li>Absolute Maximum Ratings for Arria V Devices</li> <li>HPS Power Supply Operating Conditions for Arria V SX and ST Devices</li> <li>Added statement in I/O Standard Specifications: You must perform timing closure analysis to determine the maximum achievable frequency for general purpose I/O standards.</li> <li>Updated the conditions for transceiver reference clock rise time and fall time: Measure at ±60 mV of differential signal. Added a note to the conditions: REFCLK performance requires to meet transmitter REFCLK phase noise specification.</li> <li>Updated the description in Periphery Performance Specifications to mention that proper timing closure is required in design.</li> </ul>                                                                                                                                                                                                                                              |
|              |            | <ul> <li>Updated HPS Clock Performance main_base_clk specifications from 525 MHz (for -I3 speed grade) and 462 MHz (for -C4 speed grade) to 400 MHz.</li> <li>Updated HPS PLL VCO maximum frequency to 1,600 MHz (for -C5, -I5, and -C6 speed grades), 1,850 MHz (for -C4 speed grade), and 2,100 MHz (for -I3 speed grade).</li> <li>Changed the symbol for HPS PLL input jitter divide value from NR to N.</li> <li>Removed "Slave select pulse width (Texas Instruments SSP mode)" parameter from the following tables:</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|              |            | <ul> <li>SPI Master Timing Requirements for Arria V Devices</li> <li>SPI Slave Timing Requirements for Arria V Devices</li> <li>Added descriptions to USB Timing Characteristics section in HPS Specifications: PHYs that support LPM mode may not function properly with the USB controller due to a timing issue. It is recommended that designers use the MicroChip USB3300 PHY device that has been proven to be successful on the development board.</li> <li>Added HPS JTAG timing specifications.</li> <li>Updated FPGA JTAG timing specifications note as follows: A 1-ns adder is required for each V<sub>CCIO</sub> voltage step down from 3.0 V. For example, t<sub>JPCO</sub> = 13 ns if V<sub>CCIO</sub> of the TDO I/O bank = 2.5 V, or 14 ns if it equals 1.8 V.</li> <li>Updated the value in the V<sub>ICM</sub> (AC Coupled) row and in note 6 from 650 mV to 750 mV in the Transceiver Specifications for Arria V GT and ST Devices table.</li> </ul> |



| Symbol                                 | Description                                         | Minimum <sup>(118)</sup> | Typical | Maximum <sup>(118)</sup> | Unit |
|----------------------------------------|-----------------------------------------------------|--------------------------|---------|--------------------------|------|
|                                        |                                                     | 0.82                     | 0.85    | 0.88                     |      |
| V <sub>CCR_GXBL</sub> <sup>(121)</sup> | Receiver analog power supply (left side)            | 0.97                     | 1.0     | 1.03                     | V    |
|                                        |                                                     | 1.03                     | 1.05    | 1.07                     |      |
|                                        |                                                     | 0.82                     | 0.85    | 0.88                     |      |
| V <sub>CCR_GXBR</sub> <sup>(121)</sup> | Receiver analog power supply (right side)           | 0.97                     | 1.0     | 1.03                     | V    |
|                                        |                                                     | 1.03                     | 1.05    | 1.07                     |      |
|                                        |                                                     | 0.82                     | 0.85    | 0.88                     | V    |
| V <sub>CCT_GXBL</sub> <sup>(121)</sup> | Transmitter analog power supply (left side)         | 0.97                     | 1.0     | 1.03                     |      |
|                                        |                                                     | 1.03                     | 1.05    | 1.07                     |      |
|                                        |                                                     | 0.82                     | 0.85    | 0.88                     |      |
| V <sub>CCT_GXBR</sub> <sup>(121)</sup> | Transmitter analog power supply (right side)        | 0.97                     | 1.0     | 1.03                     | V    |
|                                        |                                                     | 1.03                     | 1.05    | 1.07                     |      |
| V <sub>CCH_GXBL</sub>                  | Transmitter output buffer power supply (left side)  | 1.425                    | 1.5     | 1.575                    | V    |
| V <sub>CCH_GXBR</sub>                  | Transmitter output buffer power supply (right side) | 1.425                    | 1.5     | 1.575                    | V    |



<sup>&</sup>lt;sup>(118)</sup> This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

<sup>&</sup>lt;sup>(121)</sup> This supply must be connected to 1.0 V if the transceiver is configured at a data rate > 6.5 Gbps, and to 1.05 V if configured at a data rate > 10.3 Gbps when DFE is used. For data rate up to 6.5 Gbps, you can connect this supply to 0.85 V.

### **Transceiver Power Supply Requirements**

### Table 2-7: Transceiver Power Supply Voltage Requirements for Arria V GZ Devices

| Conditions                                                                                                                                | VCCR_GXB and VCCT_GXB <sup>(122)</sup> | VCCA_GXB | VCCH_GXB | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|----------|----------|------|
| If BOTH of the following conditions are true:                                                                                             | 1.05                                   |          |          |      |
| <ul> <li>Data rate &gt; 10.3 Gbps.</li> <li>DFE is used.</li> </ul>                                                                       |                                        |          |          |      |
| If ANY of the following conditions are true <sup>(123)</sup> :                                                                            | 1.0                                    | 3.0      |          |      |
| <ul> <li>ATX PLL is used.</li> <li>Data rate &gt; 6.5Gbps.</li> <li>DFE (data rate ≤ 10.3 Gbps), AEQ, or EyeQ feature is used.</li> </ul> |                                        |          | 1.5      | V    |
| If ALL of the following conditions are true:                                                                                              | 0.85                                   | 2.5      | -        |      |
| <ul> <li>ATX PLL is not used.</li> <li>Data rate ≤ 6.5Gbps.</li> <li>DFE, AEQ, and EyeQ are not used.</li> </ul>                          |                                        |          |          |      |

### **DC Characteristics**

### **Supply Current**

Standby current is the current drawn from the respective power rails used for power budgeting.

Use the Excel-based Early Power Estimator (EPE) to get supply current estimates for your design because these currents vary greatly with the resources you use.



<sup>&</sup>lt;sup>(122)</sup> If the VCCR\_GXB and VCCT\_GXB supplies are set to 1.0 V or 1.05 V, they cannot be shared with the VCC core supply. If the VCCR\_GXB and VCCT\_GXB are set to 0.85 V, they can be shared with the VCC core supply.

<sup>&</sup>lt;sup>(123)</sup> Choose this power supply voltage requirement option if you plan to upgrade your design later with any of the listed conditions.

| Symbol Description   |                                                                        | Conditions                 | Resistance | Unit   |   |
|----------------------|------------------------------------------------------------------------|----------------------------|------------|--------|---|
| Symbol               | Description                                                            | Conditions                 | C3, I3L    | C4, I4 |   |
| 25-Ω R <sub>S</sub>  | Internal series termination without calibration (25- $\Omega$ setting) | $V_{CCIO}$ = 1.8 and 1.5 V | ±40        | ±40    | % |
| 25-Ω R <sub>S</sub>  | Internal series termination without calibration (25- $\Omega$ setting) | $V_{CCIO} = 1.2 V$         | ±50        | ±50    | % |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | $V_{CCIO}$ = 1.8 and 1.5 V | ±40        | ±40    | % |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | $V_{CCIO} = 1.2 V$         | ±50        | ±50    | % |
| 100-Ω R <sub>D</sub> | Internal differential termination (100- $\Omega$ setting)              | $V_{CCIO} = 2.5 V$         | ±25        | ±25    | % |

### Figure 2-1: OCT Variation Without Re-Calibration for Arria V GZ Devices

$$\mathbf{R}_{\text{OCT}} = \mathbf{R}_{\text{SCAL}} \left( 1 + \left( \frac{dR}{dT} \times \bigtriangleup T \right) \pm \left( \frac{dR}{dV} \times \bigtriangleup V \right) \right)$$

Notes:

1. The  $R_{oct}$  value shows the range of OCT resistance with the variation of temperature and  $V_{ccio}$ . 2.  $R_{scAL}$  is the OCT resistance value at power-up. 3.  $\Delta T$  is the variation of temperature with respect to the temperature at power-up. 4.  $\Delta V$  is the variation of voltage with respect to the  $V_{ccio}$  at power-up. 5. dR/dT is the percentage change of  $R_{scAL}$  with temperature. 6. dR/dV is the percentage change of  $R_{scAL}$  with voltage

6. dR/dV is the percentage change of  $R_{SCAL}$  with voltage.

### Table 2-12: OCT Variation after Power-Up Calibration for Arria V GZ Devices

Valid for a V<sub>CCIO</sub> range of  $\pm$ 5% and a temperature range of 0° to 85°C.





### 2-32 Standard PCS Data Rate

|                    |                           | ATX PLL                  |                                                                                                       | CMU PLL <sup>(161)</sup>  |                       | fPLL                                           |                           |                       |                                                      |
|--------------------|---------------------------|--------------------------|-------------------------------------------------------------------------------------------------------|---------------------------|-----------------------|------------------------------------------------|---------------------------|-----------------------|------------------------------------------------------|
| Clock Network      | Non-bonded<br>Mode (Gbps) | Bonded<br>Mode (Gbps)    | Channel<br>Span                                                                                       | Non-bonded<br>Mode (Gbps) | Bonded<br>Mode (Gbps) | Channel<br>Span                                | Non-bonded<br>Mode (Gbps) | Bonded<br>Mode (Gbps) | Channel<br>Span                                      |
| xN (PCIe)          | _                         | 8.0                      | 8                                                                                                     | _                         | 5.0                   | 8                                              | _                         | _                     | _                                                    |
| xN (Native PHY IP) | 8.0                       | 8.0<br>8.01 to<br>9.8304 | Up to 13<br>channels<br>above and<br>below PLL<br>Up to 7<br>channels<br>above<br>and<br>below<br>PLL | 7.99                      | 7.99                  | Up to 13<br>channels<br>above and<br>below PLL | 3.125                     | 3.125                 | Up to 13<br>channels<br>above<br>and<br>below<br>PLL |

### Standard PCS Data Rate

### Table 2-30: Standard PCS Approximate Maximum Date Rate (Gbps) for Arria V GZ Devices

The maximum data rate is also constrained by the transceiver speed grade. Refer to the "Commercial and Industrial Speed Grade Offering for Arria V GZ Devices" table for the transceiver speed grade.

| Mode <sup>(164)</sup> | Transceiver | PMA Width                   | 20  | 20  | 16   | 16   | 10  | 10  | 8    | 8    |
|-----------------------|-------------|-----------------------------|-----|-----|------|------|-----|-----|------|------|
| Mode                  | Speed Grade | PCS/Core Width              | 40  | 20  | 32   | 16   | 20  | 10  | 16   | 8    |
| FIFO                  | 2           | C3, I3L<br>core speed grade | 9.9 | 9   | 7.84 | 7.2  | 5.3 | 4.7 | 4.24 | 3.76 |
|                       | 3           | C4, I4<br>core speed grade  | 8.8 | 8.2 | 7.2  | 6.56 | 4.8 | 4.3 | 3.84 | 3.44 |

<sup>(161)</sup> ATX PLL is recommended at 8 Gbps and above data rates for improved jitter performance.

<sup>(164)</sup> The Phase Compensation FIFO can be configured in FIFO mode or register mode. In the FIFO mode, the pointers are not fixed, and the latency can vary. In the register mode the pointers are fixed for low latency.



| Symbol                                                                         | Parameter                                                                                                     | Min | Тур | Max  | Unit      |
|--------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----|-----|------|-----------|
| t <sub>OUTPJ_IO</sub> <sup>, (173)</sup> , <sup>(175)</sup>                    | Period Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )            | _   | _   | 600  | ps (p-p)  |
| COUTPJ_IO                                                                      | Period Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT} < 100 \text{ MHz}$ )              |     |     | 60   | mUI (p-p) |
| t <sub>FOUTPJ_IO</sub> <sup>(173)</sup> , <sup>(175)</sup> , <sup>(176)</sup>  | Period Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )         | _   | _   | 600  | ps (p-p)  |
| FOUTPJ_IO                                                                      | Period Jitter for a clock output on a regular I/O in fractional PLL (f <sub>OUT</sub> < 100 MHz)              |     | _   | 60   | mUI (p-p) |
| + (173) (175)                                                                  | Cycle-to-cycle Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )    |     |     | 600  | ps (p-p)  |
| t <sub>OUTCCJ_IO</sub> <sup>(173)</sup> , <sup>(175)</sup>                     | Cycle-to-cycle Jitter for a clock output on a regular<br>I/O in integer PLL (f <sub>OUT</sub> < 100 MHz)      |     |     | 60   | mUI (p-p) |
| t <sub>FOUTCCJ_IO</sub> <sup>(173)</sup> , <sup>(175)</sup> , <sup>(176)</sup> | Cycle-to-cycle Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ ) | _   | _   | 600  | ps (p-p)  |
| <sup>L</sup> FOUTCCJ_IO                                                        | Cycle-to-cycle Jitter for a clock output on a regular<br>I/O in fractional PLL (f <sub>OUT</sub> < 100 MHz)   |     |     | 60   | mUI (p-p) |
| <b>t</b>                                                                       | Period Jitter for a dedicated clock output in cascaded PLLs ( $f_{OUT} \ge 100 \text{ MHz}$ )                 | _   | _   | 175  | ps (p-p)  |
| t <sub>CASC_OUTPJ_DC</sub> <sup>(173)</sup> , <sup>(177)</sup>                 | Period Jitter for a dedicated clock output in cascaded PLLS (f <sub>OUT</sub> < 100 MHz)                      |     | _   | 17.5 | mUI (p-p) |
| dK <sub>BIT</sub>                                                              | Bit number of Delta Sigma Modulator (DSM)                                                                     | 8   | 24  | 32   | Bits      |

<sup>(175)</sup> The external memory interface clock output jitter specifications use a different measurement method, which is available in the "Memory Output Clock Jitter Specification for Arria V GZ Devices" table.

<sup>(176)</sup> This specification only covered fractional PLL for low bandwidth. The  $f_{VCO}$  for fractional value range 0.05–0.95 must be  $\geq$  1000 MHz.

<sup>(177)</sup> The cascaded PLL specification is only applicable with the following condition:



a. Upstream PLL: 0.59Mhz ≤ Upstream PLL BW < 1 MHz

b. Downstream PLL: Downstream PLL BW > 2 MHz

| Symbol                                                                                                                             | Conditions                                                                |       | C3, I3I |       |       | C4, I4 |       | Unit |
|------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-------|---------|-------|-------|--------|-------|------|
| Symbol                                                                                                                             | Conditions                                                                | Min   | Тур     | Мах   | Min   | Тур    | Max   | Unit |
|                                                                                                                                    | SERDES factor J = 3 to 10<br>(182), (183)                                 | (184) | _       | 1250  | (184) | _      | 1050  | Mbps |
| True Differential I/O<br>Standards - f <sub>HSDR</sub> (data rate)                                                                 | SERDES factor $J \ge 4$<br>LVDS TX with DPA<br>(185), (186), (187), (188) | (184) |         | 1600  | (184) |        | 1250  | Mbps |
|                                                                                                                                    | SERDES factor J = 2,<br>uses DDR Registers                                | (184) |         | (189) | (184) |        | (189) | Mbps |
|                                                                                                                                    | SERDES factor J = 1,<br>uses SDR Register                                 | (184) | _       | (189) | (184) |        | (189) | Mbps |
| Emulated Differential I/O<br>Standards with Three<br>External Output Resistor<br>Networks - f <sub>HSDR</sub> (data rate)<br>(190) | SERDES factor J = 4 to 10 <sup>(191)</sup>                                | (184) |         | 840   | (184) |        | 840   | Mbps |

<sup>&</sup>lt;sup>(182)</sup> If the receiver with DPA enabled and transmitter are using shared PLLs, the minimum data rate is 150 Mbps.

- <sup>(185)</sup> Arria V GZ RX LVDS will need DPA. For Arria V GZ TX LVDS, the receiver side component must have DPA.
- Requires package skew compensation with PCB trace length. (186)
- (187)Do not mix single-ended I/O buffer within LVDS I/O bank.
- Chip-to-chip communication only with a maximum load of 5 pF. (188)
- <sup>(189)</sup> The maximum ideal data rate is the SERDES factor (J) x the PLL maximum output frequency (fOUT) provided you can close the design timing and the signal integrity simulation is clean.
- <sup>(190)</sup> You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew margin, transmitter channel-to-channel skew, and receiver sampling margin to determine leftover timing margin.
- <sup>(191)</sup> When using True LVDS RX channels for emulated LVDS TX channel, only serialization factors 1 and 2 are supported.



<sup>&</sup>lt;sup>(183)</sup> The  $F_{MAX}$  specification is based on the fast clock used for serial data. The interface  $F_{MAX}$  is also dependent on the parallel clock domain which is design dependent and requires timing analysis.

<sup>&</sup>lt;sup>(184)</sup> The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate.

AV-51002 2017.02.10

| Symbol                                                                    | Conditions                                                                                      |     | C3, I3I |     |     | Unit |      |      |
|---------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----|---------|-----|-----|------|------|------|
| Symbol                                                                    | Conditions                                                                                      | Min | Тур     | Мах | Min | Тур  | Мах  | Onic |
| t <sub>x Jitter</sub> - True Differential I/O                             | Total Jitter for Data Rate<br>600 Mbps - 1.25 Gbps                                              | _   | _       | 160 | _   |      | 160  | ps   |
| Standards                                                                 | Total Jitter for Data Rate<br>< 600 Mbps                                                        | _   | _       | 0.1 | _   |      | 0.1  | UI   |
| t <sub>x Jitter</sub> - Emulated Differential<br>I/O Standards with Three | Total Jitter for Data Rate<br>600 Mbps - 1.25 Gbps                                              | —   | _       | 300 | _   |      | 325  | ps   |
| External Output Resistor<br>Network                                       | Total Jitter for Data Rate<br>< 600 Mbps                                                        | _   | _       | 0.2 | _   |      | 0.25 | UI   |
| t <sub>DUTY</sub>                                                         | Transmitter output clock duty<br>cycle for both True and Emulated<br>Differential I/O Standards | 45  | 50      | 55  | 45  | 50   | 55   | %    |
|                                                                           | True Differential I/O Standards                                                                 |     | _       | 200 |     |      | 200  | ps   |
| t <sub>RISE</sub> & t <sub>FALL</sub>                                     | Emulated Differential I/O<br>Standards with three external<br>output resistor networks          | _   | _       | 250 | _   | _    | 300  | ps   |
|                                                                           | True Differential I/O Standards                                                                 |     | _       | 150 |     | _    | 150  | ps   |
| TCCS                                                                      | Emulated Differential I/O<br>Standards                                                          | _   | —       | 300 |     |      | 300  | ps   |

### **Receiver High-Speed I/O Specifications**

### Table 2-41: Receiver High-Speed I/O Specifications for Arria V GZ Devices

When J = 3 to 10, use the serializer/deserializer (SERDES) block.

When J = 1 or 2, bypass the SERDES block.



### Figure 2-4: LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate ≥ 1.25 Gbps



LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification

### Table 2-45: LVDS Soft-CDR/DPA Sinusoidal Jitter Mask Values for a Data Rate ≥ 1.25 Gbps

| Jitter Fred | Sinusoidal Jitter (UI) |        |
|-------------|------------------------|--------|
| F1          | 10,000                 | 25.000 |
| F2          | 17,565                 | 25.000 |
| F3          | 1,493,000              | 0.350  |
| F4          | 50,000,000             | 0.350  |



### FPP Configuration Timing when DCLK to DATA[] = 1

### Figure 2-7: FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is 1

Timing waveform for FPP configuration when using a MAX<sup>®</sup> II or MAX V device as an external host.



Notes:

- 1. The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic-high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- 2. After power-up, the Arria V GZ device holds nSTATUS low for the time of the POR delay.
- 3. After power-up, before and during configuration, CONF\_DONE is low.
- 4. Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required.
- 5. For FPP ×16, use DATA[15..0]. For FPP ×8, use DATA[7..0]. DATA[31..0] are available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings.
- 6. To ensure a successful configuration, send the entire configuration data to the Arria V GZ device. CONF\_DONE is released high when the Arria V GZ device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- 7. After the option bit to enable the INIT\_DONE pin is configured into the device, the INIT\_DONE goes low.

Arria V GZ Device Datasheet





### Programmable IOE Delay

#### Fast Model Slow Model Available Parameter (228) Min Offset (229) Unit Settings Industrial Commercial C3 C4 I3L 14 D1 64 0 0.464 0.493 0.924 1.011 0.921 1.006 ns 0 D2 32 0.230 0.244 0.459 0.503 0.456 0.500 ns D3 8 0 1.699 2.992 3.192 1.587 3.047 3.257 ns 0 D4 64 0.464 0.492 0.924 1.011 0.920 1.006 ns D5 64 0 0.464 0.493 0.924 1.011 0.921 1.006 ns 0.499 D6 32 0 0.244 0.503 0.229 0.458 0.456 ns

### Table 2-66: IOE Programmable Delay for Arria V GZ Devices

### Programmable Output Buffer Delay

### Table 2-67: Programmable Output Buffer Delay for Arria V GZ Devices

You can set the programmable output buffer delay in the Quartus II software by setting the **Output Buffer Delay Control** assignment to either positive, negative, or both edges, with the specific values stated here (in ps) for the **Output Buffer Delay** assignment.

| Symbol              | Parameter                        | Typical     | Unit |
|---------------------|----------------------------------|-------------|------|
|                     |                                  | 0 (default) | ps   |
|                     | Rising and/or falling edge delay | 50          | ps   |
| D <sub>OUTBUF</sub> | Kishig and/or failing edge delay | 100         | ps   |
|                     |                                  | 150         | ps   |

<sup>&</sup>lt;sup>(228)</sup> You can set this value in the Quartus II software by selecting **D1**, **D2**, **D3**, **D4**, **D5**, and **D6** in the **Assignment Name** column of **Assignment Editor**.





<sup>&</sup>lt;sup>(229)</sup> Minimum offset does not include the intrinsic delay.

| Term                 | Definition                                                                                                                          |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------|
|                      | Single-Ended Waveform       Positive Channel (p) = V <sub>0H</sub> $V_{0D}$ Negative Channel (n) = V <sub>0L</sub> VCM       Ground |
|                      | Differential Waveform<br>$V_{0D}$<br>$V_{0D}$<br>$V_{0D}$<br>$v_{0D}$<br>$v_{0D}$                                                   |
| f <sub>HSCLK</sub>   | Left and right PLL input clock frequency.                                                                                           |
| f <sub>HSDR</sub>    | High-speed I/O block—Maximum and minimum LVDS data transfer rate (f <sub>HSDR</sub> = 1/TUI), non-DPA.                              |
| f <sub>HSDRDPA</sub> | High-speed I/O block—Maximum and minimum LVDS data transfer rate (f <sub>HSDRDPA</sub> = 1/TUI), DPA.                               |
| J                    | High-speed I/O block—Deserialization factor (width of parallel data bus).                                                           |



