Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | 8962 | | Number of Logic Elements/Cells | 190000 | | Total RAM Bits | 13284352 | | Number of I/O | 544 | | Number of Gates | - | | Voltage - Supply | 1.12V ~ 1.18V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 1152-BBGA, FCBGA Exposed Pad | | Supplier Device Package | 1152-FBGA (35x35) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/5agxfa5h4f35i3g | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong | Symbol | Description | Minimum | Maximum | Unit | |----------------------------|--------------------------------|---------|---------|------| | V <sub>CCPLL_HPS</sub> | HPS PLL analog power supply | -0.50 | 3.25 | V | | V <sub>CC_AUX_SHARED</sub> | HPS auxiliary power supply | -0.50 | 3.25 | V | | I <sub>OUT</sub> | DC output current per pin | -25 | 40 | mA | | $T_{J}$ | Operating junction temperature | -55 | 125 | °C | | $T_{STG}$ | Storage temperature (no bias) | -65 | 150 | °C | # **Maximum Allowed Overshoot and Undershoot Voltage** During transitions, input signals may overshoot to the voltage listed in the following table and undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns. The maximum allowed overshoot duration is specified as a percentage of high time over the lifetime of the device. A DC signal is equivalent to 100% duty cycle. For example, a signal that overshoots to 4.00~V can only be at 4.00~V for $\sim 15\%$ over the lifetime of the device; for a device lifetime of 10 years, this amounts to 1.5~vears. ### Table 1-2: Maximum Allowed Overshoot During Transitions for Arria V Devices This table lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage of device lifetime. Arria V GX, GT, SX, and ST Device Datasheet **Altera Corporation** | Symbol | Description | Condition (V) | Overshoot Duration as % of High Time | Unit | |---------|-----------------------|---------------|--------------------------------------|------| | | | 3.8 | 100 | % | | | | 3.85 | 68 | % | | | | 3.9 | 45 | % | | | | 3.95 | 28 | % | | | | 4 | 15 | % | | | | 4.05 | 13 | % | | | | 4.1 | 11 | % | | | | 4.15 | 9 | % | | Vi (AC) | AC input voltage | 4.2 | 8 | % | | | (AC) AC input voltage | 4.25 | 7 | % | | | | 4.3 | 5.4 | % | | | | 4.35 | 3.2 | % | | | | 4.4 | 1.9 | % | | | | 4.45 | 1.1 | % | | | | 4.5 | 0.6 | % | | | | 4.55 | 0.4 | % | | | | 4.6 | 0.2 | % | # **Recommended Operating Conditions** This section lists the functional operation limits for the AC and DC parameters for Arria V devices. # **Recommended Operating Conditions** # Table 1-3: Recommended Operating Conditions for Arria V Devices This table lists the steady-state voltage values expected from Arria V devices. Power supply ramps must all be strictly monotonic, without plateaus. Altera Corporation Arria V GX, GT, SX, and ST Device Datasheet | Symbol | Description | Condition | Minimum <sup>(7)</sup> | Typical | Maximum <sup>(7)</sup> | Unit | |----------------------------|-------------------------------------|-----------|------------------------|---------|------------------------|------| | V <sub>CC_AUX_SHARED</sub> | HPS<br>auxiliary<br>power<br>supply | _ | 2.375 | 2.5 | 2.625 | V | #### **Related Information** **Recommended Operating Conditions on page 1-4** Provides the steady-state voltage values for the FPGA portion of the device. #### **DC Characteristics** #### **Supply Current and Power Consumption** Altera offers two ways to estimate power for your design—the Excel-based Early Power Estimator (EPE) and the Quartus® Prime PowerPlay Power Analyzer feature. Use the Excel-based EPE before you start your design to estimate the supply current for your design. The EPE provides a magnitude estimate of the device power because these currents vary greatly with the resources you use. The Quartus Prime PowerPlay Power Analyzer provides better quality estimates based on the specifics of the design after you complete place-and-route. The PowerPlay Power Analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, when combined with detailed circuit models, yields very accurate power estimates. #### Related Information - PowerPlay Early Power Estimator User Guide Provides more information about power estimation tools. - PowerPlay Power Analysis chapter, Quartus Prime Handbook Provides more information about power estimation tools. Altera Corporation Arria V GX, GT, SX, and ST Device Datasheet AV-51002 2017.02.10 <sup>&</sup>lt;sup>(7)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements. | Parameter | Symbol | Condition | | V <sub>CCIO</sub> (V) | | | | | | | | | | | | |------------------------|-------------------|-----------|-----|-----------------------|-------|-------|------|------|-----|-----|-----|-----|-----|-----|------| | | | | 1.2 | | 1.5 | | 1.8 | | 2.5 | | 3.0 | | 3.3 | | Unit | | | | | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | | | Bus-hold<br>trip point | V <sub>TRIP</sub> | _ | 0.3 | 0.9 | 0.375 | 1.125 | 0.68 | 1.07 | 0.7 | 1.7 | 0.8 | 2 | 0.8 | 2 | V | ### **OCT Calibration Accuracy Specifications** If you enable on-chip termination (OCT) calibration, calibration is automatically performed at power up for I/Os connected to the calibration block. ### Table 1-8: OCT Calibration Accuracy Specifications for Arria V Devices Calibration accuracy for the calibrated on-chip series termination ( $R_S$ OCT) and on-chip parallel termination ( $R_T$ OCT) are applicable at the moment of calibration. When process, voltage, and temperature (PVT) conditions change after calibration, the tolerance may change. | Symbol | Description | Condition (V) | Ca | libration Accura | су | Unit | |---------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|------------|------------------|------------|-------| | Syllibol | Description | Condition (v) | −I3, −C4 | −I5, −C5 | -C6 | Offic | | 25- $\Omega$ R <sub>S</sub> | Internal series termination with calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 | ±15 | ±15 | ±15 | % | | 50-Ω R <sub>S</sub> | Internal series termination with calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 | ±15 | ±15 | ±15 | % | | 34- $\Omega$ and 40- $\Omega$ $R_S$ | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting) $V_{CCIO} = 1.5, 1.35, 1.25, 1.2$ | | ±15 | ±15 | ±15 | % | | 48- $\Omega$ , 60- $\Omega$ , and 80- $\Omega$ R <sub>S</sub> | Internal series termination with calibration (48- $\Omega$ , 60- $\Omega$ , and 80- $\Omega$ setting) | $V_{CCIO} = 1.2$ | ±15 | ±15 | ±15 | % | | 50-Ω R <sub>T</sub> | Internal parallel termination with calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 2.5, 1.8, 1.5, 1.2 | -10 to +40 | -10 to +40 | -10 to +40 | % | | 20- $\Omega$ , 30- $\Omega$ , 40- $\Omega$ ,60- $\Omega$ , and 120- $\Omega$ R <sub>T</sub> | Internal parallel termination with calibration (20- $\Omega$ , 30- $\Omega$ , 40- $\Omega$ , 60- $\Omega$ , and 120- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35, 1.25 | -10 to +40 | -10 to +40 | -10 to +40 | % | Altera Corporation Arria V GX, GT, SX, and ST Device Datasheet | I/O Standard | V <sub>IL(DC)</sub> (V) | | V <sub>IH(DC)</sub> (V) | | V <sub>IL(AC)</sub> (V) | V <sub>IH(AC)</sub> (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | I <sub>OL</sub> <sup>(14)</sup> | I <sub>OH</sub> <sup>(14)</sup> (mA) | | |---------------------|-------------------------|-------------------------|-------------------------|--------------------------|-------------------------|-------------------------|------------------------|-------------------------------|---------------------------------|--------------------------------------|--| | i/O Standard | Min | Min Max Min M | | Max | Max | Min | Max | Min | (mA) | .он ( | | | HSTL-15<br>Class II | _ | V <sub>REF</sub> – 0.1 | $V_{REF} + 0.1$ | _ | V <sub>REF</sub> - 0.2 | $V_{REF} + 0.2$ | 0.4 | V <sub>CCIO</sub> - 0.4 | 16 | -16 | | | HSTL-12<br>Class I | -0.15 | V <sub>REF</sub> - 0.08 | $V_{REF} + 0.08$ | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> – 0.15 | $V_{REF} + 0.15$ | $0.25 \times V_{CCIO}$ | $0.75 \times V_{\text{CCIO}}$ | 8 | -8 | | | HSTL-12<br>Class II | -0.15 | V <sub>REF</sub> - 0.08 | $V_{REF} + 0.08$ | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> – 0.15 | $V_{REF} + 0.15$ | $0.25 \times V_{CCIO}$ | $0.75 \times V_{\text{CCIO}}$ | 16 | -16 | | | HSUL-12 | _ | V <sub>REF</sub> - 0.13 | $V_{REF} + 0.13$ | _ | V <sub>REF</sub> - 0.22 | $V_{REF} + 0.22$ | $0.1 \times V_{CCIO}$ | $0.9 \times V_{CCIO}$ | _ | _ | | ### Differential SSTL I/O Standards Table 1-17: Differential SSTL I/O Standards for Arria V Devices | I/O Standard | V <sub>CCIO</sub> (V) | | | V <sub>SWING(DC)</sub> (V) | | | $V_{X(AC)}(V)$ | | V <sub>SWING(AC)</sub> (V) | | | |------------------------|-----------------------|------|-------|----------------------------|-------------------------|------------------------------|----------------------|---------------------------------|-----------------------------------------------|---------------------------|--| | i, o Standard | Min | Тур | Max | Min | Max | Min | Тур | Max | Min | Max | | | SSTL-2<br>Class I, II | 2.375 | 2.5 | 2.625 | 0.3 | $V_{\rm CCIO} + 0.6$ | $V_{\rm CCIO}/2 - 0.2$ | _ | V <sub>CCIO</sub> /2<br>+ 0.2 | 0.62 | $V_{\rm CCIO} + 0.6$ | | | SSTL-18<br>Class I, II | 1.71 | 1.8 | 1.89 | 0.25 | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2 - 0.175 | _ | V <sub>CCIO</sub> /2<br>+ 0.175 | 0.5 | $V_{\rm CCIO}$ + 0.6 | | | SSTL-15<br>Class I, II | 1.425 | 1.5 | 1.575 | 0.2 | (15) | V <sub>CCIO</sub> /2 - 0.15 | _ | V <sub>CCIO</sub> /2<br>+ 0.15 | 2(V <sub>IH(AC)</sub> –<br>V <sub>REF</sub> ) | $2(V_{IL(AC)} - V_{REF})$ | | | SSTL-135 | 1.283 | 1.35 | 1.45 | 0.18 | (15) | V <sub>CCIO</sub> /2 – 0.15 | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2<br>+ 0.15 | 2(V <sub>IH(AC)</sub> –<br>V <sub>REF</sub> ) | $2(V_{IL(AC)} - V_{REF})$ | | To meet the $I_{OL}$ and $I_{OH}$ specifications, you must set the current strength settings accordingly. For example, to meet the SSTL15CI specification (8 mA), you should set the current strength settings to 8 mA. Setting at lower current strength may not meet the $I_{OL}$ and $I_{OH}$ specifications in the datasheet. Altera Corporation Arria V GX, GT, SX, and ST Device Datasheet The maximum value for $V_{SWING(DC)}$ is not defined. However, each single-ended signal needs to be within the respective single-ended limits ( $V_{IH(DC)}$ and $V_{IL(DC)}$ ). # **Transceiver Specifications for Arria V GT and ST Devices** Table 1-26: Reference Clock Specifications for Arria V GT and ST Devices | Symbol/Description | Condition | Tran | sceiver Speed Gra | ide 3 | Unit | |--------------------------------------------|----------------------------------------------------------|-----------------|-------------------|---------------------------------|----------------| | 3ymbol/Description | Condition | Min | Тур | Max | Offic | | Supported I/O standards | 1.2 V PCML, 1.4 VPCML, | 1.5 V PCML, 2.5 | V PCML, Differe | ential LVPECL <sup>(40)</sup> , | HCSL, and LVDS | | Input frequency from REFCLK input pins | _ | 27 | _ | 710 | MHz | | Rise time | Measure at ±60 mV of differential signal <sup>(41)</sup> | _ | _ | 400 | ps | | Fall time | Measure at ±60 mV of differential signal <sup>(41)</sup> | _ | _ | 400 | ps | | Duty cycle | _ | 45 | _ | 55 | % | | Peak-to-peak differential input voltage | _ | 200 | _ | 300 <sup>(42)</sup> /2000 | mV | | Spread-spectrum modulating clock frequency | PCI Express (PCIe) | 30 | _ | 33 | kHz | | Spread-spectrum downspread | PCIe | _ | 0 to -0.5% | _ | _ | | On-chip termination resistors | _ | _ | 100 | _ | Ω | | V <sub>ICM</sub> (AC coupled) | _ | _ | 1.2 | _ | V | | V <sub>ICM</sub> (DC coupled) | HCSL I/O standard for the PCIe reference clock | 250 | _ | 550 | mV | Send Feedback <sup>(40)</sup> Differential LVPECL signal levels must comply to the minimum and maximum peak-to-peak differential input voltage specified in this table. <sup>(41)</sup> REFCLK performance requires to meet transmitter REFCLK phase noise specification. <sup>(42)</sup> The maximum peak-to peak differential input voltage of 300 mV is allowed for DC coupled link. # CTLE Response at Data Rates ≤ 3.25 Gbps across Supported AC Gain and DC Gain Figure 1-3: CTLE Response at Data Rates ≤ 3.25 Gbps across Supported AC Gain and DC Gain for Arria V GX, GT, SX, and ST Devices Altera Corporation Arria V GX, GT, SX, and ST Device Datasheet | Symbol | V <sub>OD</sub> Setting <sup>(58)</sup> | V <sub>OD</sub> Value (mV) | V <sub>OD</sub> Setting <sup>(58)</sup> | V <sub>OD</sub> Value (mV) | |--------|-----------------------------------------|----------------------------|-----------------------------------------|----------------------------| | | 25 | 500 | 53 | 1060 | | | 26 | 520 | 54 | 1080 | | | 27 | 540 | 55 | 1100 | | | 28 | 560 | 56 | 1120 | | | 29 | 580 | 57 | 1140 | | | 30 | 600 | 58 | 1160 | | | 31 | 620 | 59 | 1180 | | | 32 | 640 | 60 | 1200 | | | 33 | 660 | | | ### **Transmitter Pre-Emphasis Levels** The following table lists the simulation data on the transmitter pre-emphasis levels in dB for the first post tap under the following conditions: - Low-frequency data pattern—five 1s and five 0s - Data rate—2.5 Gbps The levels listed are a representation of possible pre-emphasis levels under the specified conditions only and the pre-emphasis levels may change with data pattern and data rate. Arria V devices only support 1st post tap pre-emphasis with the following conditions: - The 1st post tap pre-emphasis settings must satisfy $|B| + |C| \le 60$ where $|B| = V_{OD}$ setting with termination value, $R_{TERM} = 100 \Omega$ and |C| = 1st post tap pre-emphasis setting. - |B| |C| > 5 for data rates < 5 Gbps and |B| |C| > 8.25 for data rates > 5 Gbps. - $(V_{MAX}/V_{MIN} 1)\% < 600\%$ , where $V_{MAX} = |B| + |C|$ and $V_{MIN} = |B| |C|$ . Exception for PCIe Gen2 design: $V_{OD}$ setting = 43 and pre-emphasis setting = 19 are allowed for PCIe Gen2 design with transmit de-emphasis – 6dB setting (pipe\_txdeemp = 1'b0) using Altera PCIe Hard IP and PIPE IP cores. Arria V GX, GT, SX, and ST Device Datasheet <sup>(58)</sup> Convert these values to their binary equivalent form if you are using the dynamic reconfiguration mode for PMA analog controls. | Protocol | Sub-protocol | Data Rate (Mbps) | | | | | |--------------------------------------|-------------------|-----------------------------------------------------------------------------------------------|--|--|--|--| | | CPRI E6LV | 614.4 | | | | | | | CPRI E6HV | 614.4 | | | | | | | CPRI E6LVII | 614.4 | | | | | | | CPRI E12LV | 1,228.8 | | | | | | | CPRI E12HV | 1,228.8 | | | | | | | CPRI E12LVII | 1,228.8 | | | | | | Common Public Radio Interface (CPRI) | CPRI E24LV | 2,457.6 | | | | | | | CPRI E24LVII | 2,457.6 | | | | | | | CPRI E30LV | 3,072 | | | | | | | CPRI E30LVII | 3,072 | | | | | | | CPRI E48LVII | 4,915.2 | | | | | | | CPRI E60LVII | 6,144 | | | | | | | CPRI E96LVIII(60) | 9,830.4 | | | | | | Gbps Ethernet (GbE) | GbE 1250 | 1,250 | | | | | | | OBSAI 768 | 768 | | | | | | OBSAI | OBSAI 1536 | 1,536 | | | | | | OBSAI | OBSAI 3072 | 3,072 | | | | | | | OBSAI 6144 | 614.4 614.4 1,228.8 1,228.8 2,457.6 2,457.6 3,072 3,072 4,915.2 6,144 9,830.4 1,250 768 1,536 | | | | | | | SDI 270 SD | 270 | | | | | | Serial digital interface (SDI) | SDI 1485 HD | 1,485 | | | | | | | SDI 2970 3G | 2,970 | | | | | Altera Corporation Arria V GX, GT, SX, and ST Device Datasheet <sup>(60)</sup> You can achieve compliance with TX channel restriction of one HSSI channel per six-channel transceiver bank. | | Symbol | Condition | | −I3, −C4 | | | −l5, −C5 | | | -C6 | | Unit | |------------------|-----------------------------------------------------------|------------------------------------------------------|------|----------|-------|------|----------|-------|------|-----|-------|-------| | | Зупівої | Condition | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Offic | | | TCCS | True Differential I/O<br>Standards | _ | _ | 150 | _ | _ | 150 | _ | _ | 150 | ps | | | 1003 | Emulated Differential I/O Standards | | _ | 300 | _ | _ | 300 | _ | _ | 300 | ps | | | True Differential I/O<br>Standards - f <sub>HSDRDPA</sub> | SERDES factor J =3 to 10 <sup>(76)</sup> | 150 | _ | 1250 | 150 | _ | 1250 | 150 | _ | 1050 | Mbps | | | (data rate) | SERDES factor $J \ge 8$ with DPA <sup>(76)(78)</sup> | 150 | _ | 1600 | 150 | _ | 1500 | 150 | _ | 1250 | Mbps | | Receiver | | SERDES factor J = 3<br>to 10 | (77) | _ | (83) | (77) | _ | (83) | (77) | _ | (83) | Mbps | | | f <sub>HSDR</sub> (data rate) | SERDES factor J = 1<br>to 2, uses DDR<br>registers | (77) | _ | (79) | (77) | _ | (79) | (77) | _ | (79) | Mbps | | DPA Mode | DPA run length | _ | _ | _ | 10000 | _ | _ | 10000 | _ | _ | 10000 | UI | | Soft-CDR<br>Mode | Soft-CDR ppm tolerance | _ | _ | _ | 300 | _ | _ | 300 | _ | _ | 300 | ±ppm | | Non-DPA<br>Mode | Sampling Window | _ | _ | _ | 300 | _ | _ | 300 | _ | _ | 300 | ps | You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported. | Symbol | Description | Min | Тур | Max | Unit | |-------------------|----------------------|------------------------------------------------------|-----|-----|------| | $T_{ m din\_end}$ | Input data valid end | $(2 + R_{delay}) \times T_{qspi\_clk} - 1.21^{(85)}$ | _ | _ | ns | ### Figure 1-8: Quad SPI Flash Timing Diagram This timing diagram illustrates clock polarity mode 0 and clock phase mode 0. #### **Related Information** Quad SPI Flash Controller Chapter, Arria V Hard Processor System Technical Reference Manual Provides more information about Rdelay. ### **SPI Timing Characteristics** Table 1-52: SPI Master Timing Requirements for Arria V Devices The setup and hold times can be used for Texas Instruments SSP mode and National Semiconductor Microwire mode. | Symbol | Description | Min | Max | Unit | |-----------|-------------------------------------------|-----------|-----|------| | $T_{clk}$ | CLK clock period | 16.67 | _ | ns | | $T_{su}$ | SPI Master-in slave-out (MISO) setup time | 8.35 (86) | _ | ns | <sup>&</sup>lt;sup>(85)</sup> R<sub>delay</sub> is set by programming the register qspiregs.rddatacap. For the SoC EDS software version 13.1 and later, Altera provides automatic Quad SPI calibration in the preloader. For more information about R<sub>delay</sub>, refer to the Quad SPI Flash Controller chapter in the Arria V Hard Processor System Technical Reference Manual. Arria V GX, GT, SX, and ST Device Datasheet **Altera Corporation** Figure 1-19: NAND Data Write Timing Diagram # **FPP Configuration Timing** ### DCLK-to-DATA[] Ratio (r) for FPP Configuration Fast passive parallel (FPP) configuration requires a different DCLK-to-DATA[] ratio when you turn on encryption or the compression feature. Depending on the DCLK-to-DATA[] ratio, the host must send a DCLK frequency that is r times the DATA[] rate in byte per second (Bps) or word per second (Wps). For example, in FPP ×16 where the r is 2, the DCLK frequency must be 2 times the DATA[] rate in Wps. Table 1-65: DCLK-to-DATA[] Ratio for Arria V Devices | Configuration Scheme | Encryption | Compression | DCLK-to-DATA[] Ratio (r) | |----------------------|------------|-------------|--------------------------| | | Off | Off | 1 | | FPP (8-bit wide) | On | Off | 1 | | TTT (0-bit wide) | Off | On | 2 | | | On | On | 2 | | | Off | Off | 1 | | FPP (16-bit wide) | On | Off | 2 | | TTT (10-bit wide) | Off | On | 4 | | | On | On | 4 | ### FPP Configuration Timing when DCLK-to-DATA[] = 1 When you enable decompression or the design security feature, the DCLK-to-DATA[] ratio varies for FPP $\times 8$ and FPP $\times 16$ . For the respective DCLK-to-DATA[] ratio, refer to the DCLK-to-DATA[] Ratio for Arria V Devices table. Table 1-66: FPP Timing Parameters When DCLK-to-DATA[] Ratio is 1 for Arria V Devices | Symbol | Parameter | Minimum | Maximum | Unit | |---------------------|------------------------------|---------|---------|------| | $t_{CF2CD}$ | nconfig low to conf_done low | _ | 600 | ns | | t <sub>CF2ST0</sub> | nconfig low to nstatus low | _ | 600 | ns | | $t_{\mathrm{CFG}}$ | nconfig low pulse width | 2 | _ | μs | Arria V GX, GT, SX, and ST Device Datasheet **Altera Corporation** | Date | Version | Changes | |---------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | December 2015 | 2015.12.16 | Updated Quad Serial Peripheral Interface (SPI) Flash Timing Requirements for Arria V Devices table. | | | | <ul> <li>Updated F<sub>clk</sub>, T<sub>dutycycle</sub>, and T<sub>dssfrst</sub> specifications.</li> <li>Added T<sub>qspi_clk</sub>, T<sub>din_start</sub>, and T<sub>din_end</sub> specifications.</li> <li>Removed T<sub>dinmax</sub> specifications.</li> <li>Updated the minimum specification for T<sub>clk</sub> to 16.67 ns and removed the maximum specification in SPI Master Timing Requirements for Arria V Devices table.</li> <li>Updated Secure Digital (SD)/MultiMediaCard (MMC) Timing Requirements for Arria V Devices table.</li> <li>Updated T<sub>clk</sub> to T<sub>sdmmc_clk_out</sub> symbol.</li> <li>Updated T<sub>sdmmc_clk_out</sub> and T<sub>d</sub> specifications.</li> <li>Added T<sub>sdmmc_clk</sub>, T<sub>su</sub>, and T<sub>h</sub> specifications.</li> <li>Removed T<sub>dinmax</sub> specifications.</li> <li>Updated the following diagrams:</li> <li>Quad SPI Flash Timing Diagram</li> <li>SD/MMC Timing Diagram</li> <li>Updated configuration .rbf sizes for Arria V devices.</li> <li>Changed instances of Quartus II to Quartus Prime.</li> </ul> | # **Arria V GZ Device Datasheet** 2 2017.02.10 AV-51002 This document covers the electrical and switching characteristics for Arria V GZ devices. Electrical characteristics include operating conditions and power consumption. Switching characteristics include transceiver specifications, core, and periphery performance. This document also describes I/O timing, including programmable I/O element (IOE) delay and programmable output buffer delay. #### **Related Information** Arria V Device Overview For information regarding the densities and packages of devices in the Arria V GZ family. # **Electrical Characteristics** # **Operating Conditions** When you use Arria V GZ devices, they are rated according to a set of defined parameters. To maintain the highest possible performance and reliability of Arria V GZ devices, you must consider the operating requirements described in this datasheet. Arria V GZ devices are offered in commercial and industrial temperature grades. Commercial devices are offered in -3 (fastest) and -4 core speed grades. Industrial devices are offered in -3L and -4 core speed grades. Arria V GZ devices are offered in -2 and -3 transceiver speed grades. ### Table 2-1: Commercial and Industrial Speed Grade Offering for Arria V GZ Devices C = Commercial temperature grade; I = Industrial temperature grade. © 2017 Intel Corporation. All rights reserved. Intel, the Intel logo, Altera, Arria, Cyclone, Enpirion, MAX, NIOS, Quartus and Stratix words and logos are trademarks of Intel Corporation in the US and/or other countries. Other marks and brands may be claimed as the property of others. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services. ISO 9001:2008 Registered Table 2-19: Differential SSTL I/O Standards for Arria V GZ Devices | I/O Standard | V <sub>CCIO</sub> (V) | | V <sub>SWING</sub> | $V_{SWING(DC)}(V)$ $V_{X(AC)}(V)$ | | | | V <sub>SWING(AC)</sub> (V) | | | |-------------------------|-----------------------|------|--------------------|-----------------------------------|-------------------------|---------------------------------|----------------------|---------------------------------|-----------------------------------------------|--------------------------------------------| | i/O Standard | Min | Тур | Max | Min | Max | Min | Тур | Max | Min | Max | | SSTL-2 Class I,<br>II | 2.375 | 2.5 | 2.625 | 0.3 | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2<br>- 0.2 | _ | V <sub>CCIO</sub> /2<br>+ 0.2 | 0.62 | V <sub>CCIO</sub> + 0.6 | | SSTL-18 Class I,<br>II | 1.71 | 1.8 | 1.89 | 0.25 | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2<br>- 0.175 | _ | V <sub>CCIO</sub> /2<br>+ 0.175 | 0.5 | V <sub>CCIO</sub> + 0.6 | | SSTL-15 Class I,<br>II | 1.425 | 1.5 | 1.575 | 0.2 | (127) | V <sub>CCIO</sub> /2<br>- 0.15 | _ | V <sub>CCIO</sub> /2<br>+ 0.15 | 0.35 | _ | | SSTL-135<br>Class I, II | 1.283 | 1.35 | 1.45 | 0.2 | (127) | V <sub>CCIO</sub> /2<br>- 0.15 | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2<br>+ 0.15 | 2(V <sub>IH(AC)</sub><br>- V <sub>REF</sub> ) | 2(V <sub>IL(AC)</sub> - V <sub>REF</sub> ) | | SSTL-125<br>Class I, II | 1.19 | 1.25 | 1.31 | 0.18 | (127) | V <sub>CCIO</sub> /2<br>- 0.15 | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2<br>+ 0.15 | 2(V <sub>IH(AC)</sub><br>- V <sub>REF</sub> ) | _ | | SSTL-12<br>Class I, II | 1.14 | 1.2 | 1.26 | 0.18 | _ | V <sub>REF</sub><br>-0.15 | V <sub>CCIO</sub> /2 | V <sub>REF</sub><br>+ 0.15 | -0.30 | 0.30 | Table 2-20: Differential HSTL and HSUL I/O Standards for Arria V GZ Devices | I/O Standard | V <sub>CCIO</sub> (V) | | V <sub>DIF</sub> | <sub>(DC)</sub> (V) | V <sub>X(AC)</sub> (V) | | V <sub>CM(DC)</sub> (V) | | | V <sub>DIF(AC)</sub> (V) | | | | |------------------------|-----------------------|-----|------------------|---------------------|------------------------|------|-------------------------|------|------|--------------------------|------|-----|-----| | 1/O Standard | Min | Тур | Max | Min | Max | Min | Тур | Max | Min | Тур | Max | Min | Max | | HSTL-18 Class<br>I, II | 1.71 | 1.8 | 1.89 | 0.2 | _ | 0.78 | _ | 1.12 | 0.78 | _ | 1.12 | 0.4 | _ | | HSTL-15 Class<br>I, II | 1.425 | 1.5 | 1.575 | 0.2 | _ | 0.68 | _ | 0.9 | 0.68 | _ | 0.9 | 0.4 | _ | Altera Corporation Arria V GZ Device Datasheet The maximum value for $V_{SWING(DC)}$ is not defined. However, each single-ended signal needs to be within the respective single-ended limits ( $V_{IH(DC)}$ and $V_{IL(DC)}$ ). # **Typical VOD Settings** Table 2-32: Typical $V_{OD}$ Setting for Arria V GZ Channel, TX Termination = 100 $\Omega$ The tolerance is +/-20% for all VOD settings except for settings 2 and below. | Symbol | V <sub>OD</sub> Setting | V <sub>OD</sub> Value (mV) | V <sub>OD</sub> Setting | V <sub>OD</sub> Value (mV) | |-----------------------------------------------|-------------------------|----------------------------|-------------------------|----------------------------| | | 0 (166) | 0 | 32 | 640 | | | 1 <sup>(166)</sup> | 20 | 33 | 660 | | | 2(166) | 40 | 34 | 680 | | | 3 <sup>(166)</sup> | 60 | 35 | 700 | | | 4 <sup>(166)</sup> | 80 | 36 | 720 | | | 5 <sup>(166)</sup> | 100 | 37 | 740 | | | 6 | 120 | 38 | 760 | | $ m V_{OD}$ differential peak to peak typical | 7 | 140 | 39 | 780 | | | 8 | 160 | 40 | 800 | | | 9 | 180 | 41 | 820 | | | 10 | 200 | 42 | 840 | | | 11 | 220 | 43 | 860 | | | 12 | 240 | 44 | 880 | | | 13 | 260 | 45 | 900 | | | 14 | 280 | 46 | 920 | Altera Corporation Arria V GZ Device Datasheet <sup>(166)</sup> If TX termination resistance = 100 Ω, this VOD setting is illegal. | Description | Min | Тур | Max | Unit | |-----------------------|-------|-------|-------|------| | Diode ideality factor | 1.006 | 1.008 | 1.010 | _ | # **Periphery Performance** I/O performance supports several system interfaces, such as the **LVDS** high-speed I/O interface, external memory interface, and the **PCI/PCI-X** bus interface. General-purpose I/O standards such as 3.3-, 2.5-, 1.8-, and 1.5-**LVTTL/LVCMOS** are capable of a typical 167 MHz and 1.2-**LVCMOS** at 100 MHz interfacing frequency with a 10 pF load. **Note:** The actual achievable frequency depends on design- and system-specific factors. Ensure proper timing closure in your design and perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system. ### **High-Speed I/O Specification** ### **High-Speed Clock Specifications** ### Table 2-39: High-Speed Clock Specifications for Arria V GZ Devices When J = 3 to 10, use the serializer/deserializer (SERDES) block. When J = 1 or 2, bypass the SERDES block. For LVDS applications, you must use the PLLs in integer PLL mode. Arria V GZ devices support the following output standards using true LVDS output buffer types on all I/O banks. - True RSDS output standard with data rates of up to 230 Mbps - True mini-LVDS output standard with data rates of up to 340 Mbps Altera Corporation Arria V GZ Device Datasheet Figure 2-4: LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate ≥ 1.25 Gbps Table 2-45: LVDS Soft-CDR/DPA Sinusoidal Jitter Mask Values for a Data Rate ≥ 1.25 Gbps | Jitter Free | Sinusoidal Jitter (UI) | | |-------------|------------------------|--------| | F1 | 10,000 | 25.000 | | F2 | 17,565 | 25.000 | | F3 | 1,493,000 | 0.350 | | F4 | 50,000,000 | 0.350 | Arria V GZ Device Datasheet Altera Corporation | Date | Version | Changes | |---------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | June 2016 | 2016.06.20 | <ul> <li>Changed column heading from "Value" to "Maximum" in the "Pin Capacitance for Arria V GZ Devices" table.</li> <li>Changed the minimum supported data rate range values from "1000" to "2000" in the "ATX PLL Specifications for Arria V GZ Devices" table.</li> <li>Added the supported data rates for the following output standards using true LVDS output buffer types in the "High-Speed Clock Specifications for Arria V GZ Devices" table:</li> <li>True RSDS output standard: data rates of up to 230 Mbps</li> <li>True mini-LVDS output standard: data rates of up to 340 Mbps</li> </ul> | | December 2015 | 2015.12.16 | <ul> <li>Removed the CDR ppm tolerance specification from the "Receiver Specifications for Arria V GZ Devices" table.</li> <li>Removed transmitter rise and fall time specifications from the "Transmitter Specifications for Arria V GZ Devices" table.</li> <li>Changed the .rbf sizes in the "Uncompressed .rbf Sizes for Arria V GZ Devices" table.</li> <li>Added a footnote to the "Transmitter High-Speed I/O Specifications for Arria V GZ Devices" table.</li> </ul> | | June 2015 | 2015.06.16 | <ul> <li>Changed the conditions for the reference clock rise and fall time and added a note to the condition in the "Reference Clock Specifications for Arria V GZ Devices" table.</li> <li>Added a note to the "Minimum differential eye opening at receiver serial input pins" specification in the "Receiver Specifications for Arria V GZ Devices" table.</li> </ul> | | January 2015 | 2015.01.30 | <ul> <li>Added 240-Ω to the "OCT Calibration Accuracy Specifications for Arria V GZ Devices" table.</li> <li>Changed the CDR PPM tolerance spec in the "Receiver Specifications for Arria V GZ Devices" table.</li> <li>Added additional max data rate for fPLL in the "Fractional PLL Specifications for Arria V GZ Devices" table.</li> </ul> | Arria V GZ Device Datasheet Altera Corporation