#### Intel - 5AGXFA7H4F35I3 Datasheet





Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Obsolete                                                  |
|--------------------------------|-----------------------------------------------------------|
| Number of LABs/CLBs            | 11460                                                     |
| Number of Logic Elements/Cells | 242000                                                    |
| Total RAM Bits                 | 15470592                                                  |
| Number of I/O                  | 544                                                       |
| Number of Gates                | -                                                         |
| Voltage - Supply               | 1.12V ~ 1.18V                                             |
| Mounting Type                  | Surface Mount                                             |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                        |
| Package / Case                 | 1152-BBGA, FCBGA Exposed Pad                              |
| Supplier Device Package        | 1152-FBGA (35x35)                                         |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5agxfa7h4f35i3 |
|                                |                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Symbol | Description                                          | V <sub>CCIO</sub> (V) | Value | Unit |
|--------|------------------------------------------------------|-----------------------|-------|------|
|        |                                                      | 3.0                   | 0.189 |      |
|        |                                                      | 2.5                   | 0.208 | -    |
|        |                                                      | 1.8                   | 0.266 | -    |
| dR/dT  | OCT variation with temperature without recalibration | 1.5                   | 0.273 | %/°C |
|        |                                                      | 1.35                  | 0.200 |      |
|        |                                                      | 1.25                  | 0.200 | -    |
|        |                                                      | 1.2                   | 0.317 |      |

# **Pin Capacitance**

# Table 1-11: Pin Capacitance for Arria V Devices

| Symbol              | Description                                                  | Maximum | Unit |
|---------------------|--------------------------------------------------------------|---------|------|
| C <sub>IOTB</sub>   | Input capacitance on top/bottom I/O pins                     | 6       | pF   |
| C <sub>IOLR</sub>   | Input capacitance on left/right I/O pins                     | 6       | pF   |
| C <sub>OUTFB</sub>  | Input capacitance on dual-purpose clock output/feedback pins | 6       | pF   |
| C <sub>IOVREF</sub> | Input capacitance on V <sub>REF</sub> pins                   | 48      | pF   |

# **Hot Socketing**

# Table 1-12: Hot Socketing Specifications for Arria V Devices

| Symbol                    | Description                                     | Maximum | Unit |
|---------------------------|-------------------------------------------------|---------|------|
| I <sub>IOPIN (DC)</sub>   | DC current per I/O pin                          | 300     | μΑ   |
| I <sub>IOPIN (AC)</sub>   | AC current per I/O pin                          | 8(10)   | mA   |
| I <sub>XCVR-TX (DC)</sub> | DC current per transceiver transmitter (TX) pin | 100     | mA   |

#### Arria V GX, GT, SX, and ST Device Datasheet

**Altera Corporation** 



| Sumbol/Decovintion                                                                       | Condition                     | Transceiver Speed Grade 4 |                                               |     | Transceiver Speed Grade 6 |                                  |     | Unit |
|------------------------------------------------------------------------------------------|-------------------------------|---------------------------|-----------------------------------------------|-----|---------------------------|----------------------------------|-----|------|
| Symbol/Description                                                                       | Condition                     | Min                       | Тур                                           | Max | Min                       | Тур                              | Max | Onit |
| Minimum differential eye<br>opening at the receiver<br>serial input pins <sup>(30)</sup> | _                             | 100                       | _                                             | _   | 100                       | _                                | _   | mV   |
| V <sub>ICM</sub> (AC coupled)                                                            | _                             | _                         | 0.7/0.75/<br>0.8 <sup>(31)</sup>              | _   | _                         | 0.7/0.75/<br>0.8 <sup>(31)</sup> |     | mV   |
| V <sub>ICM</sub> (DC coupled)                                                            | $\leq 3.2 \text{Gbps}^{(32)}$ | 670                       | 700                                           | 730 | 670                       | 700                              | 730 | mV   |
|                                                                                          | 85- $\Omega$ setting          |                           | 85                                            | —   | _                         | 85                               | _   | Ω    |
| Differential on-chip                                                                     | 100- $\Omega$ setting         |                           | 100                                           | _   |                           | 100                              |     | Ω    |
| termination resistors                                                                    | 120-Ω setting                 |                           | 120                                           | —   |                           | 120                              |     | Ω    |
|                                                                                          | 150-Ω setting                 |                           | 150                                           | _   |                           | 150                              |     | Ω    |
| t <sub>LTR</sub> <sup>(33)</sup>                                                         |                               | _                         | _                                             | 10  | _                         | _                                | 10  | μs   |
| $t_{LTD}^{(34)}$                                                                         | _                             | 4                         | _                                             | _   | 4                         | _                                | _   | μs   |
| t <sub>LTD_manual</sub> <sup>(35)</sup>                                                  | _                             | 4                         | _                                             | —   | 4                         | _                                | _   | μs   |
| t <sub>LTR_LTD_manual</sub> <sup>(36)</sup>                                              |                               | 15                        | _                                             |     | 15                        |                                  |     | μs   |
| Programmable ppm<br>detector <sup>(37)</sup>                                             | _                             |                           | ±62.5, 100, 125, 200, 250, 300, 500, and 1000 |     |                           |                                  | ppm |      |

<sup>(30)</sup> The differential eye opening specification at the receiver input pins assumes that you have disabled the **Receiver Equalization** feature. If you enable the **Receiver Equalization** feature, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level.

(31) The AC coupled  $V_{ICM} = 700 \text{ mV}$  for Arria V GX and SX in PCIe mode only. The AC coupled  $V_{ICM} = 750 \text{ mV}$  for Arria V GT and ST in PCIe mode only.

<sup>(32)</sup> For standard protocol compliance, use AC coupling.

 $^{(33)}$  t<sub>LTR</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset.

 $^{(34)}$  t<sub>LTD</sub> is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high.

 $^{(35)}$  t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode.

 $t_{\text{LTR\_LTD\_manual}}$  is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode.



| Sumbol/Description                                                                 | Condition          | Transceiver Speed Grade 4 |     |     | Transceiver Speed Grade 6 |     |     | Unit |
|------------------------------------------------------------------------------------|--------------------|---------------------------|-----|-----|---------------------------|-----|-----|------|
| Symbol/Description                                                                 | Condition          | Min                       | Тур | Max | Min                       | Тур | Max | Unit |
| Inter-transceiver block<br>transmitter channel-to-<br>channel skew <sup>(39)</sup> | ×N PMA bonded mode | _                         | _   | 500 | _                         | _   | 500 | ps   |

#### Table 1-24: CMU PLL Specifications for Arria V GX and SX Devices

| Symbol/Description        | Transceiver Speed Grade 4 |        | Transceiver S | peed Grade 6 | Unit |  |
|---------------------------|---------------------------|--------|---------------|--------------|------|--|
| Symbol/Description        | Min                       | Мах    | Min           | Мах          | Onit |  |
| Supported data range      | 611                       | 6553.6 | 611           | 3125         | Mbps |  |
| fPLL supported data range | 611                       | 3125   | 611           | 3125         | Mbps |  |

# Table 1-25: Transceiver-FPGA Fabric Interface Specifications for Arria V GX and SX Devices

| Symbol/Description                  | Transceiver Spee | ed Grade 4 and 6 | Unit |  |
|-------------------------------------|------------------|------------------|------|--|
| Symbol/Description                  | Min              | Мах              | Unit |  |
| Interface speed (single-width mode) | 25               | 187.5            | MHz  |  |
| Interface speed (double-width mode) | 25               | 163.84           | MHz  |  |

#### **Related Information**

- CTLE Response at Data Rates > 3.25 Gbps across Supported AC Gain and DC Gain on page 1-35
- CTLE Response at Data Rates  $\leq$  3.25 Gbps across Supported AC Gain and DC Gain on page 1-36
- Arria V GT, GX, ST, and SX Device Family Pin Connection Guidelines Provides more information about the power supply connection for different data rates.



<sup>&</sup>lt;sup>(39)</sup> This specification is only applicable to channels on one side of the device across two transceiver banks.

# CTLE Response at Data Rates ≤ 3.25 Gbps across Supported AC Gain and DC Gain

#### Figure 1-3: CTLE Response at Data Rates ≤ 3.25 Gbps across Supported AC Gain and DC Gain for Arria V GX, GT, SX, and ST Devices





| Symbol                                         | Parameter                                                              | Condition                     | Min    | Тур     | Мах        | Unit      |
|------------------------------------------------|------------------------------------------------------------------------|-------------------------------|--------|---------|------------|-----------|
| <b>t</b> (67)(71)                              | Period jitter for dedicated clock output                               | $F_{OUT} \ge 100 \text{ MHz}$ | _      |         | 175        | ps (p-p)  |
| t <sub>CASC_OUTPJ_DC</sub> <sup>(67)(71)</sup> | in cascaded PLLs                                                       | F <sub>OUT</sub> < 100 MHz    | _      |         | 17.5       | mUI (p-p) |
| t <sub>DRIFT</sub>                             | Frequency drift after PFDENA is disabled for a duration of 100 $\mu s$ |                               | _      | _       | ±10        | %         |
| dK <sub>BIT</sub>                              | Bit number of Delta Sigma Modulator<br>(DSM)                           | _                             | 8      | 24      | 32         | bits      |
| k <sub>VALUE</sub>                             | Numerator of fraction                                                  |                               | 128    | 8388608 | 2147483648 |           |
| f <sub>RES</sub>                               | Resolution of VCO frequency                                            | $f_{INPFD} = 100 \text{ MHz}$ | 390625 | 5.96    | 0.023      | Hz        |

## **Related Information**

Memory Output Clock Jitter Specifications on page 1-57

Provides more information about the external memory interface clock output jitter specifications.

- Upstream PLL: 0.59 MHz ≤ Upstream PLL BW < 1 MHz
- Downstream PLL: Downstream PLL BW > 2 MHz



<sup>&</sup>lt;sup>(71)</sup> The cascaded PLL specification is only applicable with the following conditions:

# **HPS Clock Performance**

## Table 1-48: HPS Clock Performance for Arria V Devices

| Symbol/Description                       | -I3  | -C4 | –C5, –I5 | -C6 | Unit |
|------------------------------------------|------|-----|----------|-----|------|
| mpu_base_clk (microprocessor unit clock) | 1050 | 925 | 800      | 700 | MHz  |
| main_base_clk (L3/L4 interconnect clock) | 400  | 400 | 400      | 350 | MHz  |
| h2f_user0_clk                            | 100  | 100 | 100      | 100 | MHz  |
| h2f_user1_clk                            | 100  | 100 | 100      | 100 | MHz  |
| h2f_user2_clk                            | 200  | 200 | 200      | 160 | MHz  |

# **HPS PLL Specifications**

#### **HPS PLL VCO Frequency Range**

#### Table 1-49: HPS PLL VCO Frequency Range for Arria V Devices

| Description | Speed Grade   | Minimum | Maximum | Unit |
|-------------|---------------|---------|---------|------|
|             | -C5, -I5, -C6 | 320     | 1,600   | MHz  |
| VCO range   | -C4           | 320     | 1,850   | MHz  |
|             | -I3           | 320     | 2,100   | MHz  |

# **HPS PLL Input Clock Range**

The HPS PLL input clock range is 10 – 50 MHz. This clock range applies to both HPS\_CLK1 and HPS\_CLK2 inputs.

#### **Related Information**

### **Clock Select, Booting and Configuration chapter**

Provides more information about the clock range for different values of clock select (CSEL).



#### **HPS PLL Input Jitter**

Use the following equation to determine the maximum input jitter (peak-to-peak) the HPS PLLs can tolerate. The divide value (N) is the value programmed into the denominator field of the VCO register for each PLL. The PLL input reference clock is divided by this value. The range of the denominator is 1 to 64.

Maximum input jitter = Input clock period × Divide value (N) × 0.02

# Table 1-50: Examples of Maximum Input Jitter

| Input Reference Clock Period | Divide Value (N) | Maximum Jitter | Unit |
|------------------------------|------------------|----------------|------|
| 40 ns                        | 1                | 0.8            | ns   |
| 40 ns                        | 2                | 1.6            | ns   |
| 40 ns                        | 4                | 3.2            | ns   |

# **Quad SPI Flash Timing Characteristics**

# Table 1-51: Quad Serial Peripheral Interface (SPI) Flash Timing Requirements for Arria V Devices

| Symbol                 | Description                                        | Min  | Тур                      | Мах                                                  | Unit |
|------------------------|----------------------------------------------------|------|--------------------------|------------------------------------------------------|------|
| F <sub>clk</sub>       | SCLK_OUT clock frequency (External clock)          | —    | _                        | 108                                                  | MHz  |
| T <sub>qspi_clk</sub>  | QSPI_CLK clock period (Internal reference clock)   | 2.32 | _                        |                                                      | ns   |
| T <sub>dutycycle</sub> | SCLK_OUT duty cycle                                | 45   |                          | 55                                                   | %    |
| T <sub>dssfrst</sub>   | Output delay QSPI_SS valid before first clock edge |      | 1/2 cycle of<br>SCLK_OUT |                                                      | ns   |
| T <sub>dsslst</sub>    | Output delay QSPI_SS valid after last clock edge   | -1   |                          | 1                                                    | ns   |
| T <sub>dio</sub>       | I/O data output delay                              | -1   |                          | 1                                                    | ns   |
| T <sub>din_start</sub> | Input data valid start                             |      |                          | $(2 + R_{delay}) \times T_{qspi\_clk} - 7.52^{(85)}$ | ns   |



#### Figure 1-12: USB Timing Diagram



# Ethernet Media Access Controller (EMAC) Timing Characteristics

# Table 1-56: Reduced Gigabit Media Independent Interface (RGMII) TX Timing Requirements for Arria V Devices

| Symbol                        | Description                            | Min   | Тур | Max  | Unit |
|-------------------------------|----------------------------------------|-------|-----|------|------|
| T <sub>clk</sub> (1000Base-T) | TX_CLK clock period                    | _     | 8   | _    | ns   |
| T <sub>clk</sub> (100Base-T)  | TX_CLK clock period                    | —     | 40  |      | ns   |
| T <sub>clk</sub> (10Base-T)   | TX_CLK clock period                    | _     | 400 |      | ns   |
| T <sub>dutycycle</sub>        | TX_CLK duty cycle                      | 45    |     | 55   | %    |
| T <sub>d</sub>                | TX_CLK to TXD/TX_CTL output data delay | -0.85 |     | 0.15 | ns   |

#### Figure 1-13: RGMII TX Timing Diagram





| Symbol                          | Description                        | Min | Мах | Unit |
|---------------------------------|------------------------------------|-----|-----|------|
| T <sub>dh</sub> <sup>(89)</sup> | Data to write enable hold time     | 5   | —   | ns   |
| T <sub>cea</sub>                | Chip enable to data access time    |     | 25  | ns   |
| T <sub>rea</sub>                | Read enable to data access time    |     | 16  | ns   |
| T <sub>rhz</sub>                | Read enable to data high impedance |     | 100 | ns   |
| T <sub>rr</sub>                 | Ready to read enable low           | 20  |     | ns   |

# Figure 1-17: NAND Command Latch Timing Diagram





#### **Related Information**

- PS Configuration Timing on page 1-81
- AS Configuration Timing

Provides the AS configuration timing waveform.

# **DCLK Frequency Specification in the AS Configuration Scheme**

#### Table 1-69: DCLK Frequency Specification in the AS Configuration Scheme

This table lists the internal clock frequency specification for the AS configuration scheme. The DCLK frequency specification applies when you use the internal oscillator as the configuration clock source. The AS multi-device configuration scheme does not support DCLK frequency of 100 MHz.

| Parameter                                  | Minimum | Typical | Maximum | Unit |
|--------------------------------------------|---------|---------|---------|------|
|                                            | 5.3     | 7.9     | 12.5    | MHz  |
| DCLK frequency in AS configuration scheme  | 10.6    | 15.7    | 25.0    | MHz  |
| Bellk frequency in AS configuration scheme | 21.3    | 31.4    | 50.0    | MHz  |
|                                            | 42.6    | 62.9    | 100.0   | MHz  |

# **PS Configuration Timing**

#### Table 1-70: PS Timing Parameters for Arria V Devices

| Symbol              | Parameter                    | Minimum | Maximum               | Unit |
|---------------------|------------------------------|---------|-----------------------|------|
| t <sub>CF2CD</sub>  | nCONFIG low to CONF_DONE low | _       | 600                   | ns   |
| t <sub>CF2ST0</sub> | nCONFIG low to nSTATUS low   |         | 600                   | ns   |
| t <sub>CFG</sub>    | nCONFIG low pulse width      | 2       | _                     | μs   |
| t <sub>STATUS</sub> | nSTATUS low pulse width      | 268     | 1506 <sup>(103)</sup> | μs   |
| t <sub>CF2ST1</sub> | nCONFIG high to nSTATUS high | _       | 1506(104)             | μs   |

 $<sup>^{(103)}\,</sup>$  You can obtain this value if you do not delay configuration by extending the <code>nCONFIG</code> or <code>nSTATUS</code> low pulse width.



<sup>&</sup>lt;sup>(104)</sup> You can obtain this value if you do not delay configuration by externally holding nSTATUS low.

# **Remote System Upgrades**

### Table 1-74: Remote System Upgrade Circuitry Timing Specifications for Arria V Devices

| Parameter                                 | Minimum | Unit |  |  |
|-------------------------------------------|---------|------|--|--|
| t <sub>RU_nCONFIG</sub> <sup>(110)</sup>  | 250     | ns   |  |  |
| t <sub>RU_nRSTIMER</sub> <sup>(111)</sup> | 250     | ns   |  |  |

#### **Related Information**

- **Remote System Upgrade State Machine** Provides more information about configuration reset (RU\_CONFIG) signal.
- User Watchdog Timer Provides more information about reset\_timer (RU\_nRSTIMER) signal.

# User Watchdog Internal Oscillator Frequency Specifications

# Table 1-75: User Watchdog Internal Oscillator Frequency Specifications for Arria V Devices

| Parameter                                   | Minimum | Typical | Maximum | Unit |  |
|---------------------------------------------|---------|---------|---------|------|--|
| User watchdog internal oscillator frequency | 5.3     | 7.9     | 12.5    | MHz  |  |

# I/O Timing

Altera offers two ways to determine I/O timing—the Excel-based I/O timing and the Quartus Prime Timing Analyzer.

Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis.





<sup>&</sup>lt;sup>(110)</sup> This is equivalent to strobing the reconfiguration input of the ALTREMOTE\_UPDATE IP core high for the minimum timing specification.

<sup>&</sup>lt;sup>(111)</sup> This is equivalent to strobing the reset timer input of the ALTREMOTE\_UPDATE IP core high for the minimum timing specification.

#### 2-4 Recommended Operating Conditions

The maximum allowed overshoot duration is specified as a percentage of high time over the lifetime of the device. A DC signal is equivalent to 100% of the duty cycle.

For example, a signal that overshoots to 3.95 V can be at 3.95 V for only  $\sim 21\%$  over the lifetime of the device; for a device lifetime of 10 years, the overshoot duration amounts to  $\sim 2$  years.

| Table 2-4: Maximum Allowed Overshoot During Transitions for Arria V GZ Devices |
|--------------------------------------------------------------------------------|
|--------------------------------------------------------------------------------|

| Symbol  | Description      | Condition (V) | Overshoot Duration as $\% @ T_J = 100^{\circ}C$ | Unit |
|---------|------------------|---------------|-------------------------------------------------|------|
|         |                  | 3.8           | 100                                             | %    |
|         |                  | 3.85          | 64                                              | %    |
|         |                  | 3.9           | 36                                              | %    |
|         |                  | 3.95          | 21                                              | %    |
| Vi (AC) | AC input voltage | 4             | 12                                              | %    |
|         |                  | 4.05          | 7                                               | %    |
|         |                  | 4.1           | 4                                               | %    |
|         |                  | 4.15          | 2                                               | %    |
|         |                  | 4.2           | 1                                               | %    |

# **Recommended Operating Conditions**

#### Table 2-5: Recommended Operating Conditions for Arria V GZ Devices

Power supply ramps must all be strictly monotonic, without plateaus.

| Symbol          | Description                                             | Condition | Minimum <sup>(114)</sup> | Typical | Maximum <sup>(114)</sup> | Unit |
|-----------------|---------------------------------------------------------|-----------|--------------------------|---------|--------------------------|------|
| V <sub>CC</sub> | Core voltage and periphery circuitry power supply (115) | _         | 0.82                     | 0.85    | 0.88                     | V    |

<sup>&</sup>lt;sup>(114)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.





<sup>&</sup>lt;sup>(115)</sup> The V<sub>CC</sub> core supply must be set to 0.9 V if the Partial Reconfiguration (PR) feature is used.

| Symbol                            | Description                                                              | Condition | Minimum <sup>(114)</sup> | Typical | Maximum <sup>(114)</sup> | Unit |
|-----------------------------------|--------------------------------------------------------------------------|-----------|--------------------------|---------|--------------------------|------|
| V <sub>CCPT</sub>                 | Power supply for programmable power technology                           | _         | 1.45                     | 1.50    | 1.55                     | V    |
| V <sub>CC_AUX</sub>               | Auxiliary supply for the programmable power technology                   | _         | 2.375                    | 2.5     | 2.625                    | V    |
| V <sub>CCPD</sub> <sup>(116</sup> | technology                                                               |           | 2.85                     | 3.0     | 3.15                     | V    |
| )                                 |                                                                          |           | 2.375                    | 2.5     | 2.625                    | V    |
|                                   | I/O buffers (3.0 V) power supply                                         | _         | 2.85                     |         | 3.15                     | V    |
|                                   | I/O buffers (2.5 V) power supply                                         |           | 2.375                    | 2.5     | 2.625                    | V    |
|                                   | I/O buffers (1.8 V) power supply                                         |           | 1.71                     | 1.8     | 1.89                     | V    |
| V <sub>CCIO</sub>                 | I/O buffers (1.5 V) power supply                                         | _         | 1.425                    | 1.5     | 1.575                    | V    |
|                                   | I/O buffers (1.35 V) power supply                                        | _         | 1.283                    | 1.35    | 1.45                     | V    |
|                                   | I/O buffers (1.25 V) power supply                                        | _         | 1.19                     | 1.25    | 1.31                     | V    |
|                                   | I/O buffers (1.2 V) power supply                                         | _         | 1.14                     | 1.2     | 1.26                     | V    |
|                                   | Configuration pins (3.0 V) power supply                                  | _         | 2.85                     | 3.0     | 3.15                     | V    |
| V <sub>CCPGM</sub>                | Configuration pins (2.5 V) power supply                                  | _         | 2.375                    | 2.5     | 2.625                    | V    |
|                                   | Configuration pins (1.8 V) power supply                                  | _         | 1.71                     | 1.8     | 1.89                     | V    |
| V <sub>CCA</sub> _                | PLL analog voltage regulator power supply                                | _         | 2.375                    | 2.5     | 2.625                    | V    |
| V <sub>CCD</sub><br>FPLL          | PLL digital voltage regulator power supply                               | _         | 1.45                     | 1.5     | 1.55                     | V    |
| V <sub>CCBAT</sub> (117           | Battery back-up power supply (For design security volatile key register) | _         | 1.2                      | —       | 3.0                      | V    |

<sup>(114)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements.
Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.



<sup>&</sup>lt;sup>(116)</sup>  $V_{CCPD}$  must be 2.5 V when  $V_{CCIO}$  is 2.5, 1.8, 1.5, 1.35, 1.25 or 1.2 V.  $V_{CCPD}$  must be 3.0 V when  $V_{CCIO}$  is 3.0 V.

<sup>(117)</sup> If you do not use the design security feature in Arria V GZ devices, connect V<sub>CCBAT</sub> to a 1.2- to 3.0-V power supply. Arria V GZ power-on-reset (POR) circuitry monitors V<sub>CCBAT</sub>. Arria V GZ devices do not exit POR if V<sub>CCBAT</sub> is not powered up.

**Bus Hold Specifications** 

## Table 2-9: Bus Hold Parameters for Arria V GZ Devices

|                               |                   |                                                                                     | V <sub>ccio</sub> |      |       |      |       |      |       |      |       |      |      |
|-------------------------------|-------------------|-------------------------------------------------------------------------------------|-------------------|------|-------|------|-------|------|-------|------|-------|------|------|
| Parameter                     | Symbol            | Conditions                                                                          | 1.2               | 2 V  | 1.5   | 5 V  | 1.8   | 8 V  | 2.5   | 5 V  | 3.(   | ) V  | Unit |
|                               |                   |                                                                                     | Min               | Max  | Min   | Max  | Min   | Max  | Min   | Max  | Min   | Max  |      |
| Low<br>sustaining<br>current  | I <sub>SUSL</sub> | V <sub>IN</sub> > V <sub>IL</sub><br>(maximum)                                      | 22.5              |      | 25.0  | _    | 30.0  | _    | 50.0  |      | 70.0  |      | μΑ   |
| High<br>sustaining<br>current | I <sub>SUSH</sub> | V <sub>IN</sub> < V <sub>IH</sub><br>(minimum)                                      | -22.5             |      | -25.0 |      | -30.0 | _    | -50.0 |      | -70.0 | _    | μΑ   |
| Low<br>overdrive<br>current   | I <sub>ODL</sub>  | $\begin{array}{c} 0\mathrm{V} < \mathrm{V_{IN}} < \\ \mathrm{V_{CCIO}} \end{array}$ |                   | 120  | _     | 160  |       | 200  |       | 300  | _     | 500  | μA   |
| High<br>overdrive<br>current  | I <sub>ODH</sub>  | $0V < V_{IN} < V_{CCIO}$                                                            |                   | -120 |       | -160 | _     | -200 |       | -300 | _     | -500 | μΑ   |
| Bus-hold<br>trip point        | V <sub>TRIP</sub> | _                                                                                   | 0.45              | 0.95 | 0.50  | 1.00 | 0.68  | 1.07 | 0.70  | 1.70 | 0.80  | 2.00 | V    |

## **On-Chip Termination (OCT) Specifications**

If you enable OCT calibration, calibration is automatically performed at power-up for I/Os connected to the calibration block.

### Table 2-10: OCT Calibration Accuracy Specifications for Arria V GZ Devices

OCT calibration accuracy is valid at the time of calibration only.





| Symbol | Description                                           | V <sub>CCIO</sub> (V) | Typical | Unit |
|--------|-------------------------------------------------------|-----------------------|---------|------|
|        |                                                       | 3.0                   | 0.0297  |      |
|        |                                                       | 2.5                   | 0.0344  |      |
| dR/dV  | OCT variation with voltage without re-calibration     | 1.8                   | 0.0499  | %/mV |
|        |                                                       | 1.5                   | 0.0744  |      |
|        |                                                       | 1.2                   | 0.1241  |      |
|        |                                                       | 3.0                   | 0.189   |      |
|        |                                                       | 2.5                   | 0.208   |      |
| dR/dT  | OCT variation with temperature without re-calibration | 1.8                   | 0.266   | %/°C |
|        |                                                       | 1.5                   | 0.273   |      |
|        |                                                       | 1.2                   | 0.317   |      |

# Pin Capacitance

# Table 2-13: Pin Capacitance for Arria V GZ Devices

| Symbol             | Description                                                      | Maximum | Unit |
|--------------------|------------------------------------------------------------------|---------|------|
| C <sub>IOTB</sub>  | Input capacitance on the top and bottom I/O pins                 | 6       | pF   |
| C <sub>IOLR</sub>  | Input capacitance on the left and right I/O pins                 | 6       | pF   |
| C <sub>OUTFB</sub> | Input capacitance on dual-purpose clock output and feedback pins | 6       | pF   |



# I/O Standard Specifications

The  $V_{OL}$  and  $V_{OH}$  values are valid at the corresponding  $I_{OH}$  and  $I_{OL}$ , respectively.

#### Table 2-16: Single-Ended I/O Standards for Arria V GZ Devices

| I/O Standard |       | V <sub>CCIO</sub> (V) |       | VII  | _ (V)                     | V <sub>IH</sub>             | (V)                        | V <sub>OL</sub> (V)         | V <sub>OH</sub> (V)      | l <sub>OL</sub> (mA) | l <sub>OH</sub> (mA) |
|--------------|-------|-----------------------|-------|------|---------------------------|-----------------------------|----------------------------|-----------------------------|--------------------------|----------------------|----------------------|
|              | Min   | Тур                   | Max   | Min  | Max                       | Min                         | Max                        | Max                         | Min                      | 10L (IIIA)           | 10H (1117)           |
| LVTTL        | 2.85  | 3                     | 3.15  | -0.3 | 0.8                       | 1.7                         | 3.6                        | 0.4                         | 2.4                      | 2                    | -2                   |
| LVCMOS       | 2.85  | 3                     | 3.15  | -0.3 | 0.8                       | 1.7                         | 3.6                        | 0.2                         | V <sub>CCIO</sub> – 0.2  | 0.1                  | -0.1                 |
| 2.5 V        | 2.375 | 2.5                   | 2.625 | -0.3 | 0.7                       | 1.7                         | 3.6                        | 0.4                         | 2                        | 1                    | -1                   |
| 1.8 V        | 1.71  | 1.8                   | 1.89  | -0.3 | $0.35 \times V_{ m CCIO}$ | 0.65 ×<br>V <sub>CCIO</sub> | V <sub>CCIO</sub><br>+ 0.3 | 0.45                        | V <sub>CCIO</sub> - 0.45 | 2                    | -2                   |
| 1.5 V        | 1.425 | 1.5                   | 1.575 | -0.3 | $0.35 \times V_{ m CCIO}$ | 0.65 ×<br>V <sub>CCIO</sub> | V <sub>CCIO</sub><br>+ 0.3 | $0.25 	imes V_{ m CCIO}$    | $0.75 \times V_{CCIO}$   | 2                    | -2                   |
| 1.2 V        | 1.14  | 1.2                   | 1.26  | -0.3 | $0.35 \times V_{ m CCIO}$ | 0.65 ×<br>V <sub>CCIO</sub> | V <sub>CCIO</sub><br>+ 0.3 | 0.25 ×<br>V <sub>CCIO</sub> | $0.75 \times V_{CCIO}$   | 2                    | -2                   |

# Table 2-17: Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications for Arria V GZ Devices

| I/O Standard           |       | V <sub>CCIO</sub> (V) |       |                        | V <sub>REF</sub> (V)    |                           |                            | V <sub>TT</sub> (V) |                         |  |  |
|------------------------|-------|-----------------------|-------|------------------------|-------------------------|---------------------------|----------------------------|---------------------|-------------------------|--|--|
|                        | Min   | Тур                   | Max   | Min                    | Тур                     | Max                       | Min                        | Тур                 | Max                     |  |  |
| SSTL-2<br>Class I, II  | 2.375 | 2.5                   | 2.625 | $0.49 \times V_{CCIO}$ | $0.5 	imes V_{ m CCIO}$ | $0.51 \times V_{ m CCIO}$ | V <sub>REF</sub> - 0.04    | V <sub>REF</sub>    | V <sub>REF</sub> + 0.04 |  |  |
| SSTL-18<br>Class I, II | 1.71  | 1.8                   | 1.89  | 0.833                  | 0.9                     | 0.969                     | V <sub>REF</sub> - 0.04    | V <sub>REF</sub>    | V <sub>REF</sub> + 0.04 |  |  |
| SSTL-15<br>Class I, II | 1.425 | 1.5                   | 1.575 | $0.49 \times V_{CCIO}$ | $0.5 	imes V_{ m CCIO}$ | $0.51 \times V_{ m CCIO}$ | $0.49 \times V_{\rm CCIO}$ | 0.5 ×<br>VCCIO      | $0.51 \times V_{CCIO}$  |  |  |



| Memory        | Mode                                                                                             | Resou | rces Used |     | Unit |     |     |     |
|---------------|--------------------------------------------------------------------------------------------------|-------|-----------|-----|------|-----|-----|-----|
| Memory        | imoue                                                                                            | ALUTs | Memory    | C3  | C4   | I3L | 14  |     |
|               | Single-port, all supported widths                                                                | 0     | 1         | 650 | 550  | 500 | 450 | MHz |
|               | Simple dual-port, all supported widths                                                           | 0     | 1         | 650 | 550  | 500 | 450 | MHz |
|               | Simple dual-port with the read-during-write option set to <b>Old Data</b> , all supported widths | 0     | 1         | 455 | 400  | 455 | 400 | MHz |
| M20K<br>Block | Simple dual-port with ECC enabled, $512 \times 32$                                               | 0     | 1         | 400 | 350  | 400 | 350 | MHz |
|               | Simple dual-port with ECC and optional pipeline registers enabled, 512 × 32                      | 0     | 1         | 500 | 450  | 500 | 450 | MHz |
|               | True dual port, all supported widths                                                             | 0     | 1         | 650 | 550  | 500 | 450 | MHz |
|               | ROM, all supported widths                                                                        | 0     | 1         | 650 | 550  | 500 | 450 | MHz |

# **Temperature Sensing Diode Specifications**

# Table 2-37: Internal Temperature Sensing Diode Specification

| Temperature Range | Accuracy | Offset Calibrated<br>Option | Sampling Rate  | Conversion Time | Resolution | Minimum Resolution<br>with no Missing<br>Codes |
|-------------------|----------|-----------------------------|----------------|-----------------|------------|------------------------------------------------|
| -40°C to 100°C    | ±8°C     | No                          | 1 MHz, 500 kHz | < 100 ms        | 8 bits     | 8 bits                                         |

# Table 2-38: External Temperature Sensing Diode Specifications for Arria V GZ Devices

| Description                              | Min | Тур | Max | Unit |
|------------------------------------------|-----|-----|-----|------|
| I <sub>bias</sub> , diode source current | 8   | —   | 200 | μΑ   |
| V <sub>bias,</sub> voltage across diode  | 0.3 | _   | 0.9 | V    |
| Series resistance                        |     |     | < 1 | Ω    |



AV-51002 2017.02.10

| Symbol                                                                    | Conditions                                                                                      | C3, I3L |     |     |     | Unit |      |    |  |
|---------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|---------|-----|-----|-----|------|------|----|--|
| Symbol                                                                    | Conditions                                                                                      | Min     | Тур | Мах | Min | Тур  | Мах  |    |  |
| t <sub>x Jitter</sub> - True Differential I/O                             | Total Jitter for Data Rate<br>600 Mbps - 1.25 Gbps                                              | _       | _   | 160 | _   | _    | 160  | ps |  |
| Standards                                                                 | Total Jitter for Data Rate<br>< 600 Mbps                                                        | _       | _   | 0.1 | _   |      | 0.1  | UI |  |
| t <sub>x Jitter</sub> - Emulated Differential<br>I/O Standards with Three | Total Jitter for Data Rate<br>600 Mbps - 1.25 Gbps                                              | —       | _   | 300 | _   |      | 325  | ps |  |
| External Output Resistor<br>Network                                       | Total Jitter for Data Rate<br>< 600 Mbps                                                        | _       | _   | 0.2 | _   |      | 0.25 | UI |  |
| t <sub>DUTY</sub>                                                         | Transmitter output clock duty<br>cycle for both True and Emulated<br>Differential I/O Standards | 45      | 50  | 55  | 45  | 50   | 55   | %  |  |
|                                                                           | True Differential I/O Standards                                                                 |         | _   | 200 |     |      | 200  | ps |  |
| t <sub>RISE</sub> & t <sub>FALL</sub>                                     | Emulated Differential I/O<br>Standards with three external<br>output resistor networks          | _       |     | 250 | _   | _    | 300  | ps |  |
|                                                                           | True Differential I/O Standards                                                                 |         | _   | 150 |     |      | 150  | ps |  |
| TCCS                                                                      | Emulated Differential I/O<br>Standards                                                          |         | —   | 300 |     |      | 300  | ps |  |

# **Receiver High-Speed I/O Specifications**

#### Table 2-41: Receiver High-Speed I/O Specifications for Arria V GZ Devices

When J = 3 to 10, use the serializer/deserializer (SERDES) block.

When J = 1 or 2, bypass the SERDES block.



# Glossary

#### Table 2-68: Glossary





| Term               | Definition                                                                                                                                                       |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>OCM</sub>   | Output common mode voltage—The common mode of the differential signal at the transmitter.                                                                        |
| V <sub>OD</sub>    | Output differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the transmitter. |
| V <sub>SWING</sub> | Differential input voltage                                                                                                                                       |
| V <sub>X</sub>     | Input differential cross point voltage                                                                                                                           |
| V <sub>OX</sub>    | Output differential cross point voltage                                                                                                                          |
| W                  | High-speed I/O block—clock boost factor                                                                                                                          |

# **Document Revision History**

| Date          | Version    | Changes                                                                                                                                                                      |
|---------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| February 2017 | 2017.02.10 | • Changed the minimum value for t <sub>CD2UMC</sub> in the "FPP Timing Parameters for Arria V GZ Devices When the DCLK-to-DATA[] Ratio is 1" table.                          |
|               |            | <ul> <li>Changed the minimum value for t<sub>CD2UMC</sub> in the "FPP Timing Parameters for Arria V GZ Devices When the<br/>DCLK-to-DATA[] Ratio is &gt;1" table.</li> </ul> |
|               |            | • Changed the minimum value for t <sub>CD2UMC</sub> in the "AS Timing Parameters for AS x1 and AS x4 Configurations in Arria V GZ Devices" table.                            |
|               |            | • Changed the minimum value for t <sub>CD2UMC</sub> in the "PS Timing Parameters for Arria V GZ Devices" table.                                                              |
|               |            | <ul> <li>Changed the minimum number of clock cycles value in the "Initialization Clock Source Option and the<br/>Maximum Frequency for Arria V GZ Devices" table.</li> </ul> |

