### Intel - 5AGXFB1H4F35I5N Datasheet





Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Obsolete                                                   |
|--------------------------------|------------------------------------------------------------|
| Number of LABs/CLBs            | 14151                                                      |
| Number of Logic Elements/Cells | 300000                                                     |
| Total RAM Bits                 | 17358848                                                   |
| Number of I/O                  | 544                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 1.07V ~ 1.13V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                         |
| Package / Case                 | 1152-BBGA, FCBGA Exposed Pad                               |
| Supplier Device Package        | 1152-FBGA (35x35)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5agxfb1h4f35i5n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Symbol                     | Description                         | Condition | Minimum <sup>(7)</sup> | Typical | Maximum <sup>(7)</sup> | Unit |
|----------------------------|-------------------------------------|-----------|------------------------|---------|------------------------|------|
| V <sub>CC_AUX_SHARED</sub> | HPS<br>auxiliary<br>power<br>supply | _         | 2.375                  | 2.5     | 2.625                  | V    |

#### **Related Information**

**Recommended Operating Conditions** on page 1-4 Provides the steady-state voltage values for the FPGA portion of the device.

## DC Characteristics

### Supply Current and Power Consumption

Altera offers two ways to estimate power for your design-the Excel-based Early Power Estimator (EPE) and the Quartus® Prime PowerPlay Power Analyzer feature.

Use the Excel-based EPE before you start your design to estimate the supply current for your design. The EPE provides a magnitude estimate of the device power because these currents vary greatly with the resources you use.

The Quartus Prime PowerPlay Power Analyzer provides better quality estimates based on the specifics of the design after you complete place-androute. The PowerPlay Power Analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, when combined with detailed circuit models, yields very accurate power estimates.

#### **Related Information**

- PowerPlay Early Power Estimator User Guide Provides more information about power estimation tools.
- PowerPlay Power Analysis chapter, Quartus Prime Handbook Provides more information about power estimation tools.

**Altera Corporation** 



<sup>&</sup>lt;sup>(7)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

• Transceiver Specifications for Arria V GT and ST Devices on page 1-29 Provides the specifications for transmitter, receiver, and reference clock I/O pin.

# Switching Characteristics

This section provides performance characteristics of Arria V core and periphery blocks.

# **Transceiver Performance Specifications**

## Transceiver Specifications for Arria V GX and SX Devices

## Table 1-20: Reference Clock Specifications for Arria V GX and SX Devices

| Symbol/Description Condition              |                                                                       | Transceiver Speed Grade 4 |               |                               | Transc         | Unit                   |                               |      |
|-------------------------------------------|-----------------------------------------------------------------------|---------------------------|---------------|-------------------------------|----------------|------------------------|-------------------------------|------|
| Symbol/Description                        | Condition                                                             | Min                       | Min Typ       |                               | Min            | Тур                    | Max                           | Onit |
| Supported I/O standards                   | 1.2 V PCM                                                             | L, 1.4 V PCM              | IL,1.5 V PCML | , 2.5 V PCMI                  | ., Differentia | LVPECL <sup>(23)</sup> | HCSL, and                     | LVDS |
| Input frequency from<br>REFCLK input pins | —                                                                     | 27                        | —             | 710                           | 27             |                        | 710                           | MHz  |
| Rise time                                 | Measure at $\pm 60 \text{ mV of}$ differential signal <sup>(24)</sup> |                           |               | 400                           |                |                        | 400                           | ps   |
| Fall time                                 | Measure at $\pm 60 \text{ mV of}$ differential signal <sup>(24)</sup> | _                         |               | 400                           | _              |                        | 400                           | ps   |
| Duty cycle                                | _                                                                     | 45                        | _             | 55                            | 45             | _                      | 55                            | %    |
| Peak-to-peak differential input voltage   | —                                                                     | 200                       |               | 300 <sup>(25)</sup> /<br>2000 | 200            | _                      | 300 <sup>(25)</sup> /<br>2000 | mV   |



<sup>&</sup>lt;sup>(23)</sup> Differential LVPECL signal levels must comply to the minimum and maximum peak-to-peak differential input voltage specified in this table.

REFCLK performance requires to meet transmitter REFCLK phase noise specification. (24)

<sup>&</sup>lt;sup>(25)</sup> The maximum peak-to peak differential input voltage of 300 mV is allowed for DC coupled link.

## Table 1-21: Transceiver Clocks Specifications for Arria V GX and SX Devices

| Symbol/Description                                                                | Condition            | Transceiver Speed Grade 4 |     |     | Transc | Unit |     |      |
|-----------------------------------------------------------------------------------|----------------------|---------------------------|-----|-----|--------|------|-----|------|
| Symbol/Description                                                                | Condition            | Min                       | Тур | Max | Min    | Тур  | Max | Onit |
| fixedclk clock frequency                                                          | PCIe Receiver Detect | _                         | 125 | _   | _      | 125  | _   | MHz  |
| Transceiver Reconfigura-<br>tion Controller IP (mgmt_<br>clk_clk) clock frequency | _                    | 75                        | _   | 125 | 75     | —    | 125 | MHz  |

## Table 1-22: Receiver Specifications for Arria V GX and SX Devices

| Symbol/Description                                                                                              | Condition | Transceiver Speed Grade 4 |            |             | Transc     | llnit  |      |      |
|-----------------------------------------------------------------------------------------------------------------|-----------|---------------------------|------------|-------------|------------|--------|------|------|
| Symbol/Description                                                                                              | Condition | Min                       | Тур        | Max         | Min        | Тур    | Max  | Onit |
| Supported I/O standards                                                                                         |           | 1                         | .5 V PCML, | 2.5 V PCML, | LVPECL, an | d LVDS |      |      |
| Data rate <sup>(28)</sup>                                                                                       |           | 611                       | —          | 6553.6      | 611        | —      | 3125 | Mbps |
| Absolute $V_{MAX}$ for a receiver pin <sup>(29)</sup>                                                           | _         |                           | _          | 1.2         |            | —      | 1.2  | V    |
| Absolute V <sub>MIN</sub> for a receiver pin                                                                    | _         | -0.4                      | _          |             | -0.4       | —      | —    | V    |
| Maximum peak-to-peak<br>differential input voltage<br>V <sub>ID</sub> (diff p-p) before device<br>configuration | _         | _                         |            | 1.6         |            | _      | 1.6  | V    |
| Maximum peak-to-peak<br>differential input voltage<br>V <sub>ID</sub> (diff p-p) after device<br>configuration  | _         | _                         | _          | 2.2         |            | _      | 2.2  | V    |



 <sup>&</sup>lt;sup>(28)</sup> To support data rates lower than the minimum specification through oversampling, use the CDR in LTR mode only.
 <sup>(29)</sup> The device cannot tolerate prolonged operation at this absolute maximum.

| Symbol/Description                      | Condition | Tran | Unit     |      |        |
|-----------------------------------------|-----------|------|----------|------|--------|
| Symbol Description                      | Condition | Min  | Тур      | Max  | Onic   |
|                                         | 10 Hz     | _    | —        | -50  | dBc/Hz |
|                                         | 100 Hz    |      |          | -80  | dBc/Hz |
| Transmitter DEECLK phase $poice^{(43)}$ | 1 KHz     |      |          | -110 | dBc/Hz |
| Hansmitter REPCLK phase hoise           | 10 KHz    |      |          | -120 | dBc/Hz |
|                                         | 100 KHz   |      |          | -120 | dBc/Hz |
|                                         | ≥ 1 MHz   |      |          | -130 | dBc/Hz |
| R <sub>REF</sub>                        | _         |      | 2000 ±1% |      | Ω      |

## Table 1-27: Transceiver Clocks Specifications for Arria V GT and ST Devices

| Symbol/Description                                                             | Condition            | Tran | Unit |     |     |
|--------------------------------------------------------------------------------|----------------------|------|------|-----|-----|
| Symbol/Description                                                             | Condition            | Min  | Тур  | Max | om  |
| fixedclk clock frequency                                                       | PCIe Receiver Detect | _    | 125  |     | MHz |
| Transceiver Reconfiguration<br>Controller IP (mgmt_clk_clk) clock<br>frequency | —                    | 75   | —    | 125 | MHz |

## Table 1-28: Receiver Specifications for Arria V GT and ST Devices

| Symbol/Description                             | Condition | T               | Linit            |             |      |
|------------------------------------------------|-----------|-----------------|------------------|-------------|------|
|                                                | Condition | Min             | Тур              | Мах         | Onit |
| Supported I/O Standards                        |           | 1.5 V PCML, 2.5 | 5 V PCML, LVPECI | L, and LVDS |      |
| Data rate (6-Gbps transceiver) <sup>(44)</sup> | _         | 611             |                  | 6553.6      | Mbps |

<sup>&</sup>lt;sup>(43)</sup> The transmitter REFCLK phase jitter is 30 ps p-p (5 ps RMS) with bit error rate (BER) 10<sup>-12</sup>, equivalent to 14 sigma.



<sup>&</sup>lt;sup>(44)</sup> To support data rates lower than the minimum specification through oversampling, use the CDR in LTR mode only.

## CTLE Response at Data Rates ≤ 3.25 Gbps across Supported AC Gain and DC Gain

## Figure 1-3: CTLE Response at Data Rates ≤ 3.25 Gbps across Supported AC Gain and DC Gain for Arria V GX, GT, SX, and ST Devices





| Symbol               | Parameter                                                           | Condition      | Min | Тур | Мах                 | Unit |
|----------------------|---------------------------------------------------------------------|----------------|-----|-----|---------------------|------|
|                      |                                                                     | -3 speed grade | 5   | —   | 800 <sup>(61)</sup> | MHz  |
| f                    | Input clock fraguency                                               | -4 speed grade | 5   |     | 800 <sup>(61)</sup> | MHz  |
| IIN                  | input clock nequency                                                | –5 speed grade | 5   | _   | 750 <sup>(61)</sup> | MHz  |
|                      |                                                                     | -6 speed grade | 5   |     | 625(61)             | MHz  |
| f <sub>INPFD</sub>   | Integer input clock frequency to the phase frequency detector (PFD) | _              | 5   | _   | 325                 | MHz  |
| f <sub>fINPFD</sub>  | Fractional input clock frequency to the PFD                         |                | 50  | _   | 160                 | MHz  |
|                      |                                                                     | -3 speed grade | 600 | —   | 1600                | MHz  |
| <b>f</b> (62)        | PLL voltage-controlled oscillator                                   | -4 speed grade | 600 | _   | 1600                | MHz  |
| IVCO                 | (VCO) operating range                                               | –5 speed grade | 600 |     | 1600                | MHz  |
|                      |                                                                     | -6 speed grade | 600 |     | 1300                | MHz  |
| t <sub>EINDUTY</sub> | Input clock or external feedback clock input duty cycle             | _              | 40  |     | 60                  | %    |
|                      |                                                                     | -3 speed grade | _   | _   | 500 <sup>(63)</sup> | MHz  |
| f                    | Output frequency for internal global or                             | -4 speed grade | —   | —   | 500 <sup>(63)</sup> | MHz  |
| LOUT                 | regional clock                                                      | -5 speed grade | _   | _   | 500 <sup>(63)</sup> | MHz  |
|                      |                                                                     | -6 speed grade | _   | _   | 400 <sup>(63)</sup> | MHz  |



<sup>&</sup>lt;sup>(61)</sup> This specification is limited in the Quartus Prime software by the I/O maximum frequency. The maximum I/O frequency is different for each I/O standard.

<sup>&</sup>lt;sup>(62)</sup> The VCO frequency reported by the Quartus Prime software takes into consideration the VCO post-scale counter K value. Therefore, if the counter K has a value of 2, the frequency reported can be lower than the  $f_{VCO}$  specification.

<sup>&</sup>lt;sup>(63)</sup> This specification is limited by the lower of the two: I/O  $f_{MAX}$  or  $F_{OUT}$  of the PLL.

## **High-Speed I/O Specifications**

## Table 1-40: High-Speed I/O Specifications for Arria V Devices

When J = 3 to 10, use the serializer/deserializer (SERDES) block. When J = 1 or 2, bypass the SERDES block.

For LVDS applications, you must use the PLLs in integer PLL mode.

The Arria V devices support the following output standards using true LVDS output buffer types on all I/O banks.

- True RSDS output standard with data rates of up to 360 Mbps
- True mini-LVDS output standard with data rates of up to 400 Mbps

| Symbol                                       |                                                                       | Condition                                  | -I3, -C4 |     | –I5, –C5 |      |     | -C6     |      |     | Unit                |      |
|----------------------------------------------|-----------------------------------------------------------------------|--------------------------------------------|----------|-----|----------|------|-----|---------|------|-----|---------------------|------|
|                                              | Symbol                                                                | Condition                                  | Min      | Тур | Max      | Min  | Тур | Max     | Min  | Тур | Max                 | Unit |
| f <sub>HSCLK_in</sub> (inp<br>Differential I | out clock frequency) True<br>/O Standards                             | Clock boost factor W<br>= 1 to $40^{(72)}$ | 5        |     | 800      | 5    |     | 750     | 5    | _   | 625                 | MHz  |
| f <sub>HSCLK_in</sub> (inp<br>Single-Ended   | out clock frequency)<br>I I/O Standards <sup>(73)</sup>               | Clock boost factor W<br>= 1 to $40^{(72)}$ | 5        |     | 625      | 5    |     | 625     | 5    |     | 500                 | MHz  |
| f <sub>HSCLK_in</sub> (inp<br>Single-Ended   | out clock frequency)<br>I I/O Standards <sup>(74)</sup>               | Clock boost factor W<br>= 1 to $40^{(72)}$ | 5        | _   | 420      | 5    | _   | 420     | 5    | —   | 420                 | MHz  |
| f <sub>HSCLK_OUT</sub> (                     | output clock frequency)                                               | _                                          | 5        | _   | 625(75)  | 5    | _   | 625(75) | 5    |     | 500 <sup>(75)</sup> | MHz  |
| Transmitter                                  | True Differential I/O<br>Standards - f <sub>HSDR</sub> (data<br>rate) | SERDES factor J =3 to $10^{(76)}$          | (77)     |     | 1250     | (77) |     | 1250    | (77) |     | 1050                | Mbps |

<sup>(73)</sup> This applies to DPA and soft-CDR modes only.





<sup>&</sup>lt;sup>(72)</sup> Clock boost factor (W) is the ratio between the input data rate and the input clock rate.

<sup>&</sup>lt;sup>(74)</sup> This applies to non-DPA mode only.

<sup>&</sup>lt;sup>(75)</sup> This is achieved by using the LVDS clock network.

 $<sup>^{(76)}</sup>$  The  $F_{max}$  specification is based on the fast clock used for serial data. The interface  $F_{max}$  is also dependent on the parallel clock domain which is design dependent and requires timing analysis.

<sup>&</sup>lt;sup>(77)</sup> The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate.

## LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specifications





### Table 1-42: LVDS Soft-CDR/DPA Sinusoidal Jitter Mask Values for a Data Rate Equal to 1.25 Gbps

| Jitter Freq | uency (Hz) | Sinusoidal Jitter (UI) |  |  |  |
|-------------|------------|------------------------|--|--|--|
| F1          | 10,000     | 25.000                 |  |  |  |
| F2          | 17,565     | 25.000                 |  |  |  |
| F3          | 1,493,000  | 0.350                  |  |  |  |
| F4          | 50,000,000 | 0.350                  |  |  |  |



### Figure 1-12: USB Timing Diagram



## Ethernet Media Access Controller (EMAC) Timing Characteristics

## Table 1-56: Reduced Gigabit Media Independent Interface (RGMII) TX Timing Requirements for Arria V Devices

| Symbol                        | Description                            | Min   | Тур | Мах  | Unit |
|-------------------------------|----------------------------------------|-------|-----|------|------|
| T <sub>clk</sub> (1000Base-T) | TX_CLK clock period                    | _     | 8   |      | ns   |
| T <sub>clk</sub> (100Base-T)  | TX_CLK clock period                    | _     | 40  |      | ns   |
| T <sub>clk</sub> (10Base-T)   | TX_CLK clock period                    |       | 400 |      | ns   |
| T <sub>dutycycle</sub>        | TX_CLK duty cycle                      | 45    | —   | 55   | %    |
| T <sub>d</sub>                | TX_CLK to TXD/TX_CTL output data delay | -0.85 | —   | 0.15 | ns   |

### Figure 1-13: RGMII TX Timing Diagram





## FPP Configuration Timing when DCLK-to-DATA[] >1

## Table 1-67: FPP Timing Parameters When DCLK-to-DATA[] Ratio is >1 for Arria V Devices

Use these timing parameters when you use the decompression and design security features.

| Symbol                              | Parameter                                    | Minimum                      | Maximum              | Unit |
|-------------------------------------|----------------------------------------------|------------------------------|----------------------|------|
| t <sub>CF2CD</sub>                  | nCONFIG low to CONF_DONE low                 | _                            | 600                  | ns   |
| t <sub>CF2ST0</sub>                 | nconfig low to nstatus low                   | —                            | 600                  | ns   |
| t <sub>CFG</sub>                    | nCONFIG low pulse width                      | 2                            |                      | μs   |
| t <sub>STATUS</sub>                 | nSTATUS low pulse width                      | 268                          | 1506 <sup>(98)</sup> | μs   |
| t <sub>CF2ST1</sub>                 | nCONFIG high to nSTATUS high                 | _                            | 1506 <sup>(99)</sup> | μs   |
| t <sub>CF2CK</sub> <sup>(100)</sup> | nCONFIG high to first rising edge on DCLK    | 1506                         | _                    | μs   |
| t <sub>ST2CK</sub> <sup>(100)</sup> | nSTATUS high to first rising edge of DCLK    | 2                            |                      | μs   |
| t <sub>DSU</sub>                    | DATA[] setup time before rising edge on DCLK | 5.5                          | _                    | ns   |
| t <sub>DH</sub>                     | DATA[] hold time after rising edge on DCLK   | $N - 1/f_{\rm DCLK}^{(101)}$ |                      | S    |
| t <sub>CH</sub>                     | DCLK high time                               | $0.45 	imes 1/f_{MAX}$       |                      | S    |
| t <sub>CL</sub>                     | DCLK low time                                | $0.45 	imes 1/f_{ m MAX}$    |                      | S    |
| t <sub>CLK</sub>                    | DCLK period                                  | 1/f <sub>MAX</sub>           |                      | S    |
| f <sub>MAX</sub>                    | DCLK frequency (FPP ×8/ ×16)                 | _                            | 125                  | MHz  |
| t <sub>R</sub>                      | Input rise time                              | —                            | 40                   | ns   |
| t <sub>F</sub>                      | Input fall time                              | _                            | 40                   | ns   |
| t <sub>CD2UM</sub>                  | CONF_DONE high to user mode <sup>(102)</sup> | 175                          | 437                  | μs   |

<sup>(98)</sup> This value can be obtained if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width.



<sup>&</sup>lt;sup>(99)</sup> This value can be obtained if you do not delay configuration by externally holding nSTATUS low.

 $<sup>^{(100)}</sup>$  If nSTATUS is monitored, follow the  $t_{ST2CK}$  specification. If nSTATUS is not monitored, follow the  $t_{CF2CK}$  specification.

<sup>&</sup>lt;sup>(101)</sup> N is the DCLK-to-DATA[] ratio and  $f_{DCLK}$  is the DCLK frequency of the system.

<sup>&</sup>lt;sup>(102)</sup> The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device.

#### 1-80 AS Configuration Timing

| Symbol              | Parameter                                                 | Minimum                                          | Maximum | Unit   |
|---------------------|-----------------------------------------------------------|--------------------------------------------------|---------|--------|
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                          | $4 \times maximum$ DCLK period                   | —       | —      |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on         | $t_{CD2CU}$ + ( $T_{init} \times CLKUSR$ period) |         |        |
| T <sub>init</sub>   | Number of clock cycles required for device initialization | 8,576                                            |         | Cycles |

#### **Related Information**

## **FPP Configuration Timing**

Provides the FPP configuration timing waveforms.

# **AS Configuration Timing**

## Table 1-68: AS Timing Parameters for AS ×1 and ×4 Configurations in Arria V Devices

The minimum and maximum numbers apply to both the internal oscillator and CLKUSR when either one is used as the clock source for device configuration.

The  $t_{CF2CD}$ ,  $t_{CF2ST0}$ ,  $t_{CFG}$ ,  $t_{STATUS}$ , and  $t_{CF2ST1}$  timing parameters are identical to the timing parameters for passive serial (PS) mode listed in PS Timing Parameters for Arria V Devices table. You can obtain the  $t_{CF2ST1}$  value if you do not delay configuration by externally holding nSTATUS low.

| Symbol              | Parameter                                                 | Minimum                                             | Maximum | Unit   |
|---------------------|-----------------------------------------------------------|-----------------------------------------------------|---------|--------|
| t <sub>CO</sub>     | DCLK falling edge to the AS_DATA0/ASDO output             | —                                                   | 2       | ns     |
| t <sub>SU</sub>     | Data setup time before the falling edge on DCLK           | 1.5                                                 |         | ns     |
| t <sub>DH</sub>     | Data hold time after the falling edge on DCLK             | 0                                                   | _       | ns     |
| t <sub>CD2UM</sub>  | CONF_DONE high to user mode                               | 175                                                 | 437     | μs     |
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                          | $4 \times \text{maximum DCLK period}$               | _       | _      |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on         | $t_{CD2CU}$ + ( $T_{init} \times CLKUSR$<br>period) | _       | —      |
| T <sub>init</sub>   | Number of clock cycles required for device initialization | 8,576                                               |         | Cycles |





**Altera Corporation** 



## 1-98 Document Revision History

| Date          | Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| July 2014     | 3.8     | <ul> <li>Added a note in Table 3, Table 4, and Table 5: The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.</li> <li>Updated V<sub>CC_HPS</sub> specification in Table 5.</li> <li>Added a note in Table 19: Differential inputs are powered by V<sub>CCPD</sub> which requires 2.5 V.</li> <li>Updated "Minimum differential eye opening at the receiver serial input pins" specification in Table 20 and Table 21.</li> <li>Updated description in "HPS PLL Specifications" section.</li> <li>Updated VCO range maximum specification in Table 39.</li> <li>Updated T<sub>d</sub> and T<sub>h</sub> specifications in Table 45.</li> <li>Added T<sub>h</sub> specification in Table 47 and Figure 13.</li> <li>Updated a note in Figure 20, Figure 21, and Figure 23 as follows: Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required.</li> <li>Removed "Remote update only in AS mode" specification in Table 58.</li> <li>Added DCLK device initialization clock source specification in Table 60.</li> <li>Added description in "Configuration Files" section: The IOCSR .rbf size is specifically for the Configuration via Protocol (CvP) feature.</li> <li>Removed f<sub>MAX_RU_CLK</sub> specification in Table 63.</li> </ul> |
| February 2014 | 3.7     | <ul> <li>Updated V<sub>CCRSTCLK_HPS</sub> maximum specification in Table 1.</li> <li>Added V<sub>CC_AUX_SHARED</sub> specification in Table 1.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| December 2013 | 3.6     | <ul> <li>Added "HPS PLL Specifications".</li> <li>Added Table 24, Table 39, and Table 40.</li> <li>Updated Table 1, Table 3, Table 5, Table 19, Table 20, Table 21, Table 38, Table 41, Table 42, Table 43, Table 44, Table 45, Table 46, Table 47, Table 48, Table 49, Table 50, Table 51, Table 55, Table 56, and Table 59.</li> <li>Updated Figure 7, Figure 13, Figure 15, Figure 16, and Figure 19.</li> <li>Removed table: GPIO Pulse Width for Arria V Devices.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |



| Symbol           | Description                    | Minimum | Maximum | Unit |
|------------------|--------------------------------|---------|---------|------|
| V <sub>I</sub>   | DC input voltage               | -0.5    | 3.8     | V    |
| T <sub>J</sub>   | Operating junction temperature | -55     | 125     | °C   |
| T <sub>STG</sub> | Storage temperature (No bias)  | -65     | 150     | °C   |
| I <sub>OUT</sub> | DC output current per pin      | -25     | 40      | mA   |

## Table 2-3: Transceiver Power Supply Absolute Conditions for Arria V GZ Devices

| Symbol                | Description                                         | Minimum | Maximum | Unit |
|-----------------------|-----------------------------------------------------|---------|---------|------|
| V <sub>CCA_GXBL</sub> | Transceiver channel PLL power supply (left side)    | -0.5    | 3.75    | V    |
| V <sub>CCA_GXBR</sub> | Transceiver channel PLL power supply (right side)   | -0.5    | 3.75    | V    |
| V <sub>CCHIP_L</sub>  | Transceiver hard IP power supply (left side)        | -0.5    | 1.35    | V    |
| V <sub>CCHSSI_L</sub> | Transceiver PCS power supply (left side)            | -0.5    | 1.35    | V    |
| V <sub>CCHSSI_R</sub> | Transceiver PCS power supply (right side)           | -0.5    | 1.35    | V    |
| V <sub>CCR_GXBL</sub> | Receiver analog power supply (left side)            | -0.5    | 1.35    | V    |
| V <sub>CCR_GXBR</sub> | Receiver analog power supply (right side)           | -0.5    | 1.35    | V    |
| V <sub>CCT_GXBL</sub> | Transmitter analog power supply (left side)         | -0.5    | 1.35    | V    |
| V <sub>CCT_GXBR</sub> | Transmitter analog power supply (right side)        | -0.5    | 1.35    | V    |
| V <sub>CCH_GXBL</sub> | Transmitter output buffer power supply (left side)  | -0.5    | 1.8     | V    |
| V <sub>CCH_GXBR</sub> | Transmitter output buffer power supply (right side) | -0.5    | 1.8     | V    |

## Maximum Allowed Overshoot and Undershoot Voltage

During transitions, input signals may overshoot to the voltage shown in the following table. They may also undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.



**Bus Hold Specifications** 

## Table 2-9: Bus Hold Parameters for Arria V GZ Devices

|                               |                   |                                                | V <sub>ccio</sub> |      |       |      |       |      |       |      |       |      |      |
|-------------------------------|-------------------|------------------------------------------------|-------------------|------|-------|------|-------|------|-------|------|-------|------|------|
| Parameter                     | Symbol            | Conditions                                     | 1.2               | 2 V  | 1.5   | 5 V  | 1.8   | 3 V  | 2.5   | 5 V  | 3.0   | V    | Unit |
|                               |                   |                                                | Min               | Max  | Min   | Max  | Min   | Max  | Min   | Max  | Min   | Max  |      |
| Low<br>sustaining<br>current  | I <sub>SUSL</sub> | V <sub>IN</sub> > V <sub>IL</sub><br>(maximum) | 22.5              | _    | 25.0  | _    | 30.0  |      | 50.0  | _    | 70.0  | _    | μΑ   |
| High<br>sustaining<br>current | I <sub>SUSH</sub> | V <sub>IN</sub> < V <sub>IH</sub><br>(minimum) | -22.5             | _    | -25.0 | _    | -30.0 | _    | -50.0 | _    | -70.0 | _    | μΑ   |
| Low<br>overdrive<br>current   | I <sub>ODL</sub>  | $0V < V_{IN} < V_{CCIO}$                       | _                 | 120  | _     | 160  | _     | 200  | _     | 300  | _     | 500  | μΑ   |
| High<br>overdrive<br>current  | I <sub>ODH</sub>  | $0V < V_{IN} < V_{CCIO}$                       | —                 | -120 | _     | -160 | _     | -200 |       | -300 | _     | -500 | μΑ   |
| Bus-hold<br>trip point        | V <sub>TRIP</sub> |                                                | 0.45              | 0.95 | 0.50  | 1.00 | 0.68  | 1.07 | 0.70  | 1.70 | 0.80  | 2.00 | V    |

## **On-Chip Termination (OCT) Specifications**

If you enable OCT calibration, calibration is automatically performed at power-up for I/Os connected to the calibration block.

## Table 2-10: OCT Calibration Accuracy Specifications for Arria V GZ Devices

OCT calibration accuracy is valid at the time of calibration only.





t<sub>ARESET</sub>

| Symbol                   | Parameter                                                                                                       | Min | Тур | Max | Unit |
|--------------------------|-----------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| f                        | Output frequency for an internal global or regional clock (C3, I3L speed grade)                                 | _   | _   | 650 | MHz  |
| OUT                      | Output frequency for an internal global or regional clock (C4, I4 speed grade)                                  | _   |     | 580 | MHz  |
| f (169)                  | Output frequency for an external clock output (C3, I3L speed grade)                                             |     | _   | 667 | MHz  |
| LOUT_EXT                 | Output frequency for an external clock output (C4, I4 speed grade)                                              | _   | _   | 533 | MHz  |
| toutduty                 | Duty cycle for a dedicated external clock output (when set to 50%)                                              | 45  | 50  | 55  | %    |
| t <sub>FCOMP</sub>       | External feedback clock compensation time                                                                       | —   |     | 10  | ns   |
| f <sub>DYCONFIGCLK</sub> | Dynamic configuration clock for mgmt_clk and scanclk                                                            | _   | _   | 100 | MHz  |
| t <sub>LOCK</sub>        | Time required to lock from the end-of-device configuration or deassertion of areset                             |     | _   | 1   | ms   |
| t <sub>DLOCK</sub>       | Time required to lock dynamically (after switchover<br>or reconfiguring any non-post-scale counters/<br>delays) | _   | —   | 1   | ms   |
|                          | PLL closed-loop low bandwidth                                                                                   | _   | 0.3 |     | MHz  |
| $f_{\text{CLBW}}$        | PLL closed-loop medium bandwidth                                                                                | —   | 1.5 |     | MHz  |
|                          | PLL closed-loop high bandwidth (170)                                                                            | _   | 4   |     | MHz  |
| t <sub>PLL_PSERR</sub>   | Accuracy of PLL phase shift                                                                                     | _   | _   | ±50 | ps   |

10

\_\_\_\_

\_

Minimum pulse width on the areset signal





ns

 $<sup>^{(169)}</sup>$  This specification is limited by the lower of the two: I/O  $f_{MAX}$  or  $f_{OUT}$  of the PLL.

<sup>&</sup>lt;sup>(170)</sup> High bandwidth PLL settings are not supported in external feedback mode.

#### 2-50 Soft CDR Mode High-Speed I/O Specifications

| Standard           | Training Pattern | Number of Data Transitions<br>in One Repetition of the<br>Training Pattern | Number of Repetitions per 256 Data Transitions <sup>(201)</sup> | Maximum              |
|--------------------|------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------|----------------------|
| Damilal Damid I/O  | 00001111         | 2                                                                          | 128                                                             | 640 data transitions |
| rataliei Kapid 1/0 | 10010000         | 4                                                                          | 64                                                              | 640 data transitions |
| Miscellaneous      | 10101010         | 8                                                                          | 32                                                              | 640 data transitions |
| Miscellaneous      | 01010101         | 8                                                                          | 32                                                              | 640 data transitions |

## Soft CDR Mode High-Speed I/O Specifications

## Table 2-44: High-Speed I/O Specifications for Arria V GZ Devices

When J = 3 to 10, use the serializer/deserializer (SERDES) block.

When J = 1 or 2, bypass the SERDES block.

| Symbol                 | Conditions | C3, I3L |     |     | Unit |     |     |       |
|------------------------|------------|---------|-----|-----|------|-----|-----|-------|
|                        |            | Min     | Тур | Max | Min  | Тур | Max | Unit  |
| Soft-CDR ppm tolerance | —          | _       | _   | 300 | _    | _   | 300 | ± ppm |





<sup>&</sup>lt;sup>(201)</sup> This is the number of repetitions for the stated training pattern to achieve the 256 data transitions.

| Number of DQS Delay Buffers | C3, I3L | C4, I4 | Unit |
|-----------------------------|---------|--------|------|
| 4                           | 120     | 128    | ps   |

## **Memory Output Clock Jitter Specifications**

### Table 2-50: Memory Output Clock Jitter Specification for Arria V GZ Devices

The clock jitter specification applies to the memory output clock pins generated using differential signal-splitter and DDIO circuits clocked by a PLL output routed on a PHY, regional, or global clock network as specified. Altera recommends using PHY clock networks whenever possible.

The clock jitter specification applies to the memory output clock pins clocked by an integer PLL.

The memory output clock jitter is applicable when an input jitter of 30 ps peak-to-peak is applied with bit error rate (BER) -12, equivalent to 14 sigma.

| Clock Network | Parameter                    | Symbol                 | C3, I3L |      | C4, I4 |      | Unit |
|---------------|------------------------------|------------------------|---------|------|--------|------|------|
|               |                              |                        | Min     | Мах  | Min    | Мах  |      |
| Regional      | Clock period jitter          | t <sub>JIT(per)</sub>  | -55     | 55   | -55    | 55   | ps   |
|               | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub>   | -110    | 110  | -110   | 110  | ps   |
|               | Duty cycle jitter            | t <sub>JIT(duty)</sub> | -82.5   | 82.5 | -82.5  | 82.5 | ps   |
| Global        | Clock period jitter          | t <sub>JIT(per)</sub>  | -82.5   | 82.5 | -82.5  | 82.5 | ps   |
|               | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub>   | -165    | 165  | -165   | 165  | ps   |
|               | Duty cycle jitter            | t <sub>JIT(duty)</sub> | -90     | 90   | -90    | 90   | ps   |
| PHY Clock     | Clock period jitter          | t <sub>JIT(per)</sub>  | -30     | 30   | -35    | 35   | ps   |
|               | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub>   | -60     | 60   | -70    | 70   | ps   |
|               | Duty cycle jitter            | t <sub>JIT(duty)</sub> | -45     | 45   | -56    | 56   | ps   |



## FPP Configuration Timing when DCLK to DATA[] = 1

## Figure 2-7: FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is 1

Timing waveform for FPP configuration when using a MAX<sup>®</sup> II or MAX V device as an external host.



Notes:

- 1. The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic-high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- 2. After power-up, the Arria V GZ device holds nSTATUS low for the time of the POR delay.
- 3. After power-up, before and during configuration, CONF\_DONE is low.
- 4. Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required.
- 5. For FPP ×16, use DATA[15..0]. For FPP ×8, use DATA[7..0]. DATA[31..0] are available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings.
- 6. To ensure a successful configuration, send the entire configuration data to the Arria V GZ device. CONF\_DONE is released high when the Arria V GZ device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- 7. After the option bit to enable the INIT\_DONE pin is configured into the device, the INIT\_DONE goes low.

Arria V GZ Device Datasheet





| Term                               | Definition                                                                                                                                                                                                                                                          |  |  |
|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| t <sub>C</sub>                     | High-speed receiver and transmitter input and output clock period.                                                                                                                                                                                                  |  |  |
| TCCS (channel-to-<br>channel-skew) | The timing difference between the fastest and slowest output edges, including $t_{CO}$ variation and clock skew, across channels driven by the same PLL. The clock is included in the TCCS measurement (refer to the Timing Diagram figure under SW in this table). |  |  |
| t <sub>DUTY</sub>                  | High-speed I/O block—Duty cycle on the high-speed transmitter output clock.                                                                                                                                                                                         |  |  |
| t <sub>FALL</sub>                  | Signal high-to-low transition time (80-20%)                                                                                                                                                                                                                         |  |  |
| t <sub>INCCJ</sub>                 | Cycle-to-cycle jitter tolerance on the PLL clock input.                                                                                                                                                                                                             |  |  |
| t <sub>OUTPJ_IO</sub>              | Period jitter on the general purpose I/O driven by a PLL.                                                                                                                                                                                                           |  |  |
| t <sub>OUTPJ_DC</sub>              | Period jitter on the dedicated clock output driven by a PLL.                                                                                                                                                                                                        |  |  |
| t <sub>RISE</sub>                  | Signal low-to-high transition time (20-80%)                                                                                                                                                                                                                         |  |  |
| Timing Unit Interval<br>(TUI)      | The timing budget allowed for skew, propagation delays, and the data sampling window.<br>(TUI = $1/(\text{receiver input clock frequency multiplication factor}) = t_C/w)$                                                                                          |  |  |
| V <sub>CM(DC)</sub>                | DC common mode input voltage.                                                                                                                                                                                                                                       |  |  |
| V <sub>ICM</sub>                   | Input common mode voltage—The common mode of the differential signal at the receiver.                                                                                                                                                                               |  |  |
| V <sub>ID</sub>                    | Input differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver.                                                                                                        |  |  |
| V <sub>DIF(AC)</sub>               | AC differential input voltage—Minimum AC input differential voltage required for switching.                                                                                                                                                                         |  |  |
| V <sub>DIF(DC)</sub>               | DC differential input voltage— Minimum DC input differential voltage required for switching.                                                                                                                                                                        |  |  |
| V <sub>IH</sub>                    | Voltage input high—The minimum positive voltage applied to the input which is accepted by the device as a logic high.                                                                                                                                               |  |  |
| V <sub>IH(AC)</sub>                | High-level AC input voltage                                                                                                                                                                                                                                         |  |  |
| V <sub>IH(DC)</sub>                | High-level DC input voltage                                                                                                                                                                                                                                         |  |  |
| V <sub>IL</sub>                    | Voltage input low—The maximum positive voltage applied to the input which is accepted by the device as a logic low.                                                                                                                                                 |  |  |
| V <sub>IL(AC)</sub>                | Low-level AC input voltage                                                                                                                                                                                                                                          |  |  |
| V <sub>IL(DC)</sub>                | Low-level DC input voltage                                                                                                                                                                                                                                          |  |  |

Altera Corporation

