# E·XFL

#### Intel - 5AGXFB1H4F40I5N Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Obsolete                                                   |
|--------------------------------|------------------------------------------------------------|
| Number of LABs/CLBs            | 14151                                                      |
| Number of Logic Elements/Cells | 300000                                                     |
| Total RAM Bits                 | 17358848                                                   |
| Number of I/O                  | 704                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 1.07V ~ 1.13V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                         |
| Package / Case                 | 1517-BBGA                                                  |
| Supplier Device Package        | 1517-FBGA (40x40)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5agxfb1h4f40i5n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 1-4 Recommended Operating Conditions

| Symbol  | Description      | Condition (V) | Overshoot Duration as % of High Time | Unit |
|---------|------------------|---------------|--------------------------------------|------|
|         |                  | 3.8           | 100                                  | %    |
|         |                  | 3.85          | 68                                   | %    |
|         |                  | 3.9           | 45                                   | %    |
|         |                  | 3.95          | 28                                   | %    |
|         |                  | 4             | 15                                   | %    |
|         |                  | 4.05          | 13                                   | %    |
|         | AC input voltage | 4.1           | 11                                   | %    |
|         |                  | 4.15          | 9                                    | %    |
| Vi (AC) |                  | 4.2           | 8                                    | %    |
|         |                  | 4.25          | 7                                    | %    |
|         |                  | 4.3           | 5.4                                  | %    |
|         |                  | 4.35          | 3.2                                  | %    |
|         |                  | 4.4           | 1.9                                  | %    |
|         |                  | 4.45          | 1.1                                  | %    |
|         |                  | 4.5           | 0.6                                  | %    |
|         |                  | 4.55          | 0.4                                  | %    |
|         |                  | 4.6           | 0.2                                  | %    |

#### **Recommended Operating Conditions**

This section lists the functional operation limits for the AC and DC parameters for Arria V devices.

#### **Recommended Operating Conditions**

#### Table 1-3: Recommended Operating Conditions for Arria V Devices

This table lists the steady-state voltage values expected from Arria V devices. Power supply ramps must all be strictly monotonic, without plateaus.



| Symbol                           | Description                                | Condition    | Minimum <sup>(1)</sup> | Typical | Maximum <sup>(1)</sup> | Unit |
|----------------------------------|--------------------------------------------|--------------|------------------------|---------|------------------------|------|
|                                  |                                            | 3.3 V        | 3.135                  | 3.3     | 3.465                  | V    |
|                                  |                                            | 3.0 V        | 2.85                   | 3.0     | 3.15                   | V    |
|                                  |                                            | 2.5 V        | 2.375                  | 2.5     | 2.625                  | V    |
| V                                | 1/O buffers newer supply                   | 1.8 V        | 1.71                   | 1.8     | 1.89                   | V    |
| V CCIO                           | 1/O bullets power supply                   | 1.5 V        | 1.425                  | 1.5     | 1.575                  | V    |
|                                  |                                            | 1.35 V       | 1.283                  | 1.35    | 1.418                  | V    |
|                                  |                                            | 1.25 V       | 1.19                   | 1.25    | 1.31                   | V    |
|                                  |                                            | 1.2 V        | 1.14                   | 1.2     | 1.26                   | V    |
| V <sub>CCD_FPLL</sub>            | PLL digital voltage regulator power supply | _            | 1.425                  | 1.5     | 1.575                  | V    |
| V <sub>CCA_FPLL</sub>            | PLL analog voltage regulator power supply  | _            | 2.375                  | 2.5     | 2.625                  | V    |
| V <sub>I</sub>                   | DC input voltage                           | _            | -0.5                   | _       | 3.6                    | V    |
| V <sub>O</sub>                   | Output voltage                             | _            | 0                      | _       | V <sub>CCIO</sub>      | V    |
| T                                | Operating junction temperature             | Commercial   | 0                      | _       | 85                     | °C   |
| T                                | Operating junction temperature             | Industrial   | -40                    | _       | 100                    | °C   |
| <b>+</b> (4)                     | Power supply ramp time                     | Standard POR | 200 µs                 | _       | 100 ms                 | _    |
| t <sub>RAMP</sub> <sup>(4)</sup> | rower supply famp time                     | Fast POR     | 200 µs                 | _       | 4 ms                   | _    |



<sup>&</sup>lt;sup>(1)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

<sup>&</sup>lt;sup>(4)</sup> This is also applicable to HPS power supply. For HPS power supply, refer to  $t_{RAMP}$  specifications for standard POR when HPS\_PORSEL = 0 and  $t_{RAMP}$  specifications for fast POR when HPS\_PORSEL = 1.

#### Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications

| I/O Standard            | V <sub>CCIO</sub> (V) V <sub>REF</sub> (V) |      |       | V <sub>TT</sub> (V)    |                       |                        |                         |                       |                        |
|-------------------------|--------------------------------------------|------|-------|------------------------|-----------------------|------------------------|-------------------------|-----------------------|------------------------|
| i, o standard           | Min                                        | Тур  | Max   | Min                    | Тур                   | Мах                    | Min                     | Тур                   | Max                    |
| SSTL-2<br>Class I, II   | 2.375                                      | 2.5  | 2.625 | $0.49 \times V_{CCIO}$ | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$ | V <sub>REF</sub> - 0.04 | V <sub>REF</sub>      | $V_{REF} + 0.04$       |
| SSTL-18<br>Class I, II  | 1.71                                       | 1.8  | 1.89  | 0.833                  | 0.9                   | 0.969                  | V <sub>REF</sub> - 0.04 | V <sub>REF</sub>      | $V_{REF} + 0.04$       |
| SSTL-15<br>Class I, II  | 1.425                                      | 1.5  | 1.575 | $0.49 \times V_{CCIO}$ | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$ | $0.49 \times V_{CCIO}$  | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$ |
| SSTL-135<br>Class I, II | 1.283                                      | 1.35 | 1.418 | $0.49 \times V_{CCIO}$ | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$ | $0.49 \times V_{CCIO}$  | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$ |
| SSTL-125<br>Class I, II | 1.19                                       | 1.25 | 1.26  | $0.49 \times V_{CCIO}$ | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$ | $0.49 \times V_{CCIO}$  | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$ |
| HSTL-18<br>Class I, II  | 1.71                                       | 1.8  | 1.89  | 0.85                   | 0.9                   | 0.95                   |                         | V <sub>CCIO</sub> /2  | —                      |
| HSTL-15<br>Class I, II  | 1.425                                      | 1.5  | 1.575 | 0.68                   | 0.75                  | 0.9                    |                         | V <sub>CCIO</sub> /2  | _                      |
| HSTL-12<br>Class I, II  | 1.14                                       | 1.2  | 1.26  | $0.47 \times V_{CCIO}$ | $0.5 \times V_{CCIO}$ | $0.53 \times V_{CCIO}$ |                         | V <sub>CCIO</sub> /2  | _                      |
| HSUL-12                 | 1.14                                       | 1.2  | 1.3   | $0.49 \times V_{CCIO}$ | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$ | _                       |                       |                        |

| Tuble 1 15, Single Ended SSTE, 15TE, and 15OE / O hererence voltage Specifications for Anna v Devices |
|-------------------------------------------------------------------------------------------------------|
|-------------------------------------------------------------------------------------------------------|



#### Table 1-31: Transceiver-FPGA Fabric Interface Specifications for Arria V GT and ST Devices

| Symbol/Description                  | Transceiver S | peed Grade 3                                | Unit |  |
|-------------------------------------|---------------|---------------------------------------------|------|--|
| Symbol Description                  | Min           | Max                                         | ont  |  |
| Interface speed (PMA direct mode)   | 50            | 153.6 <sup>(56)</sup> , 161 <sup>(57)</sup> | MHz  |  |
| Interface speed (single-width mode) | 25            | 187.5                                       | MHz  |  |
| Interface speed (double-width mode) | 25            | 163.84                                      | MHz  |  |

**Related Information** 

- CTLE Response at Data Rates > 3.25 Gbps across Supported AC Gain and DC Gain on page 1-35
- CTLE Response at Data Rates ≤ 3.25 Gbps across Supported AC Gain and DC Gain on page 1-36



<sup>&</sup>lt;sup>(56)</sup> The maximum frequency when core transceiver local routing is selected.

<sup>&</sup>lt;sup>(57)</sup> The maximum frequency when core transceiver network routing (GCLK, RCLK, or PCLK) is selected.

| Symbol               | Parameter                                                           | Condition      | Min | Тур | Мах                 | Unit |
|----------------------|---------------------------------------------------------------------|----------------|-----|-----|---------------------|------|
|                      |                                                                     | -3 speed grade | 5   | —   | 800 <sup>(61)</sup> | MHz  |
| f                    | Input clock fraguency                                               | -4 speed grade | 5   |     | 800 <sup>(61)</sup> | MHz  |
| IIN                  | input clock nequency                                                | –5 speed grade | 5   | _   | 750 <sup>(61)</sup> | MHz  |
|                      |                                                                     | -6 speed grade | 5   |     | 625(61)             | MHz  |
| f <sub>INPFD</sub>   | Integer input clock frequency to the phase frequency detector (PFD) | _              | 5   | _   | 325                 | MHz  |
| f <sub>fINPFD</sub>  | Fractional input clock frequency to the PFD                         |                | 50  | _   | 160                 | MHz  |
| <b>f</b> (62)        |                                                                     | -3 speed grade | 600 | —   | 1600                | MHz  |
|                      | PLL voltage-controlled oscillator<br>(VCO) operating range          | -4 speed grade | 600 | _   | 1600                | MHz  |
| IVCO                 |                                                                     | –5 speed grade | 600 |     | 1600                | MHz  |
|                      |                                                                     | -6 speed grade | 600 |     | 1300                | MHz  |
| t <sub>EINDUTY</sub> | Input clock or external feedback clock input duty cycle             | _              | 40  |     | 60                  | %    |
|                      |                                                                     | -3 speed grade | _   | _   | 500 <sup>(63)</sup> | MHz  |
| f                    | Output frequency for internal global or                             | -4 speed grade | —   | —   | 500 <sup>(63)</sup> | MHz  |
| LOUT                 | regional clock                                                      | -5 speed grade | _   | _   | 500 <sup>(63)</sup> | MHz  |
|                      |                                                                     | -6 speed grade | _   | _   | 400 <sup>(63)</sup> | MHz  |



<sup>&</sup>lt;sup>(61)</sup> This specification is limited in the Quartus Prime software by the I/O maximum frequency. The maximum I/O frequency is different for each I/O standard.

<sup>&</sup>lt;sup>(62)</sup> The VCO frequency reported by the Quartus Prime software takes into consideration the VCO post-scale counter K value. Therefore, if the counter K has a value of 2, the frequency reported can be lower than the  $f_{VCO}$  specification.

<sup>&</sup>lt;sup>(63)</sup> This specification is limited by the lower of the two: I/O  $f_{MAX}$  or  $F_{OUT}$  of the PLL.

| Symbol             | Parameter                                                              | Condition                     | Min    | Тур     | Max        | Unit      |
|--------------------|------------------------------------------------------------------------|-------------------------------|--------|---------|------------|-----------|
| t a                | Period jitter for dedicated clock output                               | $F_{OUT} \ge 100 \text{ MHz}$ |        |         | 175        | ps (p-p)  |
| CASC_OUTPJ_DC      | in cascaded PLLs                                                       | F <sub>OUT</sub> < 100 MHz    |        |         | 17.5       | mUI (p-p) |
| t <sub>DRIFT</sub> | Frequency drift after PFDENA is disabled for a duration of 100 $\mu s$ | _                             |        |         | ±10        | %         |
| dK <sub>BIT</sub>  | Bit number of Delta Sigma Modulator<br>(DSM)                           | _                             | 8      | 24      | 32         | bits      |
| k <sub>VALUE</sub> | Numerator of fraction                                                  | _                             | 128    | 8388608 | 2147483648 | _         |
| f <sub>RES</sub>   | Resolution of VCO frequency                                            | $f_{INPFD} = 100 \text{ MHz}$ | 390625 | 5.96    | 0.023      | Hz        |

Memory Output Clock Jitter Specifications on page 1-57

Provides more information about the external memory interface clock output jitter specifications.

- Upstream PLL: 0.59 MHz ≤ Upstream PLL BW < 1 MHz
- Downstream PLL: Downstream PLL BW > 2 MHz



<sup>&</sup>lt;sup>(71)</sup> The cascaded PLL specification is only applicable with the following conditions:

### **High-Speed I/O Specifications**

#### Table 1-40: High-Speed I/O Specifications for Arria V Devices

When J = 3 to 10, use the serializer/deserializer (SERDES) block. When J = 1 or 2, bypass the SERDES block.

For LVDS applications, you must use the PLLs in integer PLL mode.

The Arria V devices support the following output standards using true LVDS output buffer types on all I/O banks.

- True RSDS output standard with data rates of up to 360 Mbps
- True mini-LVDS output standard with data rates of up to 400 Mbps

| Symbol                                                                                      |                                                                       | Condition                                  |      | -I3, -C4 |         |      | –I5, –C5 |         |      | -C6 |                     | Unit |
|---------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|--------------------------------------------|------|----------|---------|------|----------|---------|------|-----|---------------------|------|
|                                                                                             | Symbol                                                                | Condition                                  | Min  | Тур      | Max     | Min  | Тур      | Max     | Min  | Тур | Max                 | Unit |
| f <sub>HSCLK_in</sub> (input clock frequency) True<br>Differential I/O Standards            |                                                                       | Clock boost factor W<br>= 1 to $40^{(72)}$ | 5    |          | 800     | 5    |          | 750     | 5    | _   | 625                 | MHz  |
| f <sub>HSCLK_in</sub> (input clock frequency)<br>Single-Ended I/O Standards <sup>(73)</sup> |                                                                       | Clock boost factor W<br>= 1 to $40^{(72)}$ | 5    |          | 625     | 5    |          | 625     | 5    |     | 500                 | MHz  |
| f <sub>HSCLK_in</sub> (input clock frequency)<br>Single-Ended I/O Standards <sup>(74)</sup> |                                                                       | Clock boost factor W<br>= 1 to $40^{(72)}$ | 5    | _        | 420     | 5    | _        | 420     | 5    | —   | 420                 | MHz  |
| f <sub>HSCLK_OUT</sub> (output clock frequency)                                             |                                                                       | _                                          | 5    | _        | 625(75) | 5    | _        | 625(75) | 5    |     | 500 <sup>(75)</sup> | MHz  |
| Transmitter                                                                                 | True Differential I/O<br>Standards - f <sub>HSDR</sub> (data<br>rate) | SERDES factor J =3 to $10^{(76)}$          | (77) |          | 1250    | (77) |          | 1250    | (77) |     | 1050                | Mbps |

<sup>(73)</sup> This applies to DPA and soft-CDR modes only.





<sup>&</sup>lt;sup>(72)</sup> Clock boost factor (W) is the ratio between the input data rate and the input clock rate.

<sup>&</sup>lt;sup>(74)</sup> This applies to non-DPA mode only.

<sup>&</sup>lt;sup>(75)</sup> This is achieved by using the LVDS clock network.

 $<sup>^{(76)}</sup>$  The  $F_{max}$  specification is based on the fast clock used for serial data. The interface  $F_{max}$  is also dependent on the parallel clock domain which is design dependent and requires timing analysis.

<sup>&</sup>lt;sup>(77)</sup> The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate.

| Symbol               | Description          | Min                                                  | Тур | Max | Unit |
|----------------------|----------------------|------------------------------------------------------|-----|-----|------|
| T <sub>din_end</sub> | Input data valid end | $(2 + R_{delay}) \times T_{qspi\_clk} - 1.21^{(85)}$ |     |     | ns   |

#### Figure 1-8: Quad SPI Flash Timing Diagram

This timing diagram illustrates clock polarity mode 0 and clock phase mode 0.



#### **Related Information**

## Quad SPI Flash Controller Chapter, Arria V Hard Processor System Technical Reference Manual

Provides more information about Rdelay.

#### **SPI Timing Characteristics**

#### Table 1-52: SPI Master Timing Requirements for Arria V Devices

The setup and hold times can be used for Texas Instruments SSP mode and National Semiconductor Microwire mode.

| Symbol           | Description                               | Min       | Max | Unit |
|------------------|-------------------------------------------|-----------|-----|------|
| T <sub>clk</sub> | CLK clock period                          | 16.67     | —   | ns   |
| T <sub>su</sub>  | SPI Master-in slave-out (MISO) setup time | 8.35 (86) | —   | ns   |

 $<sup>^{(85)}</sup>$  R<sub>delay</sub> is set by programming the register <code>qspiregs.rddatacap</code>. For the SoC EDS software version 13.1 and later, Altera provides automatic Quad SPI calibration in the preloader. For more information about R<sub>delay</sub>, refer to the Quad SPI Flash Controller chapter in the Arria V Hard Processor System Technical Reference Manual.







| Date                  | Version               | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Date<br>December 2015 | Version<br>2015.12.16 | <ul> <li>Updated Quad Serial Peripheral Interface (SPI) Flash Timing Requirements for Arria V Devices table.</li> <li>Updated F<sub>clk</sub>, T<sub>dutycycle</sub>, and T<sub>dssfrst</sub> specifications.</li> <li>Added T<sub>qspi_clk</sub>, T<sub>din_starb</sub>, and T<sub>din_end</sub> specifications.</li> <li>Removed T<sub>dinmax</sub> specifications.</li> <li>Updated the minimum specification for T<sub>clk</sub> to 16.67 ns and removed the maximum specification in SPI Master Timing Requirements for Arria V Devices table.</li> <li>Updated Secure Digital (SD)/MultiMediaCard (MMC) Timing Requirements for Arria V Devices table.</li> <li>Updated T<sub>clk</sub> to T<sub>sdmmc_clk_out</sub> symbol.</li> <li>Updated T<sub>sdmmc_clk_out</sub> and T<sub>d</sub> specifications.</li> <li>Added T<sub>sdmmc_clk</sub>, T<sub>su</sub>, and T<sub>h</sub> specifications.</li> <li>Removed T<sub>dinmax</sub> specifications.</li> <li>Updated the following diagrams:</li> <li>Quad SPI Flash Timing Diagram</li> <li>SD/MMC Timing Diagram</li> </ul> |
|                       |                       | <ul> <li>Changed instances of <i>Quartus II</i> to <i>Quartus Prime</i>.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |



| Sumbol                                                                                       | Description                                                                                                                        | Conditions                                    | Calibration Ac | curacy        | Unit |  |
|----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|----------------|---------------|------|--|
| Symbol                                                                                       | Description                                                                                                                        | Conditions                                    | C3, I3L        | C4, I4        | onic |  |
| 25-Ω R <sub>S</sub>                                                                          | Internal series termination with calibration (25- $\Omega$ setting)                                                                | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 V | ±15            | ±15           | %    |  |
| 50-Ω R <sub>S</sub>                                                                          | Internal series termination with calibration (50- $\Omega$ setting)                                                                | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 V | ±15            | ±15           | %    |  |
| 34- $\Omega$ and 40- $\Omega$ $R_S$                                                          | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting)                                               | V <sub>CCIO</sub> = 1.5, 1.35, 1.25, 1.2 V    | ±15            | ±15           | %    |  |
| 48-Ω, 60-Ω, 80-Ω, and<br>240-Ω R <sub>S</sub>                                                | Internal series termination with calibration (48- $\Omega$ , 60- $\Omega$ , 80- $\Omega$ , and 240- $\Omega$ setting)              | $V_{CCIO} = 1.2 V$                            | ±15            | ±15           | %    |  |
| 50- $\Omega$ R <sub>T</sub>                                                                  | Internal parallel termination with calibration (50- $\Omega$ setting)                                                              | V <sub>CCIO</sub> = 2.5, 1.8, 1.5, 1.2 V      | -10 to +40     | -10 to<br>+40 | %    |  |
| 20- $\Omega$ , 30- $\Omega$ , 40- $\Omega$ , 60- $\Omega$ , and 120- $\Omega$ R <sub>T</sub> | Internal parallel termination with calibration ( $20-\Omega$ , $30-\Omega$ , $40-\Omega$ , $60-\Omega$ , and $120-\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35, 1.25 V         | -10 to +40     | -10 to<br>+40 | %    |  |
| 60- $\Omega$ and 120- $\Omega$ R <sub>T</sub>                                                | Internal parallel termination with calibration (60- $\Omega$ and 120- $\Omega$ setting)                                            | $V_{CCIO} = 1.2$                              | -10 to +40     | -10 to<br>+40 | %    |  |
| 25- $\Omega R_{S\_left\_shift}$                                                              | Internal left shift series termination with calibration (25- $\Omega$ R <sub>S_left_shift</sub> setting)                           | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 V | ±15            | ±15           | %    |  |

#### Table 2-11: OCT Without Calibration Resistance Tolerance Specifications for Arria V GZ Devices

| Symbol                      |                                                                        | Conditions                        | Resistance | Unit   |      |
|-----------------------------|------------------------------------------------------------------------|-----------------------------------|------------|--------|------|
| Symbol                      | Description                                                            | Conditions                        | C3, I3L    | C4, I4 | Onit |
| 25-Ω R, 50-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0 and 2.5 V | ±40        | ±40    | %    |



#### I/O Standard Specifications

The  $V_{OL}$  and  $V_{OH}$  values are valid at the corresponding  $I_{OH}$  and  $I_{OL}$ , respectively.

#### Table 2-16: Single-Ended I/O Standards for Arria V GZ Devices

| 1/O Standard |       | V <sub>CCIO</sub> (V) |       | VII  | _ (V)                      | V <sub>IH</sub> (V)         |                            | V <sub>OL</sub> (V)       | V <sub>OH</sub> (V)      | Ι (mΔ)     | Ι (m Λ)  |
|--------------|-------|-----------------------|-------|------|----------------------------|-----------------------------|----------------------------|---------------------------|--------------------------|------------|----------|
| i/O Stanuaru | Min   | Тур                   | Max   | Min  | Max                        | Min                         | Max                        | Мах                       | Min                      | 10L (1114) | юн (шлл) |
| LVTTL        | 2.85  | 3                     | 3.15  | -0.3 | 0.8                        | 1.7                         | 3.6                        | 0.4                       | 2.4                      | 2          | -2       |
| LVCMOS       | 2.85  | 3                     | 3.15  | -0.3 | 0.8                        | 1.7                         | 3.6                        | 0.2                       | V <sub>CCIO</sub> – 0.2  | 0.1        | -0.1     |
| 2.5 V        | 2.375 | 2.5                   | 2.625 | -0.3 | 0.7                        | 1.7                         | 3.6                        | 0.4                       | 2                        | 1          | -1       |
| 1.8 V        | 1.71  | 1.8                   | 1.89  | -0.3 | $0.35 \times V_{ m CCIO}$  | 0.65 ×<br>V <sub>CCIO</sub> | V <sub>CCIO</sub><br>+ 0.3 | 0.45                      | V <sub>CCIO</sub> – 0.45 | 2          | -2       |
| 1.5 V        | 1.425 | 1.5                   | 1.575 | -0.3 | $0.35 \times V_{ m CCIO}$  | 0.65 ×<br>V <sub>CCIO</sub> | V <sub>CCIO</sub><br>+ 0.3 | $0.25 	imes V_{ m CCIO}$  | $0.75 \times V_{CCIO}$   | 2          | -2       |
| 1.2 V        | 1.14  | 1.2                   | 1.26  | -0.3 | $0.35 \times V_{\rm CCIO}$ | 0.65 ×<br>V <sub>CCIO</sub> | V <sub>CCIO</sub><br>+ 0.3 | $0.25 \times V_{ m CCIO}$ | $0.75 \times V_{CCIO}$   | 2          | -2       |

#### Table 2-17: Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications for Arria V GZ Devices

| I/O Standard           |       | V <sub>CCIO</sub> (V) |       | V <sub>REF</sub> (V)   |                         |                             | V <sub>TT</sub> (V)     |                  |                         |
|------------------------|-------|-----------------------|-------|------------------------|-------------------------|-----------------------------|-------------------------|------------------|-------------------------|
|                        | Min   | Тур                   | Max   | Min                    | Тур                     | Max                         | Min                     | Тур              | Мах                     |
| SSTL-2<br>Class I, II  | 2.375 | 2.5                   | 2.625 | $0.49 \times V_{CCIO}$ | $0.5 	imes V_{ m CCIO}$ | $0.51 	imes V_{ m CCIO}$    | V <sub>REF</sub> – 0.04 | V <sub>REF</sub> | V <sub>REF</sub> + 0.04 |
| SSTL-18<br>Class I, II | 1.71  | 1.8                   | 1.89  | 0.833                  | 0.9                     | 0.969                       | V <sub>REF</sub> - 0.04 | V <sub>REF</sub> | V <sub>REF</sub> + 0.04 |
| SSTL-15<br>Class I, II | 1.425 | 1.5                   | 1.575 | $0.49 \times V_{CCIO}$ | $0.5 	imes V_{ m CCIO}$ | 0.51 ×<br>V <sub>CCIO</sub> | $0.49 \times V_{CCIO}$  | 0.5 ×<br>VCCIO   | $0.51 \times V_{CCIO}$  |



| Symbol/Description   | Conditions          | Trans | ceiver Spee | d Grade 2 | Transc | Unit |     |       |
|----------------------|---------------------|-------|-------------|-----------|--------|------|-----|-------|
| Symbol/Description   | Conditions          | Min   | Тур         | Мах       | Min    | Тур  | Max | Oline |
|                      | DC gain setting = 0 | —     | 0           | _         | _      | 0    | —   | dB    |
|                      | DC gain setting = 1 |       | 2           | _         |        | 2    | _   | dB    |
| Programmable DC gain | DC gain setting = 2 |       | 4           |           |        | 4    |     | dB    |
|                      | DC gain setting = 3 |       | 6           |           |        | 6    | _   | dB    |
|                      | DC gain setting = 4 | _     | 8           |           |        | 8    |     | dB    |

#### Arria V Device Overview

For more information about device ordering codes.

#### Transmitter

#### Table 2-25: Transmitter Specifications for Arria V GZ Devices

Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the *Arria V Device Overview*.

| Symbol/Description       | Conditions           | Trans | ceiver Spee | d Grade 2 | Transc | Unit |         |      |
|--------------------------|----------------------|-------|-------------|-----------|--------|------|---------|------|
| Symbol/Description       | Conditions           | Min   | Тур         | Мах       | Min    | Тур  | Мах     | Onit |
| Supported I/O Standards  | 1.4-V and 1.5-V PCML |       |             |           |        |      |         |      |
| Data rate (Standard PCS) | —                    | 600   | _           | 9900      | 600    |      | 8800    | Mbps |
| Data rate (10G PCS)      | _                    | 600   | _           | 12500     | 600    | _    | 10312.5 | Mbps |



#### 2-32 Standard PCS Data Rate

| ATX PLL            |                           |                       |                                                     | CMU PLL (161)             |                       | fPLL                               |                           |                       |                              |
|--------------------|---------------------------|-----------------------|-----------------------------------------------------|---------------------------|-----------------------|------------------------------------|---------------------------|-----------------------|------------------------------|
| Clock Network      | Non-bonded<br>Mode (Gbps) | Bonded<br>Mode (Gbps) | Channel<br>Span                                     | Non-bonded<br>Mode (Gbps) | Bonded<br>Mode (Gbps) | Channel<br>Span                    | Non-bonded<br>Mode (Gbps) | Bonded<br>Mode (Gbps) | Channel<br>Span              |
| xN (PCIe)          | _                         | 8.0                   | 8                                                   | _                         | 5.0                   | 8                                  | _                         | _                     | _                            |
|                    | 8.0                       | 8.0                   | Up to 13<br>channels<br>above and<br>below PLL      |                           |                       | Up to 13                           |                           |                       | Up to 13<br>channels         |
| xN (Native PHY IP) |                           | 8.01 to<br>9.8304     | Up to 7<br>channels<br>above<br>and<br>below<br>PLL | 7.99                      | 7.99                  | channels<br>above and<br>below PLL | 3.125                     | 3.125                 | above<br>and<br>below<br>PLL |

#### Standard PCS Data Rate

#### Table 2-30: Standard PCS Approximate Maximum Date Rate (Gbps) for Arria V GZ Devices

The maximum data rate is also constrained by the transceiver speed grade. Refer to the "Commercial and Industrial Speed Grade Offering for Arria V GZ Devices" table for the transceiver speed grade.

| Mode (164)  | Transceiver | PMA Width                   | 20  | 20  | 16   | 16   | 10  | 10  | 8    | 8    |
|-------------|-------------|-----------------------------|-----|-----|------|------|-----|-----|------|------|
| Speed Grade |             | PCS/Core Width              | 40  | 20  | 32   | 16   | 20  | 10  | 16   | 8    |
| FIEO        | 2           | C3, I3L<br>core speed grade | 9.9 | 9   | 7.84 | 7.2  | 5.3 | 4.7 | 4.24 | 3.76 |
| 1110        | 3           | C4, I4<br>core speed grade  | 8.8 | 8.2 | 7.2  | 6.56 | 4.8 | 4.3 | 3.84 | 3.44 |

<sup>(161)</sup> ATX PLL is recommended at 8 Gbps and above data rates for improved jitter performance.

<sup>(164)</sup> The Phase Compensation FIFO can be configured in FIFO mode or register mode. In the FIFO mode, the pointers are not fixed, and the latency can vary. In the register mode the pointers are fixed for low latency.



| Symbol                                                                   | Conditions                                                                |       |     | C4, I4 | Unit  |     |       |      |
|--------------------------------------------------------------------------|---------------------------------------------------------------------------|-------|-----|--------|-------|-----|-------|------|
| Symbol                                                                   | Conditions                                                                | Min   | Тур | Мах    | Min   | Тур | Max   | Onic |
|                                                                          | SERDES factor J = 3 to 10<br>(192), (193), (194), (195), (196), (197)     | 150   | _   | 1250   | 150   | —   | 1050  | Mbps |
| True Differential I/O<br>Standards - f <sub>HSDRDPA</sub><br>(data rate) | SERDES factor $J \ge 4$<br>LVDS RX with DPA<br>(193), (195), (196), (197) | 150   | _   | 1600   | 150   |     | 1250  | Mbps |
|                                                                          | SERDES factor J = 2,<br>uses DDR Registers                                | (198) | _   | (199)  | (198) |     | (199) | Mbps |
|                                                                          | SERDES factor J = 1,<br>uses SDR Register                                 | (198) | _   | (199)  | (198) |     | (199) | Mbps |
|                                                                          | SERDES factor $J = 3$ to 10                                               | (198) | —   | (200)  | (198) | —   | (200) | Mbps |
| f <sub>HSDR</sub> (data rate)                                            | SERDES factor J = 2,<br>uses DDR Registers                                | (198) | —   | (199)  | (198) |     | (199) | Mbps |
|                                                                          | SERDES factor J = 1,<br>uses SDR Register                                 | (198) | —   | (199)  | (198) | —   | (199) | Mbps |

 $^{(192)}$  The  $F_{MAX}$  specification is based on the fast clock used for serial data. The interface  $F_{MAX}$  is also dependent on the parallel clock domain which is design dependent and requires timing analysis.

<sup>(193)</sup> Arria V GZ RX LVDS will need DPA. For Arria V GZ TX LVDS, the receiver side component must have DPA.

<sup>(194)</sup> Arria V GZ LVDS serialization and de-serialization factor needs to be x4 and above.

<sup>(195)</sup> Requires package skew compensation with PCB trace length.

<sup>(196)</sup> Do not mix single-ended I/O buffer within LVDS I/O bank.

<sup>(197)</sup> Chip-to-chip communication only with a maximum load of 5 pF.

<sup>(198)</sup> The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate.

<sup>(199)</sup> The maximum ideal data rate is the SERDES factor (J) x the PLL maximum output frequency (fOUT) provided you can close the design timing and the signal integrity simulation is clean.

<sup>(200)</sup> You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported.



#### Table 2-52: Worst-Case DCD on Arria V GZ I/O Pins

The DCD numbers do not cover the core clock network.

| Symbol            | C   | 3, I3L | C   | Unit |   |
|-------------------|-----|--------|-----|------|---|
| Symbol            | Min | Max    | Min | Max  |   |
| Output Duty Cycle | 45  | 55     | 45  | 55   | % |

# **Configuration Specification**

## **POR Specifications**

#### Table 2-53: Fast and Standard POR Delay Specification for Arria V GZ Devices

Select the POR delay based on the MSEL setting as described in the "Configuration Schemes for Arria V Devices" table in the *Configuration, Design Security, and Remote System Upgrades in Arria V Devices* chapter.

| POR Delay | Minimum (ms) | Maximum (ms) |
|-----------|--------------|--------------|
| Fast      | 4            | 12 (202)     |
| Standard  | 100          | 300          |

**Related Information** 

Configuration, Design Security, and Remote System Upgrades in Arria V Devices

**Altera Corporation** 



<sup>&</sup>lt;sup>(202)</sup> The maximum pulse width of the fast POR delay is 12 ms, providing enough time for the PCIe hard IP to initialize after the POR trip.

| Symbol                  | Parameter                                         | Minimum                                                 | Maximum | Unit |
|-------------------------|---------------------------------------------------|---------------------------------------------------------|---------|------|
| t <sub>CD2CU</sub>      | CONF_DONE high to CLKUSR enabled                  | $4 \times maximum$                                      | —       | _    |
|                         |                                                   | DCLK period                                             |         |      |
| t <sub>CD2UM</sub><br>C | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> +<br>(8576 × CLKUSR period)<br>(209) |         | _    |

- DCLK-to-DATA[] Ratio (r) for FPP Configuration on page 2-57 ٠
- Configuration, Design Security, and Remote System Upgrades in Arria V Devices

Arria V GZ Device Datasheet

**Altera Corporation** 



<sup>&</sup>lt;sup>(208)</sup> The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device.

<sup>&</sup>lt;sup>(209)</sup> To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the "Initialization" section of the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter.

#### 2-70 Remote System Upgrades Circuitry Timing Specification

#### Table 2-62: Uncompressed .rbf Sizes for Arria V GZ Devices

| Variant    | Member Code | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) <sup>(223)</sup> |
|------------|-------------|--------------------------------|-----------------------------------------|
|            | E1          | 137,598,880                    | 562,208                                 |
| Arria V C7 | E3          | 137,598,880                    | 562,208                                 |
|            | E5          | 213,798,880                    | 561,760                                 |
|            | E7          | 213,798,880                    | 561,760                                 |

#### Table 2-63: Minimum Configuration Time Estimation for Arria V GZ Devices

|            | Member Code | Active Serial <sup>(224)</sup> |            |                         | Fast Passive Parallel <sup>(225)</sup> |            |                         |
|------------|-------------|--------------------------------|------------|-------------------------|----------------------------------------|------------|-------------------------|
| Variant    |             | Width                          | DCLK (MHz) | Min Config Time<br>(ms) | Width                                  | DCLK (MHz) | Min Config Time<br>(ms) |
| Arrie V CZ | E1          | 4                              | 100        | 344                     | 32                                     | 100        | 43                      |
|            | E3          | 4                              | 100        | 344                     | 32                                     | 100        | 43                      |
|            | E5          | 4                              | 100        | 534                     | 32                                     | 100        | 67                      |
|            | E7          | 4                              | 100        | 534                     | 32                                     | 100        | 67                      |

## **Remote System Upgrades Circuitry Timing Specification**

#### Table 2-64: Remote System Upgrade Circuitry Timing Specifications

| Parameter Minimum                         |     | Maximum | Unit |  |
|-------------------------------------------|-----|---------|------|--|
| t <sub>RU_nCONFIG</sub> <sup>(226)</sup>  | 250 | _       | ns   |  |
| t <sub>RU_nRSTIMER</sub> <sup>(227)</sup> | 250 | _       | ns   |  |

<sup>(223)</sup> The IOCSR **.rbf** size is specifically for the Configuration via Protocol (CvP) feature.

<sup>(224)</sup> DCLK frequency of 100 MHz using external CLKUSR.

<sup>(225)</sup> Max FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic.



- Configuration, Design Security, and Remote System Upgrades in Arria V Devices For more information about the reconfiguration input for the ALTREMOTE\_UPDATE IP core, refer to the "User Watchdog Timer" section.
- Configuration, Design Security, and Remote System Upgrades in Arria V Devices For more information about the reset\_timer input for the ALTREMOTE\_UPDATE IP core, refer to the "Remote System Upgrade State Machine" section.

## User Watchdog Internal Oscillator Frequency Specification

#### Table 2-65: User Watchdog Internal Oscillator Frequency Specifications

| Minimum Typical |     | Maximum | Unit |  |
|-----------------|-----|---------|------|--|
| 5.3             | 7.9 | 12.5    | MHz  |  |

## I/O Timing

Altera offers two ways to determine I/O timing—the Excel-based I/O Timing and the Quartus II Timing Analyzer.

Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis.

The Quartus II Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete placeand-route.

#### **Related Information**

## **Arria V Devices Documentation page**

For the Excel-based I/O Timing spreadsheet

#### Arria V GZ Device Datasheet

Altera Corporation



<sup>&</sup>lt;sup>(226)</sup> This is equivalent to strobing the reconfiguration input of the ALTREMOTE\_UPDATE IP core high for the minimum timing specification. For more information, refer to the "Remote System Upgrade State Machine" section in the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter.

<sup>&</sup>lt;sup>(227)</sup> This is equivalent to strobing the reset\_timer input of the ALTREMOTE\_UPDATE IP core high for the minimum timing specification. For more information, refer to the "User Watchdog Timer" section in the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter.

| Term               | Definition                                                                                                                                                       |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>OCM</sub>   | Output common mode voltage—The common mode of the differential signal at the transmitter.                                                                        |
| V <sub>OD</sub>    | Output differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the transmitter. |
| V <sub>SWING</sub> | Differential input voltage                                                                                                                                       |
| V <sub>X</sub>     | Input differential cross point voltage                                                                                                                           |
| V <sub>OX</sub>    | Output differential cross point voltage                                                                                                                          |
| W                  | High-speed I/O block—clock boost factor                                                                                                                          |

# **Document Revision History**

| Date          | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|---------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| February 2017 | 2017.02.10 | <ul> <li>Changed the minimum value for t<sub>CD2UMC</sub> in the "FPP Timing Parameters for Arria V GZ Devices When the DCLK-to-DATA[] Ratio is 1" table.</li> <li>Changed the minimum value for t<sub>CD2UMC</sub> in the "FPP Timing Parameters for Arria V GZ Devices When the DCLK to DATA[] Ratio is 1" table.</li> </ul>                                                                                                                         |
|               |            | <ul> <li>Changed the minimum value for t<sub>CD2UMC</sub> in the "AS Timing Parameters for AS x1 and AS x4 Configurations in Arria V GZ Devices" table.</li> <li>Changed the minimum value for t<sub>CD2UMC</sub> in the "PS Timing Parameters for Arria V GZ Devices" table.</li> <li>Changed the minimum number of clock cycles value in the "Initialization Clock Source Option and the Maximum Frequency for Arria V GZ Devices" table.</li> </ul> |

