Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | 14151 | | Number of Logic Elements/Cells | 300000 | | Total RAM Bits | 17358848 | | Number of I/O | 704 | | Number of Gates | - | | Voltage - Supply | 1.07V ~ 1.13V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 1517-BBGA | | Supplier Device Package | 1517-FBGA (40x40) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/5agxfb1h6f40c6g | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong | Symbol | Description | Maximum | Unit | |---------------------------|----------------------------------------------|---------|------| | I <sub>XCVR-RX</sub> (DC) | DC current per transceiver receiver (RX) pin | 50 | mA | #### **Internal Weak Pull-Up Resistor** All I/O pins, except configuration, test, and JTAG pins, have an option to enable weak pull-up. Table 1-13: Internal Weak Pull-Up Resistor Values for Arria V Devices | Symbol | Description | Condition (V) <sup>(11)</sup> | Value <sup>(12)</sup> | Unit | |-------------|------------------------------------|----------------------------------|-----------------------|------| | | | $V_{CCIO} = 3.3 \pm 5\%$ | 25 | kΩ | | | | $V_{CCIO} = 3.0 \pm 5\%$ | 25 | kΩ | | | | $V_{CCIO} = 2.5 \pm 5\%$ | 25 | kΩ | | $ m R_{PU}$ | programmer par up received op them | $V_{CCIO} = 1.8 \pm 5\%$ | 25 | kΩ | | КрО | | $V_{CCIO} = 1.5 \pm 5\%$ | 25 | kΩ | | | | $V_{\text{CCIO}} = 1.35 \pm 5\%$ | 25 | kΩ | | | | $V_{CCIO} = 1.25 \pm 5\%$ | 25 | kΩ | | | | $V_{CCIO} = 1.2 \pm 5\%$ | 25 | kΩ | #### **Related Information** #### Arria V GT, GX, ST, and SX Device Family Pin Connection Guidelines Provides more information about the pins that support internal weak pull-up and internal weak pull-down features. Arria V GX, GT, SX, and ST Device Datasheet The I/O ramp rate is 10 ns or more. For ramp rates faster than 10 ns, $|I_{IOPIN}| = C dv/dt$ , in which C is the I/O pin capacitance and dv/dt is the slew rate. $<sup>^{(11)}</sup>$ Pin pull-up resistance values may be lower if an external source drives the pin higher than $V_{CCIO}$ . <sup>(12)</sup> Valid with ±10% tolerances to cover changes over PVT. | I/O Standard | | V <sub>CCIO</sub> (V) | | V <sub>SWI</sub> | <sub>ING(DC)</sub> (V) | V <sub>X(AC)</sub> (V) | | | V <sub>SWING(AC)</sub> (V) | | | |---------------|------|-----------------------|------|------------------|------------------------|-----------------------------|----------------------|--------------------------------|-----------------------------------------------|---------------------------|--| | i/O Stalldard | Min | Тур | Max | Min | Max | Min | Тур | Max | Min | Max | | | SSTL-125 | 1.19 | 1.25 | 1.31 | 0.18 | (15) | V <sub>CCIO</sub> /2 - 0.15 | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2<br>+ 0.15 | 2(V <sub>IH(AC)</sub> –<br>V <sub>REF</sub> ) | $2(V_{IL(AC)} - V_{REF})$ | | #### Differential HSTL and HSUL I/O Standards Table 1-18: Differential HSTL and HSUL I/O Standards for Arria V Devices | I/O Standard | | | V <sub>DIF(DC)</sub> (V) | | V <sub>X(AC)</sub> (V) | | V <sub>CM(DC)</sub> (V) | | | V <sub>DIF(AC)</sub> (V) | | | | |------------------------|-------|-----|--------------------------|------|-------------------------|---------------------------------------------------------------------|---------------------------|---------------------------------------------------------------------|-----------------------------------------------------------|---------------------------|----------------------------|------|--------------------------| | | Min | Тур | Max | Min | Max | Min | Тур | Max | Min | Тур | Max | Min | Max | | HSTL-18<br>Class I, II | 1.71 | 1.8 | 1.89 | 0.2 | _ | 0.78 | _ | 1.12 | 0.78 | _ | 1.12 | 0.4 | _ | | HSTL-15<br>Class I, II | 1.425 | 1.5 | 1.575 | 0.2 | _ | 0.68 | _ | 0.9 | 0.68 | _ | 0.9 | 0.4 | | | HSTL-12<br>Class I, II | 1.14 | 1.2 | 1.26 | 0.16 | V <sub>CCIO</sub> + 0.3 | _ | $0.5 \times V_{\rm CCIO}$ | _ | $\begin{array}{c} 0.4 \times \\ V_{\rm CCIO} \end{array}$ | $0.5 \times V_{\rm CCIO}$ | $0.6 \times V_{\rm CCIO}$ | 0.3 | V <sub>CCIO</sub> + 0.48 | | HSUL-12 | 1.14 | 1.2 | 1.3 | 0.26 | 0.26 | $\begin{array}{c} 0.5 \times \\ V_{\rm CCIO} - \\ 0.12 \end{array}$ | $0.5 \times V_{\rm CCIO}$ | $\begin{array}{c} 0.5 \times \\ V_{\rm CCIO} \\ + 0.12 \end{array}$ | $\begin{array}{c} 0.4 \times \\ V_{\rm CCIO} \end{array}$ | $0.5 \times V_{\rm CCIO}$ | 0.6 ×<br>V <sub>CCIO</sub> | 0.44 | 0.44 | ## **Differential I/O Standard Specifications** ## Table 1-19: Differential I/O Standard Specifications for Arria V Devices Differential inputs are powered by $\rm V_{\rm CCPD}$ which requires 2.5 V. | I/O Standard | V <sub>CCIO</sub> (V) | | V <sub>ID</sub> (mV) <sup>(16)</sup> | | | V <sub>ICM(DC)</sub> (V) | | V <sub>OD</sub> (V) <sup>(17)</sup> | | V <sub>OCM</sub> (V) <sup>(17)(18)</sup> | | | | | | |------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------------------------------|-----|--------------------------|-----------------------------|-------|-------------------------------------|-------|------------------------------------------|-----|-----|-------|------|-------| | I/O Standard | Min | Тур | Max | Min | Condition | Max | Min | Condition | Max | Min | Тур | Max | Min | Тур | Max | | PCML | Transmitter, receiver, and input reference clock pins of high-speed transceivers use the PCML I/O standard. For transmitter, receiver, and reference clock I/O pin specifications, refer to Transceiver Specifications for Arria V GX and SX Devices and Transceiver Specifications for Arria V GT and ST Devices tables. | | | | | | | | | | | | | | | | 2.5 V | 2.5 V | 2.375 2.5 2.625 | 5 25 265 100 | 100 | V <sub>CM</sub> = | _ | 0.05 | D <sub>MAX</sub> ≤ 1.25 Gbps | 1.80 | 0.247 — | | 0.6 | 1.125 | 1.25 | 1.375 | | LVDS <sup>(19)</sup> | 2.373 | 2.3 | 2.625 100 | 100 | 1.25 V | _ | 1.05 | $D_{MAX} >$ 1.25 Gbps | 1.55 | | | 0.0 | | | | | RSDS<br>(HIO) <sup>(20)</sup> | 2.375 | 2.5 | 2.625 | 100 | V <sub>CM</sub> = 1.25 V | _ | 0.25 | _ | 1.45 | 0.1 | 0.2 | 0.6 | 0.5 | 1.2 | 1.4 | | Mini-LVDS<br>(HIO) <sup>(21)</sup> | 2.375 | 2.5 | 2.625 | 200 | _ | 600 | 0.300 | _ | 1.425 | 0.25 | _ | 0.6 | 1 | 1.2 | 1.4 | | LVPECL <sup>(22)</sup> | | 300 | | | 0.60 | D <sub>MAX</sub> ≤ 700 Mbps | 1.80 | | | | | | | | | | LVFECL | | | _ _ | | 1.00 | D <sub>MAX</sub> > 700 Mbps | 1.60 | | | _ | | | | | | #### **Related Information** • Transceiver Specifications for Arria V GX and SX Devices on page 1-23 Provides the specifications for transmitter, receiver, and reference clock I/O pin. $<sup>^{(16)}</sup>$ The minimum $V_{ID}$ value is applicable over the entire common mode range, $V_{CM}$ . $<sup>^{(17)}~</sup>R_L$ range: $90 \le R_L \le 110~\Omega.$ <sup>(18)</sup> This applies to default pre-emphasis setting only. <sup>(19)</sup> For optimized LVDS receiver performance, the receiver voltage input range must be within 1.0 V to 1.6 V for data rates above 1.25 Gbps and 0 V to 1.85 V for data rates below 1.25 Gbps. $<sup>^{\</sup>left(20\right)}$ For optimized RSDS receiver performance, the receiver voltage input range must be within 0.25 V to 1.45 V. $<sup>^{\</sup>left(21\right)}$ For optimized Mini-LVDS receiver performance, the receiver voltage input range must be within 0.3 V to 1.425 V. For optimized LVPECL receiver performance, the receiver voltage input range must be within 0.85 V to 1.75 V for data rates above 700 Mbps and 0.45 V to 1.95 V for data rates below 700 Mbps. | Symbol/Description | Condition - | Tran | sceiver Speed Gra | Unit | | | |------------------------------------|-------------|------|-------------------|------|--------|--| | Symbol/Description | Condition | Min | Тур | Max | Offic | | | | 10 Hz | _ | _ | -50 | dBc/Hz | | | | 100 Hz | _ | _ | -80 | dBc/Hz | | | Transmitter REFCLK phase noise(43) | 1 KHz | _ | _ | -110 | dBc/Hz | | | Transmitter REPCER phase noise | 10 KHz | _ | _ | -120 | dBc/Hz | | | | 100 KHz | _ | _ | -120 | dBc/Hz | | | | ≥ 1 MHz | _ | _ | -130 | dBc/Hz | | | R <sub>REF</sub> | _ | _ | 2000 ±1% | _ | Ω | | ## Table 1-27: Transceiver Clocks Specifications for Arria V GT and ST Devices | Symbol/Description | Condition | Tran | sceiver Speed Gra | Unit | | | |--------------------------------------------------------------------------------|----------------------|------|-------------------|------|------|--| | 3yiiiboi/ Description | Condition | Min | Тур | Max | Onit | | | fixedclk clock frequency | PCIe Receiver Detect | _ | 125 | _ | MHz | | | Transceiver Reconfiguration<br>Controller IP (mgmt_clk_clk) clock<br>frequency | _ | 75 | _ | 125 | MHz | | ## Table 1-28: Receiver Specifications for Arria V GT and ST Devices | Symbol/Description | Condition | Ti | ransceiver Speed Gra | Unit | | | | |------------------------------------|------------------------------------------|-----|----------------------|--------|-------|--|--| | | Condition | Min | Тур | Max | Offit | | | | Supported I/O Standards | 1.5 V PCML, 2.5 V PCML, LVPECL, and LVDS | | | | | | | | Data rate (6-Gbps transceiver)(44) | _ | 611 | _ | 6553.6 | Mbps | | | Arria V GX, GT, SX, and ST Device Datasheet The transmitter REFCLK phase jitter is 30 ps p-p (5 ps RMS) with bit error rate (BER) 10<sup>-12</sup>, equivalent to 14 sigma. To support data rates lower than the minimum specification through oversampling, use the CDR in LTR mode only. | Symbol/Description | Condition | Tran | sceiver Speed Gra | de 3 | - Unit | | |-----------------------------------------------------------------------------|-------------------------------------------------------------|-------------|-------------------|--------------|--------|--| | 3yiiiboi/Description | Condition | Min | Тур | Max | Offic | | | | 85- $\Omega$ setting | _ | 85 | _ | Ω | | | Differential on-chip termination | 100-Ω setting | <del></del> | 100 | <del></del> | Ω | | | resistors | 120-Ω setting | _ | 120 | _ | Ω | | | | 150- $\Omega$ setting | <del></del> | 150 | <del>_</del> | Ω | | | Intra-differential pair skew | $TX V_{CM} = 0.65 V (AC coupled)$<br>and slew rate of 15 ps | _ | _ | 15 | ps | | | Intra-transceiver block transmitter channel-to-channel skew | ×6 PMA bonded mode | <u>—</u> | _ | 180 | ps | | | Inter-transceiver block transmitter channel-to-channel skew <sup>(55)</sup> | ×N PMA bonded mode | _ | _ | 500 | ps | | ## Table 1-30: CMU PLL Specifications for Arria V GT and ST Devices | Symbol/Description | Transceiver S | peed Grade 3 | Unit | | |---------------------------|---------------|--------------|------|--| | Symbol/Description | Min | Max | omt | | | Supported data range | 0.611 | 10.3125 | Gbps | | | fPLL supported data range | 611 | 3125 | Mbps | | <sup>(55)</sup> This specification is only applicable to channels on one side of the device across two transceiver banks. # Typical TX $V_{\text{OD}}$ Setting for Arria V Transceiver Channels with termination of 100 $\Omega$ Table 1-32: Typical TX $V_{\text{OD}}$ Setting for Arria V Transceiver Channels with termination of 100 $\Omega$ | Symbol | V <sub>OD</sub> Setting <sup>(58)</sup> | V <sub>OD</sub> Value (mV) | V <sub>OD</sub> Setting <sup>(58)</sup> | V <sub>OD</sub> Value (mV) | |------------------------------------------------------|-----------------------------------------|----------------------------|-----------------------------------------|----------------------------| | | 6 <sup>(59)</sup> | 120 | 34 | 680 | | | 7 <sup>(59)</sup> | 140 | 35 | 700 | | | 8 <sup>(59)</sup> | 160 | 36 | 720 | | | 9 | 180 | 37 | 740 | | | 10 | 200 | 38 | 760 | | | 11 | 220 | 39 | 780 | | | 12 | 240 | 40 | 800 | | | 13 | 260 | 41 | 820 | | | 14 | 280 | 42 | 840 | | V <sub>OD</sub> differential peak-to-peak<br>typical | 15 | 300 | 43 | 860 | | -,, r | 16 | 320 | 44 | 880 | | | 17 | 340 | 45 | 900 | | | 18 | 360 | 46 | 920 | | | 19 | 380 | 47 | 940 | | | 20 | 400 | 48 | 960 | | | 21 | 420 | 49 | 980 | | | 22 | 440 | 50 | 1000 | | | 23 | 460 | 51 | 1020 | | | 24 | 480 | 52 | 1040 | <sup>(58)</sup> Convert these values to their binary equivalent form if you are using the dynamic reconfiguration mode for PMA analog controls. <sup>(59)</sup> Only valid for data rates $\leq$ 5 Gbps. Table 1-34: Transceiver Compliance Specification for All Supported Protocol for Arria V GX, GT, SX, and ST Devices | Protocol | Sub-protocol | Data Rate (Mbps) | | | |------------------------|--------------|-------------------------|--|--| | | PCIe Gen1 | 2,500 | | | | PCIe | PCIe Gen2 | 5,000 | | | | | PCIe Cable | 2,500 | | | | XAUI | XAUI 2135 | 3,125 | | | | | SRIO 1250 SR | 1,250 | | | | | SRIO 1250 LR | 1,250 | | | | | SRIO 2500 SR | 2,500<br>2,500<br>3,125 | | | | | SRIO 2500 LR | | | | | | SRIO 3125 SR | | | | | Serial RapidIO® (SRIO) | SRIO 3125 LR | 3,125 | | | | Serial Rapidio (SRIO) | SRIO 5000 SR | 5,000 | | | | | SRIO 5000 MR | 5,000 | | | | | SRIO 5000 LR | 5,000 | | | | | SRIO_6250_SR | 6,250 | | | | | SRIO_6250_MR | 6,250 | | | | | SRIO_6250_LR | 6,250 | | | | Symbol | Condition | | −l3, −C4 | | | −l5, −C5 | | | -C6 | | Unit | |----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|------|----------|------|------|----------|------|------|-----|------|-------| | Зупірої | Condition | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Offic | | | SERDES factor $J \ge 8^{(76)(78)}$ , LVDS TX with RX DPA | (77) | _ | 1600 | (77) | _ | 1500 | (77) | _ | 1250 | Mbps | | | SERDES factor J = 1<br>to 2, Uses DDR<br>Registers | (77) | _ | (79) | (77) | _ | (79) | (77) | _ | (79) | Mbps | | Emulated Differential I/<br>O Standards with Three<br>External Output Resistor<br>Network - f <sub>HSDR</sub> (data<br>rate) <sup>(80)</sup> | SERDES factor J = 4<br>to 10 <sup>(81)</sup> | (77) | _ | 945 | (77) | _ | 945 | (77) | _ | 945 | Mbps | | Emulated Differential I/<br>O Standards with One<br>External Output Resistor<br>Network - f <sub>HSDR</sub> (data<br>rate) <sup>(80)</sup> | SERDES factor J = 4<br>to 10 <sup>(81)</sup> | (77) | _ | 200 | (77) | _ | 200 | (77) | _ | 200 | Mbps | | t <sub>x Jitter</sub> -True Differential<br>I/O Standards | Total Jitter for Data<br>Rate 600 Mbps – 1.25<br>Gbps | _ | _ | 160 | _ | _ | 160 | _ | _ | 160 | ps | | 1/O Standards | Total Jitter for Data<br>Rate < 600 Mbps | _ | _ | 0.1 | _ | _ | 0.1 | _ | _ | 0.1 | UI | Arria V GX, GT, SX, and ST Device Datasheet **Altera Corporation** $<sup>^{(78)}\,</sup>$ The $V_{CC}$ and $V_{CCP}$ must be on a separate power layer and a maximum load of 5 pF for chip-to-chip interface. <sup>(79)</sup> The maximum ideal data rate is the SERDES factor (J) x the PLL maximum output frequency (f<sub>OUT</sub>), provided you can close the design timing and the signal integrity simulation is clean. You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew margin, transmitter channel-to-channel skew, and receiver sampling margin to determine the leftover timing margin. <sup>(81)</sup> When using True LVDS RX channels for emulated LVDS TX channel, only serialization factors 1 and 2 are supported. ## **DPA Lock Time Specifications** Figure 1-4: Dynamic Phase Alignment (DPA) Lock Time Specifications with DPA PLL Calibration Enabled Table 1-41: DPA Lock Time Specifications for Arria V Devices The specifications are applicable to both commercial and industrial grades. The DPA lock time is for one channel. One data transition is defined as a 0-to-1 or 1-to-0 transition. | Standard | Training Pattern | Number of Data<br>Transitions in One<br>Repetition of the Training<br>Pattern | Number of Repetitions per<br>256 Data Transitions <sup>(84)</sup> | Maximum Data Transition | |--------------------|---------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------|-------------------------| | SPI-4 | 0000000001111111111 | 2 | 128 | 640 | | Parallel Rapid I/O | 00001111 | 2 | 128 | 640 | | r araner Kapid 1/O | 10010000 | 4 | 64 | 640 | | Miscellaneous | 10101010 | 8 | 32 | 640 | | iviiscenaneous | 01010101 | 8 | 32 | 640 | <sup>(84)</sup> This is the number of repetitions for the stated training pattern to achieve the 256 data transitions. #### **HPS PLL Input Jitter** Use the following equation to determine the maximum input jitter (peak-to-peak) the HPS PLLs can tolerate. The divide value (N) is the value programmed into the denominator field of the VCO register for each PLL. The PLL input reference clock is divided by this value. The range of the denominator is 1 to 64. Maximum input jitter = Input clock period $\times$ Divide value (N) $\times$ 0.02 **Table 1-50: Examples of Maximum Input Jitter** | Input Reference Clock Period | Divide Value (N) | Maximum Jitter | Unit | |------------------------------|------------------|----------------|------| | 40 ns | 1 | 0.8 | ns | | 40 ns | 2 | 1.6 | ns | | 40 ns | 4 | 3.2 | ns | ## **Quad SPI Flash Timing Characteristics** Table 1-51: Quad Serial Peripheral Interface (SPI) Flash Timing Requirements for Arria V Devices | Symbol | Description | Min | Тур | Max | Unit | |------------------------|----------------------------------------------------|------|--------------------------|------------------------------------------------------|------| | F <sub>clk</sub> | SCLK_OUT clock frequency (External clock) | _ | _ | 108 | MHz | | $T_{qspi\_clk}$ | QSPI_CLK clock period (Internal reference clock) | 2.32 | _ | _ | ns | | T <sub>dutycycle</sub> | SCLK_OUT duty cycle | 45 | _ | 55 | % | | $T_{dssfrst}$ | Output delay QSPI_SS valid before first clock edge | _ | 1/2 cycle of<br>SCLK_OUT | _ | ns | | $T_{dsslst}$ | Output delay QSPI_SS valid after last clock edge | -1 | _ | 1 | ns | | $T_{ m dio}$ | I/O data output delay | -1 | _ | 1 | ns | | T <sub>din_start</sub> | Input data valid start | _ | _ | $(2 + R_{delay}) \times T_{qspi\_clk} - 7.52^{(85)}$ | ns | Figure 1-18: NAND Address Latch Timing Diagram | Variant | Member Code | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) | |------------|-------------|--------------------------------|------------------------| | | A1 | 71,015,712 | 439,960 | | | A3 | 71,015,712 | 439,960 | | | A5 | 101,740,800 | 446,360 | | Arria V GX | A7 | 101,740,800 | 446,360 | | Allia V GA | B1 | 137,785,088 | 457,368 | | | В3 | 137,785,088 | 457,368 | | | B5 | 185,915,808 | 463,128 | | | B7 | 185,915,808 | 463,128 | | | C3 | 71,015,712 | 439,960 | | Arria V GT | C7 | 101,740,800 | 446,360 | | Ailia V G1 | D3 | 137,785,088 | 457,368 | | | D7 | 185,915,808 | 463,128 | | Arria V SX | В3 | 185,903,680 | 450,968 | | Airia V SA | B5 | 185,903,680 | 450,968 | | Arria V ST | D3 | 185,903,680 | 450,968 | | 7111a V 31 | D5 | 185,903,680 | 450,968 | # **Minimum Configuration Time Estimation** ## Table 1-73: Minimum Configuration Time Estimation for Arria V Devices The estimated values are based on the configuration .rbf sizes in Uncompressed .rbf Sizes for Arria V Devices table. Arria V GX, GT, SX, and ST Device Datasheet **Altera Corporation** | Date | Version | Changes | |---------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | November 2012 | 3.0 | <ul> <li>Updated Table 2, Table 4, Table 9, Table 14, Table 16, Table 17, Table 20, Table 21, Table 25, Table 29, Table 36, Table 56, Table 57, and Table 60.</li> <li>Removed table: Transceiver Block Jitter Specifications for Arria V Devices.</li> <li>Added HPS information: <ul> <li>Added "HPS Specifications" section.</li> <li>Added Table 38, Table 39, Table 40, Table 41, Table 42, Table 43, Table 44, Table 45, Table 46, Table 47, Table 48, Table 49, and Table 50.</li> <li>Added Figure 7, Figure 8, Figure 9, Figure 10, Figure 11, Figure 12, Figure 13, Figure 14, Figure 15, Figure 16, Figure 17, Figure 18, and Figure 19.</li> <li>Updated Table 3 and Table 5.</li> </ul> </li> </ul> | | October 2012 | 2.4 | <ul> <li>Updated Arria V GX V<sub>CCR_GXBL/R</sub>, V<sub>CCT_GXBL/R</sub>, and V<sub>CCL_GXBL/R</sub> minimum and maximum values, and data rate in Table 4.</li> <li>Added receiver V<sub>ICM</sub> (AC coupled) and V<sub>ICM</sub> (DC coupled) values, and transmitter V<sub>OCM</sub> (AC coupled) and V<sub>OCM</sub> (DC coupled) values in Table 20 and Table 21.</li> </ul> | | August 2012 | 2.3 | Updated the SERDES factor condition in Table 30. | | July 2012 | 2.2 | <ul> <li>Updated the maximum voltage for V<sub>I</sub> (DC input voltage) in Table 1.</li> <li>Updated Table 20 to include the Arria V GX -I3 speed grade.</li> <li>Updated the minimum value of the fixedclk clock frequency in Table 20 and Table 21.</li> <li>Updated the SERDES factor condition in Table 30.</li> <li>Updated Table 50 to include the IOE programmable delay settings for the Arria V GX -I3 speed grade.</li> </ul> | | June 2012 | 2.1 | Updated $V_{CCR\_GXBL/R}$ , $V_{CCT\_GXBL/R}$ , and $V_{CCL\_GXBL/R}$ values in Table 4. | | Symbol | Description | Minimum <sup>(118)</sup> | Typical | Maximum <sup>(118)</sup> | Unit | |--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | | | 0.82 | 0.88 | | | | $V_{CCR\_GXBL}^{~(121)}$ | Receiver analog power supply (left side) VCCR_GXBR (121) Receiver analog power supply (right side) VCCT_GXBL (121) Transmitter analog power supply (left side) VCCT_GXBR (121) Transmitter analog power supply (right side) | 0.97 | 1.0 | 1.03 | V | | | | 1.03 | 1.05 | 0.85 0.88 1.0 1.03 1.05 1.07 0.85 0.88 1.0 1.03 1.05 1.07 0.85 0.88 1.0 1.03 1.05 1.07 0.85 0.88 1.0 1.03 1.05 1.07 0.85 0.88 1.0 1.03 1.05 1.07 1.5 1.575 | | | | | 0.82 | 0.85 | 0.88 | | | $V_{CCR\_GXBR}^{(121)}$ | Receiver analog power supply (right side) | 0.97 | 1.0 | 1.03 | V | | | | 1.03 | 1.05 | 0.85 0.88 1.0 1.03 1.05 1.07 0.85 0.88 1.0 1.03 1.05 1.07 0.85 0.88 1.0 1.03 1.05 1.07 0.85 0.88 1.0 1.03 V 1.05 1.07 1.05 1.07 1.05 1.07 1.5 1.575 V | | | | | 0.82 | 0.85 | 0.88 | | | | Transmitter analog power supply (left side) | 0.97 | 1.0 | 1.03 | V | | | | 1.03 | 0.85 0.88 1.0 1.03 1.05 1.07 0.85 0.88 1.0 1.03 1.05 1.07 0.85 0.88 1.0 1.03 1.05 1.07 0.85 0.88 1.0 1.03 1.05 1.07 1.05 1.07 1.5 1.575 | | | | | | 0.82 | 0.85 | 0.88 | | | $V_{CCT\_GXBR}^{(121)}$ | Transmitter analog power supply (right side) | 0.97 | 1.0 | 1.03 | V | | | | 1.03 | 1.05 | 1.07 | | | V <sub>CCH_GXBL</sub> | Transmitter output buffer power supply (left side) | 1.425 | 1.5 | 1.575 | V | | V <sub>CCH_GXBR</sub> | Transmitter output buffer power supply (right side) | 1.425 | 1.5 | 1.575 | V | Arria V GZ Device Datasheet Altera Corporation <sup>(118)</sup> This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements. This supply must be connected to 1.0 V if the transceiver is configured at a data rate > 6.5 Gbps, and to 1.05 V if configured at a data rate > 10.3 Gbps when DFE is used. For data rate up to 6.5 Gbps, you can connect this supply to 0.85 V. | Symbol/Description | Conditions | Trans | ceiver Spee | d Grade 2 | Transc | - Unit | | | |----------------------|---------------------|-------|-------------|-----------|--------|--------|----------------------------------------------|-------| | 3yiiiboi/Description | Conditions | Min | Тур | Max | Min | Тур | r Speed Grade 3 Typ Max 0 — 2 — 4 — 6 — | Offic | | | DC gain setting = 0 | _ | 0 | _ | _ | 0 | _ | dB | | | DC gain setting = 1 | _ | 2 | _ | _ | 2 | _ | dB | | Programmable DC gain | DC gain setting = 2 | _ | 4 | _ | _ | 4 | _ | dB | | | DC gain setting = 3 | _ | 6 | _ | _ | 6 | _ | dB | | | DC gain setting = 4 | _ | 8 | _ | _ | 8 | _ | dB | #### **Related Information** #### Arria V Device Overview For more information about device ordering codes. #### **Transmitter** ### Table 2-25: Transmitter Specifications for Arria V GZ Devices Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the *Arria V Device Overview*. | Symbol/Description | Conditions | Trans | ceiver Spee | d Grade 2 | Transceiver Speed Grade 3 | | | - Unit | |--------------------------|----------------------|-------|-------------|-----------|---------------------------|-----|---------|--------| | Symbol/Description | Collations | Min | Тур | Max | Min | Тур | Max | Offic | | Supported I/O Standards | 1.4-V and 1.5-V PCML | | | | | | | | | Data rate (Standard PCS) | _ | 600 | _ | 9900 | 600 | _ | 8800 | Mbps | | Data rate (10G PCS) | _ | 600 | _ | 12500 | 600 | _ | 10312.5 | Mbps | Arria V GZ Device Datasheet Altera Corporation | | ATX PLL | | | CMU PLL (161) | | | fPLL | | | | |--------------------|---------------------------|-----------------------|-------------------------------------------------------------------------------------------------------|---------------------------|-----------------------|------------------------------------------------|---------------------------|-----------------------|------------------------------------------------------|--| | Clock Network | Non-bonded<br>Mode (Gbps) | Bonded<br>Mode (Gbps) | Channel<br>Span | Non-bonded<br>Mode (Gbps) | Bonded<br>Mode (Gbps) | Channel<br>Span | Non-bonded<br>Mode (Gbps) | Bonded<br>Mode (Gbps) | Channel<br>Span | | | xN (PCIe) | _ | 8.0 | 8 | _ | 5.0 | 8 | _ | _ | _ | | | xN (Native PHY IP) | 8.0 | 8.01 to<br>9.8304 | Up to 13<br>channels<br>above and<br>below PLL<br>Up to 7<br>channels<br>above<br>and<br>below<br>PLL | 7.99 | 7.99 | Up to 13<br>channels<br>above and<br>below PLL | 3.125 | 3.125 | Up to 13<br>channels<br>above<br>and<br>below<br>PLL | | #### **Standard PCS Data Rate** ## Table 2-30: Standard PCS Approximate Maximum Date Rate (Gbps) for Arria V GZ Devices The maximum data rate is also constrained by the transceiver speed grade. Refer to the "Commercial and Industrial Speed Grade Offering for Arria V GZ Devices" table for the transceiver speed grade. | Mode <sup>(164)</sup> | Transceiver | PMA Width | 20 | 20 | 16 | 16 | 10 | 10 | 8 | 8 | |-----------------------|-------------|----------------------------|-----|-----|------|------|-----|-----|------|------| | Mode | Speed Grade | PCS/Core Width | 40 | 20 | 32 | 16 | 20 | 10 | 16 | 8 | | FIFO | 2 | C3, I3L core speed grade | 9.9 | 9 | 7.84 | 7.2 | 5.3 | 4.7 | 4.24 | 3.76 | | THO | 3 | C4, I4<br>core speed grade | 8.8 | 8.2 | 7.2 | 6.56 | 4.8 | 4.3 | 3.84 | 3.44 | <sup>(161)</sup> ATX PLL is recommended at 8 Gbps and above data rates for improved jitter performance. Altera Corporation Arria V GZ Device Datasheet <sup>(164)</sup> The Phase Compensation FIFO can be configured in FIFO mode or register mode. In the FIFO mode, the pointers are not fixed, and the latency can vary. In the register mode the pointers are fixed for low latency. | Symbol | Conditions | C3, I3L | | C4, I4 | | | - Unit | | |---------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|---------|-----|--------|-------|-----|--------|------| | | Conditions | Min | Тур | Max | Min | Тур | Max | Onic | | True Differential I/O<br>Standards - f <sub>HSDR</sub> (data rate) | SERDES factor $J = 3$ to 10 (182), (183) | (184) | _ | 1250 | (184) | _ | 1050 | Mbps | | | SERDES factor $J \ge 4$<br>LVDS TX with DPA<br>(185), (186), (187), (188) | (184) | _ | 1600 | (184) | _ | 1250 | Mbps | | | SERDES factor J = 2,<br>uses DDR Registers | (184) | _ | (189) | (184) | _ | (189) | Mbps | | | SERDES factor J = 1,<br>uses SDR Register | (184) | _ | (189) | (184) | | (189) | Mbps | | Emulated Differential I/O<br>Standards with Three<br>External Output Resistor<br>Networks - f <sub>HSDR</sub> (data rate) | SERDES factor J = 4 to 10 <sup>(191)</sup> | (184) | _ | 840 | (184) | _ | 840 | Mbps | <sup>(182)</sup> If the receiver with DPA enabled and transmitter are using shared PLLs, the minimum data rate is 150 Mbps. - (185) Arria V GZ RX LVDS will need DPA. For Arria V GZ TX LVDS, the receiver side component must have DPA. - (186) Requires package skew compensation with PCB trace length. - (187) Do not mix single-ended I/O buffer within LVDS I/O bank. - (188) Chip-to-chip communication only with a maximum load of 5 pF. - (189) The maximum ideal data rate is the SERDES factor (J) x the PLL maximum output frequency (fOUT) provided you can close the design timing and the signal integrity simulation is clean. - You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew margin, transmitter channel-to-channel skew, and receiver sampling margin to determine leftover timing margin. - (191) When using True LVDS RX channels for emulated LVDS TX channel, only serialization factors 1 and 2 are supported. Altera Corporation Arria V GZ Device Datasheet The $F_{MAX}$ specification is based on the fast clock used for serial data. The interface $F_{MAX}$ is also dependent on the parallel clock domain which is design dependent and requires timing analysis. The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate. | Symbol | Conditions | C3, I3L | | | C4, I4 | | | Unit | |--------------------------------------------------------------------------|--------------------------------------------------------------------|---------|-----|-------|--------|-----|-------|--------| | | Conditions | Min | Тур | Max | Min | Тур | Max | onic - | | True Differential I/O<br>Standards - f <sub>HSDRDPA</sub><br>(data rate) | SERDES factor J = 3 to 10 (192), (193), (194), (195), (196), (197) | 150 | _ | 1250 | 150 | | 1050 | Mbps | | | SERDES factor J ≥ 4 LVDS RX with DPA (193), (195), (196), (197) | 150 | _ | 1600 | 150 | _ | 1250 | Mbps | | | SERDES factor J = 2,<br>uses DDR Registers | (198) | _ | (199) | (198) | _ | (199) | Mbps | | | SERDES factor J = 1,<br>uses SDR Register | (198) | _ | (199) | (198) | _ | (199) | Mbps | | f <sub>HSDR</sub> (data rate) | SERDES factor J = 3 to 10 | (198) | _ | (200) | (198) | _ | (200) | Mbps | | | SERDES factor J = 2,<br>uses DDR Registers | (198) | _ | (199) | (198) | _ | (199) | Mbps | | | SERDES factor J = 1,<br>uses SDR Register | (198) | _ | (199) | (198) | _ | (199) | Mbps | The $F_{MAX}$ specification is based on the fast clock used for serial data. The interface $F_{MAX}$ is also dependent on the parallel clock domain which is design dependent and requires timing analysis. **Arria V GZ Device Datasheet Altera Corporation** <sup>(193)</sup> Arria V GZ RX LVDS will need DPA. For Arria V GZ TX LVDS, the receiver side component must have DPA. Arria V GZ LVDS serialization and de-serialization factor needs to be x4 and above. Requires package skew compensation with PCB trace length. Do not mix single-ended I/O buffer within LVDS I/O bank. Chip-to-chip communication only with a maximum load of 5 pF. <sup>(198)</sup> The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate. <sup>(199)</sup> The maximum ideal data rate is the SERDES factor (J) x the PLL maximum output frequency (fOUT) provided you can close the design timing and the signal integrity simulation is clean. You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported. ### **DPA Mode High-Speed I/O Specifications** #### Table 2-42: High-Speed I/O Specifications for Arria V GZ Devices When J = 3 to 10, use the serializer/deserializer (SERDES) block. When J = 1 or 2, bypass the SERDES block. | Symbol | Conditions | | C3, I3L | | | C4, I4 | | | |----------------|------------|-----|---------|-------|-----|--------|-------|------| | | Conditions | Min | Тур | Max | Min | Тур | Max | Unit | | DPA run length | _ | _ | _ | 10000 | _ | _ | 10000 | UI | Figure 2-3: DPA Lock Time Specification with DPA PLL Calibration Enabled ### Table 2-43: DPA Lock Time Specifications for Arria V GZ Devices The DPA lock time is for one channel. One data transition is defined as a 0-to-1 or 1-to-0 transition. The DPA lock time stated in this table applies to both commercial and industrial grade. | Standard | Training Pattern | Number of Data Transitions<br>in One Repetition of the<br>Training Pattern | Number of Repetitions per<br>256 Data Transitions <sup>(201)</sup> | Maximum | |----------|----------------------|----------------------------------------------------------------------------|--------------------------------------------------------------------|----------------------| | SPI-4 | 00000000001111111111 | 2 | 128 | 640 data transitions | Arria V GZ Device Datasheet Altera Corporation <sup>(201)</sup> This is the number of repetitions for the stated training pattern to achieve the 256 data transitions.