Welcome to **E-XFL.COM** # **Understanding Embedded - FPGAs (Field Programmable Gate Array)** Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | 17110 | | Number of Logic Elements/Cells | 362000 | | Total RAM Bits | 19822592 | | Number of I/O | 544 | | Number of Gates | - | | Voltage - Supply | 1.07V ~ 1.13V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 1152-BBGA, FCBGA Exposed Pad | | Supplier Device Package | 1152-FBGA (35x35) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/5agxfb3h4f35c4g | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong | Symbol | Description | Condition (V) | Overshoot Duration as % of High Time | Unit | |---------|----------------------|---------------|--------------------------------------|------| | | | 3.8 | 100 | % | | | | 3.85 | 68 | % | | | | 3.9 | 45 | % | | | | 3.95 | 28 | % | | | | 4 | 15 | % | | | | 4.05 | 13 | % | | | | 4.1 | 11 | % | | | AC) AC input voltage | 4.15 | 9 | % | | Vi (AC) | | 4.2 | 8 | % | | | | 4.25 | 7 | % | | | | 4.3 | 5.4 | % | | | | 4.35 | 3.2 | % | | | | 4.4 | 1.9 | % | | | | 4.45 | 1.1 | % | | | | 4.5 | 0.6 | % | | | | 4.55 | 0.4 | % | | | | 4.6 | 0.2 | % | ### **Recommended Operating Conditions** This section lists the functional operation limits for the AC and DC parameters for Arria V devices. ### **Recommended Operating Conditions** # Table 1-3: Recommended Operating Conditions for Arria V Devices This table lists the steady-state voltage values expected from Arria V devices. Power supply ramps must all be strictly monotonic, without plateaus. Altera Corporation Arria V GX, GT, SX, and ST Device Datasheet | Symbol | Description | Condition | Minimum <sup>(1)</sup> | Typical | Maximum <sup>(1)</sup> | Unit | |-----------------------------------|---------------------------------------------|--------------------|------------------------|---------|------------------------|------| | V | Cara valtaga nawar supply | -C4, -I5, -C5, -C6 | 1.07 | 1.1 | 1.13 | V | | $V_{CC}$ | Core voltage power supply | -I3 | 1.12 | 1.15 | 1.18 | V | | V | Periphery circuitry, PCIe hard IP block, | -C4, -I5, -C5, -C6 | 1.07 | 1.1 | 1.13 | V | | $V_{CCP}$ | and transceiver PCS power supply | -I3 | 1.12 | 1.15 | 1.18 | V | | | | 3.3 V | 3.135 | 3.3 | 3.465 | V | | V | Configuration pins power supply | 3.0 V | 2.85 | 3.0 | 3.15 | V | | $V_{CCPGM}$ | Configuration pins power suppry | 2.5 V | 2.375 | 2.5 | 2.625 | V | | | | 1.8 V | 1.71 | 1.8 | 1.89 | V | | V <sub>CC_AUX</sub> | Auxiliary supply | _ | 2.375 | 2.5 | 2.625 | V | | V <sub>CCBAT</sub> <sup>(2)</sup> | Battery back-up power supply | _ | 1.2 | _ | 3.0 | V | | | (For design security volatile key register) | | | | | | | | | 3.3 V | 3.135 | 3.3 | 3.465 | V | | $V_{CCPD}^{(3)}$ | I/O pre-driver power supply | 3.0 V | 2.85 | 3.0 | 3.15 | V | | | | 2.5 V | 2.375 | 2.5 | 2.625 | V | Arria V GX, GT, SX, and ST Device Datasheet <sup>(1)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements. <sup>(2)</sup> If you do not use the design security feature in Arria V devices, connect V<sub>CCBAT</sub> to a 1.5-V, 2.5-V, or 3.0-V power supply. Arria V power-on reset (POR) circuitry monitors V<sub>CCBAT</sub>. Arria V devices do not exit POR if V<sub>CCBAT</sub> is not powered up. $<sup>^{(3)}</sup>$ V<sub>CCPD</sub> must be 2.5 V when V<sub>CCIO</sub> is 2.5, 1.8, 1.5, 1.35, 1.25, or 1.2 V. V<sub>CCPD</sub> must be 3.0 V when V<sub>CCIO</sub> is 3.0 V. V<sub>CCPD</sub> must be 3.3 V when V<sub>CCIO</sub> is 3.3 V. | Symbol | Description | Condition (V) | Ca | Unit | | | |--------------------------------------|----------------------------------------------------------------------------------------------------------|---------------------------------------------|------------|------------|------------|-------| | Зупівої | Description | Condition (v) | −I3, −C4 | −I5, −C5 | -C6 | Offic | | 60- $\Omega$ and 120- $\Omega$ $R_T$ | Internal parallel termination with calibration (60- $\Omega$ and 120- $\Omega$ setting) | $V_{CCIO} = 1.2$ | -10 to +40 | -10 to +40 | -10 to +40 | % | | 25-Ω R <sub>S_left_shift</sub> | Internal left shift series termination with calibration (25- $\Omega$ R <sub>S_left_shift</sub> setting) | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 | ±15 | ±15 | ±15 | % | #### **OCT Without Calibration Resistance Tolerance Specifications** ### Table 1-9: OCT Without Calibration Resistance Tolerance Specifications for Arria V Devices This table lists the Arria V OCT without calibration resistance tolerance to PVT changes. | Symbol | Description | Condition (V) | Re | sistanceToleran | ice | Unit | |----------------------|------------------------------------------------------------------------|------------------------------|----------|-----------------|-----|-------| | Зуппоот | Description | Condition (v) | −I3, −C4 | −I5, −C5 | -C6 | Offic | | 25-Ω $R_S$ | Internal series termination without calibration (25- $\Omega$ setting) | $V_{\text{CCIO}} = 3.0, 2.5$ | ±30 | ±40 | ±40 | % | | 25-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | $V_{\text{CCIO}} = 1.8, 1.5$ | ±30 | ±40 | ±40 | % | | 25-Ω $R_S$ | Internal series termination without calibration (25- $\Omega$ setting) | $V_{\text{CCIO}} = 1.2$ | ±35 | ±50 | ±50 | % | | 50-Ω R <sub>S</sub> | Internal series termination without calibration (50- $\Omega$ setting) | $V_{\text{CCIO}} = 3.0, 2.5$ | ±30 | ±40 | ±40 | % | | 50-Ω R <sub>S</sub> | Internal series termination without calibration (50- $\Omega$ setting) | $V_{\text{CCIO}} = 1.8, 1.5$ | ±30 | ±40 | ±40 | % | | 50-Ω R <sub>S</sub> | Internal series termination without calibration (50- $\Omega$ setting) | $V_{CCIO} = 1.2$ | ±35 | ±50 | ±50 | % | | 100-Ω R <sub>D</sub> | Internal differential termination (100- $\Omega$ setting) | $V_{\text{CCIO}} = 2.5$ | ±25 | ±40 | ±40 | % | Arria V GX, GT, SX, and ST Device Datasheet | I/O Standard | V <sub>IL(DC)</sub> (V) | | V <sub>IH(DC)</sub> (V) | | $V_{IL(AC)}(V)$ $V_{IH(AC)}(V)$ | | V <sub>OL</sub> (V) V <sub>OH</sub> (V) | | I <sub>OL</sub> <sup>(14)</sup> | I <sub>OH</sub> <sup>(14)</sup> (mA) | |---------------------|-------------------------|-------------------------|-------------------------|--------------------------|---------------------------------|------------------|-----------------------------------------|-------------------------------|---------------------------------|--------------------------------------| | i/O Standard | Min | Max | Min | Max | Max | Min | Max | Min | (mA) | IOH (IIIA) | | HSTL-15<br>Class II | _ | V <sub>REF</sub> – 0.1 | $V_{REF} + 0.1$ | _ | V <sub>REF</sub> - 0.2 | $V_{REF} + 0.2$ | 0.4 | V <sub>CCIO</sub> - 0.4 | 16 | -16 | | HSTL-12<br>Class I | -0.15 | V <sub>REF</sub> - 0.08 | $V_{REF} + 0.08$ | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> – 0.15 | $V_{REF} + 0.15$ | $0.25 \times V_{CCIO}$ | $0.75 \times V_{\text{CCIO}}$ | 8 | -8 | | HSTL-12<br>Class II | -0.15 | V <sub>REF</sub> - 0.08 | $V_{REF} + 0.08$ | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> – 0.15 | $V_{REF} + 0.15$ | $0.25 \times V_{CCIO}$ | $0.75 \times V_{\text{CCIO}}$ | 16 | -16 | | HSUL-12 | _ | V <sub>REF</sub> - 0.13 | $V_{REF} + 0.13$ | _ | V <sub>REF</sub> - 0.22 | $V_{REF} + 0.22$ | $0.1 \times V_{CCIO}$ | $0.9 \times V_{CCIO}$ | _ | _ | #### Differential SSTL I/O Standards Table 1-17: Differential SSTL I/O Standards for Arria V Devices | I/O Standard | V <sub>CCIO</sub> (V) | | | V <sub>SW</sub> | <sub>ING(DC)</sub> (V) | | $V_{X(AC)}(V)$ | | V <sub>SWING(AC)</sub> (V) | | | |------------------------|-----------------------|------|-------|-----------------|-------------------------|------------------------------|----------------------|---------------------------------|-----------------------------------------------|---------------------------|--| | i, o Standard | Min | Тур | Max | Min | Max | Min | Тур | Max | Min | Max | | | SSTL-2<br>Class I, II | 2.375 | 2.5 | 2.625 | 0.3 | $V_{\rm CCIO} + 0.6$ | $V_{\rm CCIO}/2 - 0.2$ | _ | V <sub>CCIO</sub> /2<br>+ 0.2 | 0.62 | $V_{\rm CCIO} + 0.6$ | | | SSTL-18<br>Class I, II | 1.71 | 1.8 | 1.89 | 0.25 | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2 - 0.175 | _ | V <sub>CCIO</sub> /2<br>+ 0.175 | 0.5 | $V_{\rm CCIO}$ + 0.6 | | | SSTL-15<br>Class I, II | 1.425 | 1.5 | 1.575 | 0.2 | (15) | V <sub>CCIO</sub> /2 - 0.15 | _ | V <sub>CCIO</sub> /2<br>+ 0.15 | 2(V <sub>IH(AC)</sub> –<br>V <sub>REF</sub> ) | $2(V_{IL(AC)} - V_{REF})$ | | | SSTL-135 | 1.283 | 1.35 | 1.45 | 0.18 | (15) | V <sub>CCIO</sub> /2 – 0.15 | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2<br>+ 0.15 | 2(V <sub>IH(AC)</sub> –<br>V <sub>REF</sub> ) | $2(V_{IL(AC)} - V_{REF})$ | | To meet the $I_{OL}$ and $I_{OH}$ specifications, you must set the current strength settings accordingly. For example, to meet the SSTL15CI specification (8 mA), you should set the current strength settings to 8 mA. Setting at lower current strength may not meet the $I_{OL}$ and $I_{OH}$ specifications in the datasheet. Altera Corporation Arria V GX, GT, SX, and ST Device Datasheet The maximum value for $V_{SWING(DC)}$ is not defined. However, each single-ended signal needs to be within the respective single-ended limits ( $V_{IH(DC)}$ and $V_{IL(DC)}$ ). Table 1-21: Transceiver Clocks Specifications for Arria V GX and SX Devices | Symbol/Description | Condition | Transceiver Speed Grade 4 | | | Transc | Unit | | | |--------------------------------------------------------------------------|----------------------|---------------------------|-----|-----|--------|------|-----|------| | Symbol/Description | Condition | Min | Тур | Max | Min | Тур | Max | Onic | | fixedclk clock frequency | PCIe Receiver Detect | _ | 125 | _ | _ | 125 | _ | MHz | | Transceiver Reconfiguration Controller IP (mgmt_clk_clk) clock frequency | _ | 75 | _ | 125 | 75 | _ | 125 | MHz | Table 1-22: Receiver Specifications for Arria V GX and SX Devices | Symbol/Description | Condition | Transc | eiver Speed G | irade 4 | Transc | eiver Speed G | irade 6 | Unit | |--------------------------------------------------------------------------------------------------------|-----------|--------|---------------|-------------|------------|---------------|---------|------| | Symbol/Description | Condition | Min | Тур | Max | Min | Тур | Max | Onit | | Supported I/O standards | | ] | 1.5 V PCML, | 2.5 V PCML, | LVPECL, an | d LVDS | | | | Data rate <sup>(28)</sup> | _ | 611 | _ | 6553.6 | 611 | _ | 3125 | Mbps | | Absolute $V_{MAX}$ for a receiver pin <sup>(29)</sup> | _ | _ | _ | 1.2 | _ | _ | 1.2 | V | | Absolute V <sub>MIN</sub> for a receiver pin | _ | -0.4 | _ | _ | -0.4 | _ | _ | V | | Maximum peak-to-peak differential input voltage V <sub>ID</sub> (diff p-p) before device configuration | _ | _ | _ | 1.6 | _ | _ | 1.6 | V | | Maximum peak-to-peak differential input voltage $V_{\rm ID}$ (diff p-p) after device configuration | _ | _ | _ | 2.2 | _ | _ | 2.2 | V | To support data rates lower than the minimum specification through oversampling, use the CDR in LTR mode only. The device cannot tolerate prolonged operation at this absolute maximum. For example, when $V_{OD}$ = 800 mV, the corresponding $V_{OD}$ value setting is 40. The following conditions show that the 1st post tap pre-emphasis setting = 2 is valid: - $|B| + |C| \le 60 \Rightarrow 40 + 2 = 42$ - $|B| |C| > 5 \Rightarrow 40 2 = 38$ - $(V_{MAX}/V_{MIN} 1)\% < 600\% \rightarrow (42/38 1)\% = 10.52\%$ To predict the pre-emphasis level for your specific data rate and pattern, run simulations using the Arria V HSSI HSPICE models. Table 1-33: Transmitter Pre-Emphasis Levels for Arria V Devices | Quartus Prime 1st | | | Quar | tus Prime V <sub>OD</sub> Se | etting | | | Unit | |-----------------------------------|-------------|-------------|-------------|------------------------------|-------------|-------------|--------------|------| | Post Tap Pre-<br>Emphasis Setting | 10 (200 mV) | 20 (400 mV) | 30 (600 mV) | 35 (700 mV) | 40 (800 mV) | 45 (900 mV) | 50 (1000 mV) | Unit | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | dB | | 1 | 1.97 | 0.88 | 0.43 | 0.32 | 0.24 | 0.19 | 0.13 | dB | | 2 | 3.58 | 1.67 | 0.95 | 0.76 | 0.61 | 0.5 | 0.41 | dB | | 3 | 5.35 | 2.48 | 1.49 | 1.2 | 1 | 0.83 | 0.69 | dB | | 4 | 7.27 | 3.31 | 2 | 1.63 | 1.36 | 1.14 | 0.96 | dB | | 5 | _ | 4.19 | 2.55 | 2.1 | 1.76 | 1.49 | 1.26 | dB | | 6 | _ | 5.08 | 3.11 | 2.56 | 2.17 | 1.83 | 1.56 | dB | | 7 | _ | 5.99 | 3.71 | 3.06 | 2.58 | 2.18 | 1.87 | dB | | 8 | _ | 6.92 | 4.22 | 3.47 | 2.93 | 2.48 | 2.11 | dB | | 9 | _ | 7.92 | 4.86 | 4 | 3.38 | 2.87 | 2.46 | dB | | 10 | _ | 9.04 | 5.46 | 4.51 | 3.79 | 3.23 | 2.77 | dB | | 11 | _ | 10.2 | 6.09 | 5.01 | 4.23 | 3.61 | _ | dB | | 12 | _ | 11.56 | 6.74 | 5.51 | 4.68 | 3.97 | _ | dB | | 13 | _ | 12.9 | 7.44 | 6.1 | 5.12 | 4.36 | _ | dB | | 14 | _ | 14.44 | 8.12 | 6.64 | 5.57 | 4.76 | _ | dB | | 15 | _ | _ | 8.87 | 7.21 | 6.06 | 5.14 | _ | dB | Arria V GX, GT, SX, and ST Device Datasheet | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-----------------------------|----------------------------------------------------------------------------------------------------------|-------------------------------|--------------------------------------------|-----|---------------------|----------| | | | −3 speed grade | _ | _ | 670(63) | MHz | | f | Output frequency for external clock | -4 speed grade | _ | _ | 670 <sup>(63)</sup> | MHz | | $f_{OUT\_EXT}$ | output | −5 speed grade | _ | _ | 622(63) | MHz | | | | −6 speed grade | rade — — — — — — — — — — — — — — — — — — — | _ | 500(63) | MHz | | t <sub>OUTDUTY</sub> | Duty cycle for external clock output (when set to 50%) | _ | 45 | 50 | 55 | % | | t <sub>FCOMP</sub> | External feedback clock compensation time | _ | _ | _ | 10 | ns | | t <sub>DYCONFIGCLK</sub> | Dynamic configuration clock for mgmt_clk and scanclk | _ | _ | _ | 100 | MHz | | t <sub>LOCK</sub> | Time required to lock from end-of-<br>device configuration or deassertion of<br>areset | _ | _ | _ | 1 | ms | | t <sub>DLOCK</sub> | Time required to lock dynamically (after switchover or reconfiguring any non-post-scale counters/delays) | _ | _ | _ | 1 | ms | | | | Low | _ | 0.3 | _ | MHz | | $f_{CLBW}$ | PLL closed-loop bandwidth | Medium | _ | 1.5 | _ | MHz | | | | High <sup>(64)</sup> | _ | 4 | _ | MHz | | t <sub>PLL_PSERR</sub> | Accuracy of PLL phase shift | _ | _ | _ | ±50 | ps | | t <sub>ARESET</sub> | Minimum pulse width on the areset signal | _ | 10 | _ | _ | ns | | <b>4</b> (65)(66) | Input aloaly grale to grade iitter | $F_{REF} \ge 100 \text{ MHz}$ | _ | _ | 0.15 | UI (p-p) | | t <sub>INCCJ</sub> (65)(66) | Input clock cycle-to-cycle jitter | F <sub>REF</sub> < 100 MHz | <del></del> | _ | ±750 | ps (p-p) | $<sup>^{(64)}</sup>$ High bandwidth PLL settings are not supported in external feedback mode. <sup>(65)</sup> A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source with jitter < 120 ps. <sup>(66)</sup> $F_{REF}$ is $f_{IN}/N$ , specification applies when N = 1. | Symbol | Condition | | −l3, −C4 | | | −l5, −C5 | | | -C6 | | Unit | |----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|------|----------|------|------|----------|------|------|-----|------|------| | Зупірої | Condition | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Onit | | | SERDES factor $J \ge 8^{(76)(78)}$ , LVDS TX with RX DPA | (77) | _ | 1600 | (77) | _ | 1500 | (77) | _ | 1250 | Mbps | | | SERDES factor J = 1<br>to 2, Uses DDR<br>Registers | (77) | _ | (79) | (77) | _ | (79) | (77) | _ | (79) | Mbps | | Emulated Differential I/<br>O Standards with Three<br>External Output Resistor<br>Network - f <sub>HSDR</sub> (data<br>rate) <sup>(80)</sup> | SERDES factor J = 4<br>to 10 <sup>(81)</sup> | (77) | _ | 945 | (77) | _ | 945 | (77) | _ | 945 | Mbps | | Emulated Differential I/<br>O Standards with One<br>External Output Resistor<br>Network - f <sub>HSDR</sub> (data<br>rate) <sup>(80)</sup> | SERDES factor J = 4<br>to 10 <sup>(81)</sup> | (77) | _ | 200 | (77) | _ | 200 | (77) | _ | 200 | Mbps | | t <sub>x Jitter</sub> -True Differential<br>I/O Standards | Total Jitter for Data<br>Rate 600 Mbps – 1.25<br>Gbps | _ | _ | 160 | _ | _ | 160 | _ | _ | 160 | ps | | 1/O Standards | Total Jitter for Data<br>Rate < 600 Mbps | _ | _ | 0.1 | _ | _ | 0.1 | _ | _ | 0.1 | UI | Arria V GX, GT, SX, and ST Device Datasheet $<sup>^{(78)}\,</sup>$ The $V_{CC}$ and $V_{CCP}$ must be on a separate power layer and a maximum load of 5 pF for chip-to-chip interface. <sup>(79)</sup> The maximum ideal data rate is the SERDES factor (J) x the PLL maximum output frequency (f<sub>OUT</sub>), provided you can close the design timing and the signal integrity simulation is clean. You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew margin, transmitter channel-to-channel skew, and receiver sampling margin to determine the leftover timing margin. <sup>(81)</sup> When using True LVDS RX channels for emulated LVDS TX channel, only serialization factors 1 and 2 are supported. Figure 1-10: SPI Slave Timing Diagram #### **Related Information** SPI Controller, Arria V Hard Processor System Technical Reference Manual Provides more information about rx\_sample\_delay. ### **SD/MMC Timing Characteristics** #### Table 1-54: Secure Digital (SD)/MultiMediaCard (MMC) Timing Requirements for Arria V Devices After power up or cold reset, the Boot ROM uses <code>drvsel = 3</code> and <code>smplsel = 0</code> to execute the code. At the same time, the SD/MMC controller enters the Identification Phase followed by the Data Phase. During this time, the value of interface output clock <code>SDMMC\_CLK\_OUT</code> changes from a maximum of 400 kHz (Identification Phase) up to a maximum of 12.5 MHz (Data Phase), depending on the internal reference clock <code>SDMMC\_CLK</code> and the <code>CSEL</code> setting. The value of <code>SDMMC\_CLK</code> is based on the external oscillator frequency and has a maximum value of 50 MHz. Altera Corporation Arria V GX, GT, SX, and ST Device Datasheet | Symbol | Description | Min | Max | Unit | |-----------------|------------------------------------|-----|-----|------| | $T_{dh}^{(89)}$ | Data to write enable hold time | 5 | _ | ns | | $T_{cea}$ | Chip enable to data access time | _ | 25 | ns | | $T_{rea}$ | Read enable to data access time | _ | 16 | ns | | $T_{\rm rhz}$ | Read enable to data high impedance | _ | 100 | ns | | $T_{rr}$ | Ready to read enable low | 20 | _ | ns | Figure 1-17: NAND Command Latch Timing Diagram #### **Related Information** - **PS Configuration Timing** on page 1-81 - AS Configuration Timing Provides the AS configuration timing waveform. ## DCLK Frequency Specification in the AS Configuration Scheme #### Table 1-69: DCLK Frequency Specification in the AS Configuration Scheme This table lists the internal clock frequency specification for the AS configuration scheme. The DCLK frequency specification applies when you use the internal oscillator as the configuration clock source. The AS multi-device configuration scheme does not support DCLK frequency of 100 MHz. | Parameter | Minimum | Typical | Maximum | Unit | |--------------------------------------------|---------|---------|---------|------| | | 5.3 | 7.9 | 12.5 | MHz | | DCLK frequency in AS configuration scheme | 10.6 | 15.7 | 25.0 | MHz | | Delik frequency in A3 configuration scheme | 21.3 | 31.4 | 50.0 | MHz | | | 42.6 | 62.9 | 100.0 | MHz | ### **PS Configuration Timing** Table 1-70: PS Timing Parameters for Arria V Devices | Symbol | Parameter | Minimum | Maximum | Unit | |---------------------|------------------------------|---------|-----------|------| | t <sub>CF2CD</sub> | nconfig low to conf_done low | _ | 600 | ns | | t <sub>CF2ST0</sub> | nconfig low to nstatus low | _ | 600 | ns | | $t_{CFG}$ | nCONFIG low pulse width | 2 | _ | μs | | t <sub>STATUS</sub> | nstatus low pulse width | 268 | 1506(103) | μs | | t <sub>CF2ST1</sub> | nconfig high to nstatus high | _ | 1506(104) | μs | $<sup>^{(103)} \ \</sup> You \ can \ obtain \ this \ value \ if \ you \ do \ not \ delay \ configuration \ by \ extending \ the \ nconfig \ or \ nstatus \ low \ pulse \ width.$ Send Feedback <sup>(104)</sup> You can obtain this value if you do not delay configuration by externally holding nSTATUS low. | Date | Version | Changes | |---------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | December 2015 | 2015.12.16 | Updated Quad Serial Peripheral Interface (SPI) Flash Timing Requirements for Arria V Devices table. | | | | <ul> <li>Updated F<sub>clk</sub>, T<sub>dutycycle</sub>, and T<sub>dssfrst</sub> specifications.</li> <li>Added T<sub>qspi_clk</sub>, T<sub>din_start</sub>, and T<sub>din_end</sub> specifications.</li> <li>Removed T<sub>dinmax</sub> specifications.</li> <li>Updated the minimum specification for T<sub>clk</sub> to 16.67 ns and removed the maximum specification in SPI Master Timing Requirements for Arria V Devices table.</li> <li>Updated Secure Digital (SD)/MultiMediaCard (MMC) Timing Requirements for Arria V Devices table.</li> <li>Updated T<sub>clk</sub> to T<sub>sdmmc_clk_out</sub> symbol.</li> <li>Updated T<sub>sdmmc_clk_out</sub> and T<sub>d</sub> specifications.</li> <li>Added T<sub>sdmmc_clk</sub>, T<sub>su</sub>, and T<sub>h</sub> specifications.</li> <li>Removed T<sub>dinmax</sub> specifications.</li> <li>Updated the following diagrams:</li> <li>Quad SPI Flash Timing Diagram</li> <li>SD/MMC Timing Diagram</li> <li>Updated configuration .rbf sizes for Arria V devices.</li> <li>Changed instances of Quartus II to Quartus Prime.</li> </ul> | The maximum allowed overshoot duration is specified as a percentage of high time over the lifetime of the device. A DC signal is equivalent to 100% of the duty cycle. For example, a signal that overshoots to 3.95 V can be at 3.95 V for only $\sim 21\%$ over the lifetime of the device; for a device lifetime of 10 years, the overshoot duration amounts to $\sim 2$ years. Table 2-4: Maximum Allowed Overshoot During Transitions for Arria V GZ Devices | Symbol | Description | Condition (V) | Overshoot Duration as % @ T <sub>J</sub> = 100°C | Unit | |---------|------------------|---------------|--------------------------------------------------|------| | | | 3.8 | 100 | % | | | | 3.85 | 64 | % | | | | 3.9 | 36 | % | | | | 3.95 | 21 | % | | Vi (AC) | AC input voltage | 4 | 12 | % | | | | 4.05 | 7 | % | | | | 4.1 | 4 | % | | | | 4.15 | 2 | % | | | | 4.2 | 1 | % | ### **Recommended Operating Conditions** #### Table 2-5: Recommended Operating Conditions for Arria V GZ Devices Power supply ramps must all be strictly monotonic, without plateaus. | Symbol | Description | Condition | Minimum <sup>(114)</sup> | Typical | Maximum <sup>(114)</sup> | Unit | |----------|---------------------------------------------------------|-----------|--------------------------|---------|--------------------------|------| | $V_{CC}$ | Core voltage and periphery circuitry power supply (115) | _ | 0.82 | 0.85 | 0.88 | V | <sup>(114)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements. Altera Corporation Arria V GZ Device Datasheet <sup>(115)</sup> The V<sub>CC</sub> core supply must be set to 0.9 V if the Partial Reconfiguration (PR) feature is used. ### **Hot Socketing** Table 2-14: Hot Socketing Specifications for Arria V GZ Devices | Symbol | Description | Maximum | |---------------------------|--------------------------------------------|-----------------------| | I <sub>IOPIN (DC)</sub> | DC current per I/O pin | 300 μΑ | | I <sub>IOPIN (AC)</sub> | AC current per I/O pin | 8 mA <sup>(124)</sup> | | I <sub>XCVR-TX (DC)</sub> | DC current per transceiver transmitter pin | 100 mA | | I <sub>XCVR-RX (DC)</sub> | DC current per transceiver receiver pin | 50 mA | #### **Internal Weak Pull-Up Resistor** #### Table 2-15: Internal Weak Pull-Up Resistor for Arria V GZ Devices All I/O pins have an option to enable the weak pull-up resistor except the configuration, test, and JTAG pins. The internal weak pull-down feature is only available for the JTAG TCK pin. The typical value for this internal weak pull-down resistor is approximately 25 k $\Omega$ . | Symbol | Description | V <sub>CCIO</sub> Conditions (V) (125) | Value (126) | Unit | |----------|-------------------------------------------------------------------------|----------------------------------------|-------------|------| | | | 3.0 ±5% | 25 | kΩ | | | | 2.5 ±5% | 25 | kΩ | | | Value of the I/O pin pull-up resistor | 1.8 ±5% | 25 | kΩ | | $R_{PU}$ | before and during configuration, as well as user mode if you enable the | 1.5 ±5% | 25 | kΩ | | | programmable pull-up resistor option. | 1.35 ±5% | 25 | kΩ | | | | 1.25 ±5% | 25 | kΩ | | | | 1.2 ±5% | 25 | kΩ | The I/O ramp rate is 10 ns or more. For ramp rates faster than 10 ns, $|I_{\rm IOPIN}| = C \, dv/dt$ , in which C is the I/O pin capacitance and dv/dt is the slew rate. Altera Corporation Arria V GZ Device Datasheet The pin pull-up resistance values may be lower if an external source drives the pin higher than $V_{\rm CCIO}$ . $<sup>^{(126)}</sup>$ These specifications are valid with a $\pm 10\%$ tolerance to cover changes over PVT. ## **I/O Standard Specifications** The $V_{OL}$ and $V_{OH}$ values are valid at the corresponding $I_{OH}$ and $I_{OL}$ , respectively. Table 2-16: Single-Ended I/O Standards for Arria V GZ Devices | I/O Standard | | V <sub>CCIO</sub> (V) | | V <sub>II</sub> | _(V) | V <sub>IH</sub> | (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | I <sub>OL</sub> (mA) | I <sub>OH</sub> (mA) | |---------------|-------|-----------------------|-------|-----------------|------------------------------------------------------------|----------------------------|-------------------------|------------------------------------------------------------|-------------------------------|----------------------|----------------------| | i/O Staildaid | Min | Тур | Max | Min | Max | Min | Max | Max | Min | IOL (IIIA) | IOH (IIIA) | | LVTTL | 2.85 | 3 | 3.15 | -0.3 | 0.8 | 1.7 | 3.6 | 0.4 | 2.4 | 2 | -2 | | LVCMOS | 2.85 | 3 | 3.15 | -0.3 | 0.8 | 1.7 | 3.6 | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | 2.5 V | 2.375 | 2.5 | 2.625 | -0.3 | 0.7 | 1.7 | 3.6 | 0.4 | 2 | 1 | -1 | | 1.8 V | 1.71 | 1.8 | 1.89 | -0.3 | $0.35 \times V_{\rm CCIO}$ | $0.65 \times V_{\rm CCIO}$ | V <sub>CCIO</sub> + 0.3 | 0.45 | V <sub>CCIO</sub> - 0.45 | 2 | -2 | | 1.5 V | 1.425 | 1.5 | 1.575 | -0.3 | $0.35 \times V_{\rm CCIO}$ | $0.65 \times V_{\rm CCIO}$ | V <sub>CCIO</sub> + 0.3 | $\begin{array}{c} 0.25 \times \\ V_{\rm CCIO} \end{array}$ | $0.75 \times V_{\text{CCIO}}$ | 2 | -2 | | 1.2 V | 1.14 | 1.2 | 1.26 | -0.3 | $\begin{array}{c} 0.35 \times \\ V_{\rm CCIO} \end{array}$ | $0.65 \times V_{\rm CCIO}$ | V <sub>CCIO</sub> + 0.3 | $\begin{array}{c} 0.25 \times \\ V_{\rm CCIO} \end{array}$ | $0.75 \times V_{\text{CCIO}}$ | 2 | -2 | Table 2-17: Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications for Arria V GZ Devices | I/O Standard | | V <sub>CCIO</sub> (V) | | | V <sub>REF</sub> (V) | | | V | <sub>TT</sub> (V) | |------------------------|-------|-----------------------|-------|------------------------|-----------------------------------------------------------|----------------------------|--------------------------------------------------------|----------------|-------------------------| | i/O Standard | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | SSTL-2<br>Class I, II | 2.375 | 2.5 | 2.625 | $0.49 \times V_{CCIO}$ | $\begin{array}{c} 0.5 \times \\ V_{\rm CCIO} \end{array}$ | $0.51 \times V_{\rm CCIO}$ | V <sub>REF</sub> - 0.04 | $V_{REF}$ | V <sub>REF</sub> + 0.04 | | SSTL-18<br>Class I, II | 1.71 | 1.8 | 1.89 | 0.833 | 0.9 | 0.969 | V <sub>REF</sub> - 0.04 | $V_{REF}$ | V <sub>REF</sub> + 0.04 | | SSTL-15<br>Class I, II | 1.425 | 1.5 | 1.575 | $0.49 \times V_{CCIO}$ | $0.5 \times V_{\rm CCIO}$ | $0.51 \times V_{\rm CCIO}$ | $\begin{array}{c} 0.49 \times \\ V_{CCIO} \end{array}$ | 0.5 ×<br>VCCIO | $0.51 \times V_{CCIO}$ | Arria V GZ Device Datasheet Altera Corporation | Symbol/Description | Conditions | Trans | ceiver Spee | d Grade 2 | Transc | eiver Spee | Unit | | | |----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-------|--------------|-----------|--------|--------------|------|----|--| | Symbol/Description | Conditions | Min | Тур | Max | Min | Тур | Max | | | | $\label{eq:maximum peak-to-peak differential} \\ input voltage \ V_{ID} \ (diff \ p-p) \ before \\ device \ configuration$ | _ | _ | _ | 1.6 | _ | _ | 1.6 | V | | | Maximum peak-to-peak differential input voltage V <sub>ID</sub> (diff p-p) after | $V_{\text{CCR\_GXB}} = 1.0 \text{ V}$ $(V_{\text{ICM}} = 0.75 \text{ V})$ | _ | _ | 1.8 | _ | _ | 1.8 | V | | | device configuration (146) | $V_{\text{CCR\_GXB}} = 0.85 \text{ V}$ $(V_{\text{ICM}} = 0.6 \text{ V})$ | _ | _ | 2.4 | _ | _ | 2.4 | V | | | Minimum differential eye opening at receiver serial input pins (147)(148) | _ | 85 | _ | _ | 85 | _ | _ | mV | | | | 85– $\Omega$ setting | _ | 85 ± 30% | _ | _ | 85<br>± 30% | _ | Ω | | | Differential on-chip termination | 100–Ω setting | _ | 100<br>± 30% | _ | _ | 100<br>± 30% | _ | Ω | | | resistors | 120–Ω setting | _ | 120<br>± 30% | _ | _ | 120<br>± 30% | _ | Ω | | | | 150–Ω setting | _ | 150<br>± 30% | _ | _ | 150<br>± 30% | _ | Ω | | Arria V GZ Device Datasheet Altera Corporation The maximum peak to peak differential input voltage $V_{ID}$ after device configuration is equal to $4 \times$ (absolute $V_{MAX}$ for receiver pin - $V_{ICM}$ ). The differential eye opening specification at the receiver input pins assumes that **Receiver Equalization** is disabled. If you enable **Receiver Equalization**, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level. <sup>(148)</sup> Minimum eye opening of 85 mV is only for the unstressed input eye condition. | Symbol/Description | Conditions | Trans | ceiver Spee | d Grade 2 | Transc | eiver Spe | ed Grade 3 | Unit | |--------------------------------------|------------------------------------------------------|-------|-------------|-----------|--------|-----------|------------|-------| | symbol/Description | Collations | Min | Тур | Max | Min | Тур | Max | Offic | | | $V_{CCR\_GXB} = 0.85 \text{ V}$ full bandwidth | _ | 600 | _ | _ | 600 | _ | mV | | V (AC and DC coupled) | $V_{CCR\_GXB} = 0.85 \text{ V}$<br>half bandwidth | _ | 600 | _ | _ | 600 | _ | mV | | V <sub>ICM</sub> (AC and DC coupled) | $V_{CCR\_GXB} = 1.0 \text{ V}$ full bandwidth | _ | 700 | _ | _ | 700 | _ | mV | | | $V_{CCR\_GXB} = 1.0 \text{ V}$<br>half bandwidth | _ | 700 | _ | _ | 700 | _ | mV | | t <sub>LTR</sub> <sup>(149)</sup> | _ | _ | _ | 10 | _ | _ | 10 | μs | | t <sub>LTD</sub> (150) | _ | 4 | _ | _ | 4 | _ | _ | μs | | t <sub>LTD_manual</sub> (151) | _ | 4 | _ | _ | 4 | _ | _ | μs | | t <sub>LTR_LTD_manual</sub> (152) | _ | 15 | _ | _ | 15 | _ | _ | μs | | Programmable equalization (AC Gain) | Full bandwidth (6.25 GHz) Half bandwidth (3.125 GHz) | _ | _ | 16 | _ | _ | 16 | dB | Altera Corporation Arria V GZ Device Datasheet $<sup>^{(149)}</sup>$ $t_{LTR}$ is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset. <sup>(150)</sup> t<sub>LTD</sub> is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high. $t_{LTD\_manual}$ is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode. $t_{LTR\_LTD\_manual}$ is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode. | Standard | Training Pattern | Number of Data Transitions<br>in One Repetition of the<br>Training Pattern | Number of Repetitions per<br>256 Data Transitions <sup>(201)</sup> | Maximum | |--------------------|------------------|----------------------------------------------------------------------------|--------------------------------------------------------------------|----------------------| | Parallel Rapid I/O | 00001111 | 2 | 128 | 640 data transitions | | rafallel Kapiu 1/O | 10010000 | 4 | 64 | 640 data transitions | | Miscellaneous | 10101010 | 8 | 32 | 640 data transitions | | Miscenaneous | 01010101 | 8 | 32 | 640 data transitions | ### Soft CDR Mode High-Speed I/O Specifications ### Table 2-44: High-Speed I/O Specifications for Arria V GZ Devices When J = 3 to 10, use the serializer/deserializer (SERDES) block. When J = 1 or 2, bypass the SERDES block. | Symbol | Conditions - | C3, I3L | | | C4, I4 | | | Unit | |------------------------|--------------|---------|-----|-----|--------|-----|-----|-------| | | | Min | Тур | Max | Min | Тур | Max | Onit | | Soft-CDR ppm tolerance | _ | _ | _ | 300 | _ | _ | 300 | ± ppm | Altera Corporation Arria V GZ Device Datasheet $<sup>^{(201)}</sup>$ This is the number of repetitions for the stated training pattern to achieve the 256 data transitions. #### Related Information Configuration, Design Security, and Remote System Upgrades in Arria V Devices #### Initialization Table 2-61: Initialization Clock Source Option and the Maximum Frequency for Arria V GZ Devices | Initialization Clock Source | alization Clock Source Configuration Schemes | | Minimum Number of Clock Cycles | | |-----------------------------|----------------------------------------------|------|--------------------------------|--| | Internal Oscillator | AS, PS, FPP | 12.5 | | | | CLKUSR <sup>(222)</sup> | PS, FPP | 125 | 8576 | | | CLKUSR | AS | 100 | 83/0 | | | DCLK | PS, FPP | 125 | | | ### **Configuration Files** Use the following table to estimate the file size before design compilation. Different configuration file formats, such as a hexadecimal file (.hex) or tabular text file (.ttf) format, have different file sizes. For the different types of configuration file and file sizes, refer to the Quartus II software. However, for a specific version of the Quartus II software, any design targeted for the same device has the same uncompressed configuration file size. Arria V GZ Device Datasheet Altera Corporation <sup>(221)</sup> To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the "Initialization" section of the *Configuration, Design Security, and Remote System Upgrades in Arria V Devices* chapter. To enable CLKUSR as the initialization clock source, turn on the **Enable user-supplied start-up clock (CLKUSR)** option in the Quartus II software from the **General** panel of the **Device and Pin Options** dialog box. Table 2-62: Uncompressed .rbf Sizes for Arria V GZ Devices | Variant | Member Code | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) (223) | | |------------|-------------|--------------------------------|------------------------------|--| | Arria V GZ | E1 | 137,598,880 | 562,208 | | | | E3 | 137,598,880 | 562,208 | | | | E5 | 213,798,880 | 561,760 | | | | E7 | 213,798,880 | 561,760 | | Table 2-63: Minimum Configuration Time Estimation for Arria V GZ Devices | | | Active Serial <sup>(224)</sup> | | | Fast Passive Parallel (225) | | | |----------------|-------------|--------------------------------|------------|-------------------------|-----------------------------|------------|-------------------------| | Variant Member | Member Code | Width | DCLK (MHz) | Min Config Time<br>(ms) | Width | DCLK (MHz) | Min Config Time<br>(ms) | | | E1 | 4 | 100 | 344 | 32 | 100 | 43 | | Arria V GZ | E3 | 4 | 100 | 344 | 32 | 100 | 43 | | | E5 | 4 | 100 | 534 | 32 | 100 | 67 | | | E7 | 4 | 100 | 534 | 32 | 100 | 67 | # **Remote System Upgrades Circuitry Timing Specification** **Table 2-64: Remote System Upgrade Circuitry Timing Specifications** | Parameter | Minimum | Maximum | Unit | | |--------------------------------|---------|---------|------|--| | t <sub>RU_nCONFIG</sub> (226) | 250 | _ | ns | | | t <sub>RU_nRSTIMER</sub> (227) | 250 | _ | ns | | <sup>(223)</sup> The IOCSR .rbf size is specifically for the Configuration via Protocol (CvP) feature. Altera Corporation Arria V GZ Device Datasheet <sup>&</sup>lt;sup>(224)</sup> DCLK frequency of 100 MHz using external CLKUSR. <sup>(225)</sup> Max FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic.