Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | 17110 | | Number of Logic Elements/Cells | 362000 | | Total RAM Bits | 19822592 | | Number of I/O | 704 | | Number of Gates | - | | Voltage - Supply | 1.07V ~ 1.13V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 1517-BBGA | | Supplier Device Package | 1517-FBGA (40x40) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/5agxfb3h4f40c5g | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong | Symbol | Description | Condition | Minimum <sup>(1)</sup> | Typical | Maximum <sup>(1)</sup> | Unit | |-----------------------|--------------------------------------------|--------------|------------------------|---------|------------------------|------| | | | 3.3 V | 3.135 | 3.3 | 3.465 | V | | | | 3.0 V | 2.85 | 3.0 | 3.15 | V | | | | 2.5 V | 2.375 | 2.5 | 2.625 | V | | <b>1</b> 7 | I/O buffers power supply | 1.8 V | 1.71 | 1.8 | 1.89 | V | | $V_{CCIO}$ | 1/O bullers power supply | 1.5 V | 1.425 | 1.5 | 1.575 | V | | | | 1.35 V | 1.283 | 1.35 | 1.418 | V | | | | 1.25 V | 1.19 | 1.25 | 1.31 | V | | | | 1.2 V | 1.14 | 1.2 | 1.26 | V | | V <sub>CCD_FPLL</sub> | PLL digital voltage regulator power supply | _ | 1.425 | 1.5 | 1.575 | V | | V <sub>CCA_FPLL</sub> | PLL analog voltage regulator power supply | _ | 2.375 | 2.5 | 2.625 | V | | V <sub>I</sub> | DC input voltage | _ | -0.5 | _ | 3.6 | V | | V <sub>O</sub> | Output voltage | _ | 0 | _ | V <sub>CCIO</sub> | V | | Т | Operating junction temperature | Commercial | 0 | _ | 85 | °C | | $T_{J}$ | Operating junction temperature | Industrial | -40 | _ | 100 | °C | | $t_{RAMP}^{(4)}$ | Power supply ramp time | Standard POR | 200 μs | _ | 100 ms | _ | | 'RAMP' | Tower supply ramp time | Fast POR | 200 μs | _ | 4 ms | _ | <sup>(1)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements. This is also applicable to HPS power supply. For HPS power supply, refer to $t_{RAMP}$ specifications for standard POR when HPS\_PORSEL = 0 and $t_{RAMP}$ specifications for fast POR when HPS\_PORSEL = 1. #### Figure 1-1: Equation for OCT Variation Without Recalibration $$R_{OCT} = R_{SCAL} \left( 1 + \left| \frac{dR}{dT} \times \Delta T \right| \pm \left| \frac{dR}{dV} \times \Delta V \right| \right)$$ The definitions for the equation are as follows: - The R<sub>OCT</sub> value calculated shows the range of OCT resistance with the variation of temperature and V<sub>CCIO</sub>. - R<sub>SCAL</sub> is the OCT resistance value at power-up. - $\Delta T$ is the variation of temperature with respect to the temperature at power up. - $\Delta V$ is the variation of voltage with respect to the $V_{CCIO}$ at power up. - dR/dT is the percentage change of R<sub>SCAL</sub> with temperature. - dR/dV is the percentage change of R<sub>SCAL</sub> with voltage. #### **OCT Variation after Power-Up Calibration** #### Table 1-10: OCT Variation after Power-Up Calibration for Arria V Devices This table lists OCT variation with temperature and voltage after power-up calibration. The OCT variation is valid for a $V_{CCIO}$ range of $\pm 5\%$ and a temperature range of $0^{\circ}$ C to $85^{\circ}$ C. | Symbol | Description | V <sub>CCIO</sub> (V) | Value | Unit | |--------|--------------------------------------------------|-----------------------|-------|------| | | | 3.0 | 0.100 | | | | | 2.5 | 0.100 | | | | | 1.8 | 0.100 | | | dR/dV | OCT variation with voltage without recalibration | 1.5 | 0.100 | %/mV | | | | 1.35 | 0.150 | | | | | 1.25 | 0.150 | | | | | 1.2 | 0.150 | | | I/O Standard | V <sub>IL</sub> | <sub>-(DC)</sub> (V) | V <sub>IH(De</sub> | <sub>C)</sub> (V) | V <sub>IL(AC)</sub> (V) | V <sub>IH(AC)</sub> (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | I <sub>OL</sub> <sup>(14)</sup> | I <sub>OH</sub> <sup>(14)</sup> (mA) | |---------------------|-----------------|-------------------------|--------------------|--------------------------|-------------------------|-------------------------|------------------------|-------------------------------|---------------------------------|--------------------------------------| | i/O Standard | Min | Max | Min | Max | Max | Min | Max | Min | (mA) | юн (тил) | | HSTL-15<br>Class II | _ | V <sub>REF</sub> – 0.1 | $V_{REF} + 0.1$ | _ | V <sub>REF</sub> - 0.2 | $V_{REF} + 0.2$ | 0.4 | V <sub>CCIO</sub> - 0.4 | 16 | -16 | | HSTL-12<br>Class I | -0.15 | V <sub>REF</sub> - 0.08 | $V_{REF} + 0.08$ | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> – 0.15 | $V_{REF} + 0.15$ | $0.25 \times V_{CCIO}$ | $0.75 \times V_{\text{CCIO}}$ | 8 | -8 | | HSTL-12<br>Class II | -0.15 | V <sub>REF</sub> - 0.08 | $V_{REF} + 0.08$ | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> – 0.15 | $V_{REF} + 0.15$ | $0.25 \times V_{CCIO}$ | $0.75 \times V_{\text{CCIO}}$ | 16 | -16 | | HSUL-12 | _ | V <sub>REF</sub> - 0.13 | $V_{REF} + 0.13$ | _ | V <sub>REF</sub> - 0.22 | $V_{REF} + 0.22$ | $0.1 \times V_{CCIO}$ | $0.9 \times V_{CCIO}$ | _ | _ | #### Differential SSTL I/O Standards Table 1-17: Differential SSTL I/O Standards for Arria V Devices | I/O Standard | | V <sub>CCIO</sub> (V) | | V <sub>SW</sub> | <sub>ING(DC)</sub> (V) | V <sub>X(AC)</sub> (V) | | | V <sub>SWING(AC)</sub> (V) | | | |------------------------|-------|-----------------------|-------|-----------------|-------------------------|------------------------------|----------------------|---------------------------------|-----------------------------------------------|---------------------------|--| | i, o Standard | Min | Тур | Max | Min | Max | Min | Тур | Max | Min | Max | | | SSTL-2<br>Class I, II | 2.375 | 2.5 | 2.625 | 0.3 | $V_{\rm CCIO} + 0.6$ | $V_{\rm CCIO}/2 - 0.2$ | _ | V <sub>CCIO</sub> /2<br>+ 0.2 | 0.62 | $V_{\rm CCIO}$ + 0.6 | | | SSTL-18<br>Class I, II | 1.71 | 1.8 | 1.89 | 0.25 | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2 - 0.175 | _ | V <sub>CCIO</sub> /2<br>+ 0.175 | 0.5 | $V_{\rm CCIO}$ + 0.6 | | | SSTL-15<br>Class I, II | 1.425 | 1.5 | 1.575 | 0.2 | (15) | V <sub>CCIO</sub> /2 - 0.15 | _ | V <sub>CCIO</sub> /2<br>+ 0.15 | 2(V <sub>IH(AC)</sub> –<br>V <sub>REF</sub> ) | $2(V_{IL(AC)} - V_{REF})$ | | | SSTL-135 | 1.283 | 1.35 | 1.45 | 0.18 | (15) | V <sub>CCIO</sub> /2 – 0.15 | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2<br>+ 0.15 | 2(V <sub>IH(AC)</sub> –<br>V <sub>REF</sub> ) | $2(V_{IL(AC)} - V_{REF})$ | | To meet the $I_{OL}$ and $I_{OH}$ specifications, you must set the current strength settings accordingly. For example, to meet the SSTL15CI specification (8 mA), you should set the current strength settings to 8 mA. Setting at lower current strength may not meet the $I_{OL}$ and $I_{OH}$ specifications in the datasheet. The maximum value for $V_{SWING(DC)}$ is not defined. However, each single-ended signal needs to be within the respective single-ended limits ( $V_{IH(DC)}$ and $V_{IL(DC)}$ ). | I/O Standard | V <sub>CCIO</sub> (V) | | V <sub>ID</sub> (mV) <sup>(16)</sup> | | | V <sub>ICM(DC)</sub> (V) | | V <sub>OD</sub> (V) <sup>(17)</sup> | | | V <sub>OCM</sub> (V) <sup>(17)(18)</sup> | | | | | |------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------------------------|-----|--------------------------|--------------------------|-------|-------------------------------------|-------|-------|------------------------------------------|-------|-------|-------|-------| | I/O Standard | Min | Тур | Max | Min | Condition | Max | Min | Condition | Max | Min | Тур | Max | Min | Тур | Max | | PCML | Transmitter, receiver, and input reference clock pins of high-speed transceivers use the PCML I/O standard. For transmitter, receiver, and reference clock I/O pin specifications, refer to Transceiver Specifications for Arria V GX and SX Devices and Transceiver Specifications for Arria V GT and ST Devices tables. | | | | | | | | | | | | | | | | 2.5 V | 2.375 | 2.5 | 2.625 | 100 | V <sub>CM</sub> = | _ | 0.05 | D <sub>MAX</sub> ≤ 1.25 Gbps | 1.80 | 0.247 | _ | 0.6 | 1.125 | 1.25 | 1.375 | | LVDS <sup>(19)</sup> | 2.373 | 2.3 | 2.023 | 100 | 1.25 V | _ | 1.05 | $D_{MAX} >$ 1.25 Gbps | 1.55 | 0.247 | 0.0 | 1.123 | 1.23 | 1.373 | | | RSDS<br>(HIO) <sup>(20)</sup> | 2.375 | 2.5 | 2.625 | 100 | V <sub>CM</sub> = 1.25 V | _ | 0.25 | _ | 1.45 | 0.1 | 0.2 | 0.6 | 0.5 | 1.2 | 1.4 | | Mini-LVDS<br>(HIO) <sup>(21)</sup> | 2.375 | 2.5 | 2.625 | 200 | _ | 600 | 0.300 | _ | 1.425 | 0.25 | _ | 0.6 | 1 | 1.2 | 1.4 | | LVPECL <sup>(22)</sup> | | | | 300 | | | 0.60 | D <sub>MAX</sub> ≤ 700 Mbps | 1.80 | | | | | | | | LVFECL | | | | 300 | | | 1.00 | D <sub>MAX</sub> > 700 Mbps | 1.60 | | | | | | | • Transceiver Specifications for Arria V GX and SX Devices on page 1-23 Provides the specifications for transmitter, receiver, and reference clock I/O pin. $<sup>^{(16)}</sup>$ The minimum $V_{ID}$ value is applicable over the entire common mode range, $V_{CM}$ . $<sup>^{(17)}~</sup>R_L$ range: $90 \le R_L \le 110~\Omega.$ <sup>(18)</sup> This applies to default pre-emphasis setting only. <sup>(19)</sup> For optimized LVDS receiver performance, the receiver voltage input range must be within 1.0 V to 1.6 V for data rates above 1.25 Gbps and 0 V to 1.85 V for data rates below 1.25 Gbps. $<sup>^{\</sup>left(20\right)}$ For optimized RSDS receiver performance, the receiver voltage input range must be within 0.25 V to 1.45 V. $<sup>^{\</sup>left(21\right)}$ For optimized Mini-LVDS receiver performance, the receiver voltage input range must be within 0.3 V to 1.425 V. For optimized LVPECL receiver performance, the receiver voltage input range must be within 0.85 V to 1.75 V for data rates above 700 Mbps and 0.45 V to 1.95 V for data rates below 700 Mbps. | Combal/Daggrintian | Condition | Transc | eiver Speed G | rade 4 | Transc | eiver Speed G | irade 6 | Unit | |------------------------------------------------------------------------------------|---------------------------|--------|----------------------------------|----------------|---------------|----------------------------------|---------|------| | Symbol/Description | Condition | Min | Тур | Max | Min | Тур | Max | Unit | | Minimum differential eye opening at the receiver serial input pins <sup>(30)</sup> | _ | 100 | _ | _ | 100 | _ | _ | mV | | V <sub>ICM</sub> (AC coupled) | _ | _ | 0.7/0.75/<br>0.8 <sup>(31)</sup> | _ | _ | 0.7/0.75/<br>0.8 <sup>(31)</sup> | _ | mV | | V <sub>ICM</sub> (DC coupled) | ≤ 3.2Gbps <sup>(32)</sup> | 670 | 700 | 730 | 670 | 700 | 730 | mV | | | 85- $\Omega$ setting | _ | 85 | _ | _ | 85 | _ | Ω | | Differential on-chip | 100- $Ω$ setting | _ | 100 | _ | _ | 100 | _ | Ω | | termination resistors | 120- $Ω$ setting | _ | 120 | _ | _ | 120 | _ | Ω | | | 150- $\Omega$ setting | _ | 150 | _ | _ | 150 | _ | Ω | | t <sub>LTR</sub> <sup>(33)</sup> | _ | _ | _ | 10 | _ | _ | 10 | μs | | t <sub>LTD</sub> <sup>(34)</sup> | _ | 4 | _ | _ | 4 | _ | _ | μs | | t <sub>LTD_manual</sub> (35) | _ | 4 | _ | _ | 4 | _ | _ | μs | | t <sub>LTR_LTD_manual</sub> (36) | _ | 15 | _ | _ | 15 | _ | _ | μs | | Programmable ppm detector <sup>(37)</sup> | _ | | ±62.5, 10 | 0, 125, 200, 2 | 50, 300, 500, | and 1000 | | ppm | <sup>(30)</sup> The differential eye opening specification at the receiver input pins assumes that you have disabled the **Receiver Equalization** feature. If you enable the **Receiver Equalization** feature, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level. The AC coupled $V_{ICM} = 700$ mV for Arria V GX and SX in PCIe mode only. The AC coupled $V_{ICM} = 750$ mV for Arria V GT and ST in PCIe mode only. <sup>(32)</sup> For standard protocol compliance, use AC coupling. $<sup>^{(33)}</sup>$ $t_{LTR}$ is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset. <sup>(34)</sup> t<sub>LTD</sub> is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high. t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode. $t_{LTR\_LTD\_manual}$ is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode. | Symbol/Description | Condition | Transceiver Speed Grade 4 | | | Transc | Unit | | | |------------------------------------------|---------------------------------------------------------------|---------------------------|----------------------------------------------------|--------------------------------|------------------------------|------------------------------|----------------------|-------| | 3yiiiboi/Description | Condition | Min | Тур | Max | Min | Тур | Max | Offic | | Run length | _ | _ | _ | 200 | _ | _ | 200 | UI | | Programmable equalization AC and DC gain | AC gain setting = 0 to $3^{(38)}$<br>DC gain setting = 0 to 1 | Gain and<br>Response | TLE Respons DC Gain for at Data Rate ain for Arria | : Arria V GX,<br>s ≤ 3.25 Gbps | , GT, SX, and<br>across Supp | ST Devices a<br>orted AC Gai | nd CTLE<br>in and DC | dB | Table 1-23: Transmitter Specifications for Arria V GX and SX Devices | Symbol/Description | Condition | Transc | eiver Speed C | irade 4 | Transc | eiver Speed G | irade 6 | Unit | |-------------------------------------------------------------|----------------------------------------------------------|--------|---------------|----------|--------|---------------|---------|-------| | Symbol/Description | Condition | Min | Тур | Max | Min | Тур | Max | Offic | | Supported I/O standards | | | | 1.5 V PC | ML | | | | | Data rate | _ | 611 | _ | 6553.6 | 611 | _ | 3125 | Mbps | | V <sub>OCM</sub> (AC coupled) | _ | _ | 650 | _ | _ | 650 | _ | mV | | V <sub>OCM</sub> (DC coupled) | ≤ 3.2Gbps <sup>(32)</sup> | 670 | 700 | 730 | 670 | 700 | 730 | mV | | | 85-Ω setting | _ | 85 | _ | _ | 85 | _ | Ω | | Differential on-chip | 100- $\Omega$ setting | _ | 100 | _ | _ | 100 | _ | Ω | | termination resistors | 120- $\Omega$ setting | _ | 120 | _ | _ | 120 | _ | Ω | | | 150- $\Omega$ setting | _ | 150 | _ | _ | 150 | _ | Ω | | Intra-differential pair skew | $TX V_{CM} = 0.65 V (AC coupled)$ and slew rate of 15 ps | _ | _ | 15 | _ | _ | 15 | ps | | Intra-transceiver block transmitter channel-to-channel skew | ×6 PMA bonded mode | _ | _ | 180 | _ | _ | 180 | ps | The rate match FIFO supports only up to ±300 parts per million (ppm). The Quartus Prime software allows AC gain setting = 3 for design with data rate between 611 Mbps and 1.25 Gbps only. | Symbol/Description | Condition | Т | ransceiver Speed Gr | ade 3 | Unit | |-----------------------------------------------------------------------------------------------------|---------------------------|-------|--------------------------|---------|-------| | Symbol/Description | Condition | Min | Тур | Max | Offic | | Data rate (10-Gbps transceiver) <sup>(44)</sup> | _ | 0.611 | _ | 10.3125 | Gbps | | Absolute V <sub>MAX</sub> for a receiver pin <sup>(45)</sup> | _ | _ | _ | 1.2 | V | | Absolute V <sub>MIN</sub> for a receiver pin | _ | -0.4 | _ | _ | V | | Maximum peak-to-peak differential input voltage $V_{\rm ID}$ (diff p-p) before device configuration | _ | _ | _ | 1.6 | V | | Maximum peak-to-peak differential input voltage $V_{\rm ID}$ (diff p-p) after device configuration | _ | _ | _ | 2.2 | V | | Minimum differential eye opening at the receiver serial input pins (46) | _ | 100 | _ | _ | mV | | V <sub>ICM</sub> (AC coupled) | _ | _ | 750 <sup>(47)</sup> /800 | _ | mV | | V <sub>ICM</sub> (DC coupled) | ≤ 3.2Gbps <sup>(48)</sup> | 670 | 700 | 730 | mV | | | 85-Ω setting | | 85 | | Ω | | Differential on-chip termination | 100-Ω setting | | 100 | | Ω | | resistors | 120-Ω setting | | 120 | | Ω | | | 150- $\Omega$ setting | | 150 | | Ω | | t <sub>LTR</sub> <sup>(49)</sup> | _ | _ | _ | 10 | μs | | $t_{\mathrm{LTD}}^{(50)}$ | _ | 4 | _ | _ | μs | <sup>(45)</sup> The device cannot tolerate prolonged operation at this absolute maximum. Arria V GX, GT, SX, and ST Device Datasheet **Altera Corporation** <sup>(46)</sup> The differential eye opening specification at the receiver input pins assumes that you have disabled the **Receiver Equalization** feature. If you enable the **Receiver Equalization** feature, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level. $<sup>^{(47)}\,</sup>$ The AC coupled $V_{ICM}$ is 750 mV for PCIe mode only. <sup>(48)</sup> For standard protocol compliance, use AC coupling. $t_{LTR}$ is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset. <sup>(50)</sup> t<sub>LTD</sub> is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high. | Symbol/Description | Condition | Т | ransceiver Speed Gr | Unit | | | | |-------------------------------------------|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------|-------|--|--| | Symbol/Description | Condition | Min | Тур | Max | Offic | | | | $t_{\mathrm{LTD\_manual}}^{(51)}$ | _ | 4 | _ | _ | μs | | | | ${\rm t_{LTR\_LTD\_manual}}^{(52)}$ | _ | 15 | _ | _ | μs | | | | Programmable ppm detector <sup>(53)</sup> | _ | ±62.5, 100 | , 125, 200, 250, 300, | 500, and 1000 | ppm | | | | Run length | _ | _ | _ | 200 | UI | | | | Programmable equalization AC and DC gain | AC gain setting = 0 to $3^{(54)}$<br>DC gain setting = 0 to 1 | Refer to CTLE Response at Data Rates > 3.25 Gbps across Supported A and DC Gain for Arria V GX, GT, SX, and ST Devices and CTLE Response Rates ≤ 3.25 Gbps across Supported AC Gain and DC Gain for A GX, GT, SX, and ST Devices diagrams. | | | | | | Table 1-29: Transmitter Specifications for Arria V GT and ST Devices | Symbol/Description | Condition | Tran | sceiver Speed Gra | Unit | | |---------------------------------|----------------------------|-------|-------------------|---------|-------| | | Condition | Min | Тур | Max | Offic | | Supported I/O standards | | | | | | | Data rate (6-Gbps transceiver) | _ | 611 | _ | 6553.6 | Mbps | | Data rate (10-Gbps transceiver) | _ | 0.611 | _ | 10.3125 | Gbps | | V <sub>OCM</sub> (AC coupled) | _ | _ | 650 | _ | mV | | V <sub>OCM</sub> (DC coupled) | ≤ 3.2 Gbps <sup>(48)</sup> | 670 | 700 | 730 | mV | Arria V GX, GT, SX, and ST Device Datasheet $t_{LTD\_manual}$ is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode. $t_{LTR\_LTD\_manual}$ is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode. <sup>(53)</sup> The rate match FIFO supports only up to $\pm 300$ ppm. <sup>(54)</sup> The Quartus Prime software allows AC gain setting = 3 for design with data rate between 611 Mbps and 1.25 Gbps only. ### **DSP Block Performance Specifications** Table 1-37: DSP Block Performance Specifications for Arria V Devices | Mode | | Performance | | | Unit | |-------------------------------|----------------------------------------------------------|-------------|----------|-----|-------| | | | −I3, −C4 | −I5, −C5 | -C6 | Offic | | | Independent 9 × 9 multiplication | 370 | 310 | 220 | MHz | | | Independent 18 × 19 multiplication | 370 | 310 | 220 | MHz | | | Independent 18 × 25 multiplication | 370 | 310 | 220 | MHz | | C | Independent 20 × 24 multiplication | 370 | 310 | 220 | MHz | | Block | Independent 27 × 27 multiplication | 310 | 250 | 200 | MHz | | | Two 18 × 19 multiplier adder mode | 370 | 310 | 220 | MHz | | | $18 \times 18$ multiplier added summed with 36-bit input | 370 | 310 | 220 | MHz | | Modes using Two<br>DSP Blocks | Complex 18 × 19 multiplication | 370 | 310 | 220 | MHz | ## **Memory Block Performance Specifications** To achieve the maximum memory block performance, use a memory block clock that comes through global clock routing from an on-chip PLL and set to 50% output duty cycle. Use the Quartus Prime software to report timing for the memory block clocking schemes. When you use the error detection cyclical redundancy check (CRC) feature, there is no degradation in $f_{MAX}$ . Figure 1-18: NAND Address Latch Timing Diagram | Symbol | Parameter | Minimum | Maximum | Unit | |------------------------------------|-----------------------------------------------------------|---------------------------------------------|----------------------|--------| | t <sub>STATUS</sub> | nstatus low pulse width | 268 | 1506(94) | μs | | t <sub>CF2ST1</sub> | nconfig high to nstatus high | _ | 1506 <sup>(95)</sup> | μs | | t <sub>CF2CK</sub> <sup>(96)</sup> | nconfig high to first rising edge on DCLK | 1506 | _ | μs | | t <sub>ST2CK</sub> <sup>(96)</sup> | nstatus high to first rising edge of DCLK | 2 | _ | μs | | $t_{ m DSU}$ | DATA[] setup time before rising edge on DCLK | 5.5 | _ | ns | | $t_{ m DH}$ | DATA[] hold time after rising edge on DCLK | 0 | _ | ns | | t <sub>CH</sub> | DCLK high time | $0.45 \times 1/f_{MAX}$ | _ | s | | $t_{\mathrm{CL}}$ | DCLK low time | $0.45 \times 1/f_{MAX}$ | _ | S | | t <sub>CLK</sub> | DCLK period | 1/f <sub>MAX</sub> | _ | S | | $f_{MAX}$ | DCLK frequency (FPP ×8/ ×16) | _ | 125 | MHz | | t <sub>CD2UM</sub> | CONF_DONE high to user mode <sup>(97)</sup> | 175 | 437 | μs | | t <sub>CD2CU</sub> | CONF_DONE high to CLKUSR enabled | 4× maximum DCLK period | _ | _ | | t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | $t_{CD2CU}$ + ( $T_{init}$ × CLKUSR period) | _ | _ | | $T_{init}$ | Number of clock cycles required for device initialization | 8,576 | _ | Cycles | #### **FPP Configuration Timing** Provides the FPP configuration timing waveforms. Arria V GX, GT, SX, and ST Device Datasheet <sup>(94)</sup> You can obtain this value if you do not delay configuration by extending the nconfig or the nstatus low pulse width. <sup>(95)</sup> You can obtain this value if you do not delay configuration by externally holding the nSTATUS low. $<sup>^{(96)}</sup>$ If nSTATUS is monitored, follow the $t_{ST2CK}$ specification. If nSTATUS is not monitored, follow the $t_{CF2CK}$ specification. <sup>(97)</sup> The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device. | Symbol | Parameter | Minimum | Maximum | Unit | |----------------------|-----------------------------------------------------------|-----------------------------------------------------------|---------|--------| | $t_{\mathrm{CD2CU}}$ | CONF_DONE high to CLKUSR enabled | 4 × maximum DCLK period | _ | _ | | t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | $t_{\text{CD2CU}}$ + ( $T_{\text{init}}$ × CLKUSR period) | _ | _ | | T <sub>init</sub> | Number of clock cycles required for device initialization | 8,576 | _ | Cycles | **FPP Configuration Timing** Provides the FPP configuration timing waveforms. # **AS Configuration Timing** ### Table 1-68: AS Timing Parameters for AS ×1 and ×4 Configurations in Arria V Devices The minimum and maximum numbers apply to both the internal oscillator and CLKUSR when either one is used as the clock source for device configuration. The $t_{CF2CD}$ , $t_{CF2ST0}$ , $t_{CFG}$ , $t_{STATUS}$ , and $t_{CF2ST1}$ timing parameters are identical to the timing parameters for passive serial (PS) mode listed in PS Timing Parameters for Arria V Devices table. You can obtain the $t_{CF2ST1}$ value if you do not delay configuration by externally holding <code>nstatus</code> low. | Symbol | Parameter | Minimum | Maximum | Unit | |----------------------|-----------------------------------------------------------|-----------------------------------------------------------|---------|--------| | $t_{CO}$ | DCLK falling edge to the AS_DATAO/ASDO output | _ | 2 | ns | | t <sub>SU</sub> | Data setup time before the falling edge on DCLK | 1.5 | _ | ns | | t <sub>DH</sub> | Data hold time after the falling edge on DCLK | 0 | | ns | | t <sub>CD2UM</sub> | CONF_DONE high to user mode | 175 | 437 | μs | | $t_{\mathrm{CD2CU}}$ | CONF_DONE high to CLKUSR enabled | 4 × maximum DCLK period | _ | _ | | t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | $t_{\text{CD2CU}}$ + ( $T_{\text{init}}$ × CLKUSR period) | _ | _ | | $T_{\rm init}$ | Number of clock cycles required for device initialization | 8,576 | _ | Cycles | - **PS Configuration Timing** on page 1-81 - AS Configuration Timing Provides the AS configuration timing waveform. ## DCLK Frequency Specification in the AS Configuration Scheme #### Table 1-69: DCLK Frequency Specification in the AS Configuration Scheme This table lists the internal clock frequency specification for the AS configuration scheme. The DCLK frequency specification applies when you use the internal oscillator as the configuration clock source. The AS multi-device configuration scheme does not support DCLK frequency of 100 MHz. | Parameter | Minimum | Typical | Maximum | Unit | |--------------------------------------------|---------|---------|---------|------| | | 5.3 | 7.9 | 12.5 | MHz | | DCLK frequency in AS configuration scheme | 10.6 | 15.7 | 25.0 | MHz | | Delik frequency in A3 configuration scheme | 21.3 | 31.4 | 50.0 | MHz | | | 42.6 | 62.9 | 100.0 | MHz | ## **PS Configuration Timing** Table 1-70: PS Timing Parameters for Arria V Devices | Symbol | Parameter | Minimum | Maximum | Unit | |---------------------|------------------------------|---------|-----------|------| | t <sub>CF2CD</sub> | nconfig low to conf_done low | _ | 600 | ns | | t <sub>CF2ST0</sub> | nconfig low to nstatus low | _ | 600 | ns | | $t_{CFG}$ | nCONFIG low pulse width | 2 | _ | μs | | t <sub>STATUS</sub> | nstatus low pulse width | 268 | 1506(103) | μs | | t <sub>CF2ST1</sub> | nconfig high to nstatus high | _ | 1506(104) | μs | $<sup>^{(103)} \ \</sup> You \ can \ obtain \ this \ value \ if \ you \ do \ not \ delay \ configuration \ by \ extending \ the \ nconfig \ or \ nstatus \ low \ pulse \ width.$ Send Feedback <sup>(104)</sup> You can obtain this value if you do not delay configuration by externally holding nSTATUS low. #### Initialization Table 1-71: Initialization Clock Source Option and the Maximum Frequency for Arria V Devices | Initialization Clock Source | Configuration Scheme | Maximum Frequency (MHz) | Minimum Number of Clock Cycles | |-----------------------------|----------------------|-------------------------|--------------------------------| | Internal Oscillator | AS, PS, and FPP | 12.5 | | | CLKUSR <sup>(107)</sup> | PS and FPP | 125 | T | | CLAUSR | AS | 100 | $\mathrm{T_{init}}$ | | DCLK | PS and FPP | 125 | | ## **Configuration Files** #### Table 1-72: Uncompressed .rbf Sizes for Arria V Devices Use this table to estimate the file size before design compilation. Different configuration file formats, such as a hexadecimal file (.hex) or tabular text file (.ttf) format, have different file sizes. For the different types of configuration file and file sizes, refer to the Quartus Prime software. However, for a specific version of the Quartus Prime software, any design targeted for the same device has the same uncompressed configuration file size. The IOCSR raw binary file (.rbf) size is specifically for the Configuration via Protocol (CvP) feature. <sup>(107)</sup> To enable CLKUSR as the initialization clock source, turn on the **Enable user-supplied start-up clock (CLKUSR)** option in the Quartus Prime software from the **General** panel of the **Device and Pin Options** dialog box. | Term | Definition | |----------|-----------------------------------------| | $V_{OX}$ | Output differential cross point voltage | | W | High-speed I/O block—Clock boost factor | # **Document Revision History** | Date | Version | Changes | |---------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | December 2016 | 2016.12.09 | <ul> <li>Updated V<sub>ICM</sub> (AC coupled) specifications in Receiver Specifications for Arria V GX and SX Devices table.</li> <li>Added maximum specification for T<sub>d</sub> in Management Data Input/Output (MDIO) Timing Requirements for Arria V Devices table.</li> <li>Updated T<sub>init</sub> specifications in the following tables: <ul> <li>FPP Timing Parameters When DCLK-to-DATA[] Ratio is 1 for Arria V Devices</li> <li>FPP Timing Parameters When DCLK-to-DATA[] Ratio is &gt;1 for Arria V Devices</li> <li>AS Timing Parameters for AS ×1 and ×4 Configurations in Arria V Devices</li> <li>PS Timing Parameters for Arria V Devices</li> </ul> </li> </ul> | | June 2016 | 2016.06.10 | <ul> <li>Changed pin capacitance to maximum values.</li> <li>Updated SPI Master Timing Requirements for Arria V Devices table.</li> <li>Added T<sub>su</sub> and T<sub>h</sub> specifications.</li> <li>Removed T<sub>dinmax</sub> specifications.</li> <li>Updated SPI Master Timing Diagram.</li> <li>Updated T<sub>clk</sub> spec from maximum to minimum in I<sup>2</sup>C Timing Requirements for Arria V Devices table.</li> </ul> | | Date | Version | Changes | |---------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | July 2014 | 3.8 | <ul> <li>Added a note in Table 3, Table 4, and Table 5: The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.</li> <li>Updated V<sub>CC_HPS</sub> specification in Table 5.</li> <li>Added a note in Table 19: Differential inputs are powered by V<sub>CCPD</sub> which requires 2.5 V.</li> <li>Updated "Minimum differential eye opening at the receiver serial input pins" specification in Table 20 and Table 21.</li> <li>Updated description in "HPS PLL Specifications" section.</li> <li>Updated VCO range maximum specification in Table 39.</li> <li>Updated T<sub>d</sub> and T<sub>h</sub> specifications in Table 45.</li> <li>Added T<sub>h</sub> specification in Table 47 and Figure 13.</li> <li>Updated a note in Figure 20, Figure 21, and Figure 23 as follows: Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required.</li> <li>Removed "Remote update only in AS mode" specification in Table 58.</li> <li>Added DCLK device initialization clock source specification in Table 60.</li> <li>Added description in "Configuration Files" section: The IOCSR .rbf size is specifically for the Configuration via Protocol (CvP) feature.</li> <li>Removed f<sub>MAX_RU_CLK</sub> specification in Table 63.</li> </ul> | | February 2014 | 3.7 | $ \begin{array}{ll} \bullet & \mbox{Updated $V_{CCRSTCLK\_HPS}$ maximum specification in Table 1.} \\ \bullet & \mbox{Added $V_{CC\_AUX\_SHARED}$ specification in Table 1.} \end{array} $ | | December 2013 | 3.6 | <ul> <li>Added "HPS PLL Specifications".</li> <li>Added Table 24, Table 39, and Table 40.</li> <li>Updated Table 1, Table 3, Table 5, Table 19, Table 20, Table 21, Table 38, Table 41, Table 42, Table 43, Table 44, Table 45, Table 46, Table 47, Table 48, Table 49, Table 50, Table 51, Table 55, Table 56, and Table 59.</li> <li>Updated Figure 7, Figure 13, Figure 15, Figure 16, and Figure 19.</li> <li>Removed table: GPIO Pulse Width for Arria V Devices.</li> </ul> | | Symbol | Description | Minimum | Maximum | Unit | |------------------|--------------------------------|---------|---------|------| | $V_{I}$ | DC input voltage | -0.5 | 3.8 | V | | $T_{J}$ | Operating junction temperature | -55 | 125 | °C | | $T_{STG}$ | Storage temperature (No bias) | -65 | 150 | °C | | I <sub>OUT</sub> | DC output current per pin | -25 | 40 | mA | Table 2-3: Transceiver Power Supply Absolute Conditions for Arria V GZ Devices | Symbol | Description | Minimum | Maximum | Unit | |-----------------------|-----------------------------------------------------|---------|---------|------| | $V_{CCA\_GXBL}$ | Transceiver channel PLL power supply (left side) | -0.5 | 3.75 | V | | V <sub>CCA_GXBR</sub> | Transceiver channel PLL power supply (right side) | -0.5 | 3.75 | V | | V <sub>CCHIP_L</sub> | Transceiver hard IP power supply (left side) | -0.5 | 1.35 | V | | V <sub>CCHSSI_L</sub> | Transceiver PCS power supply (left side) | -0.5 | 1.35 | V | | V <sub>CCHSSI_R</sub> | Transceiver PCS power supply (right side) | -0.5 | 1.35 | V | | V <sub>CCR_GXBL</sub> | Receiver analog power supply (left side) | -0.5 | 1.35 | V | | V <sub>CCR_GXBR</sub> | Receiver analog power supply (right side) | -0.5 | 1.35 | V | | V <sub>CCT_GXBL</sub> | Transmitter analog power supply (left side) | -0.5 | 1.35 | V | | V <sub>CCT_GXBR</sub> | Transmitter analog power supply (right side) | -0.5 | 1.35 | V | | V <sub>CCH_GXBL</sub> | Transmitter output buffer power supply (left side) | -0.5 | 1.8 | V | | V <sub>CCH_GXBR</sub> | Transmitter output buffer power supply (right side) | -0.5 | 1.8 | V | ## **Maximum Allowed Overshoot and Undershoot Voltage** During transitions, input signals may overshoot to the voltage shown in the following table. They may also undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns. Arria V GZ Device Datasheet Altera Corporation | Symbol | Description | Condition | Minimum <sup>(114)</sup> | Typical | Maximum <sup>(114)</sup> | Unit | |----------------|--------------------------------|--------------|--------------------------|---------|--------------------------|------| | $V_{I}$ | DC input voltage | _ | -0.5 | _ | 3.6 | V | | $V_{O}$ | Output voltage | _ | 0 | _ | V <sub>CCIO</sub> | V | | T <sub>J</sub> | Operating junction temperature | Commercial | 0 | _ | 85 | °C | | | | Industrial | -40 | _ | 100 | °C | | $t_{RAMP}$ | Power supply ramp time | Standard POR | 200 μs | _ | 100 ms | _ | | | | Fast POR | 200 μs | _ | 4 ms | _ | #### **Recommended Transceiver Power Supply Operating Conditions** Table 2-6: Recommended Transceiver Power Supply Operating Conditions for Arria V GZ Devices | Symbol | Description | Minimum <sup>(118)</sup> | Typical | Maximum <sup>(118)</sup> | Unit | | |-------------------------------------|---------------------------------------------------|--------------------------|---------|--------------------------|----------|--| | $V_{CCA\_GXBL}$ | Transceiver channel PLL power supply (left side) | 2.85 | 3.0 | 3.15 | V | | | (119), (120) | Transcerver channer FLL power suppry (left side) | 2.375 | 2.5 | 2.625 | <b>v</b> | | | V <sub>CCA</sub> _GXBR (119), (120) | Transceiver channel PLL power supply (right side) | 2.85 | 3.0 | 3.15 | V | | | GXBR (119), (120) | | 2.375 | 2.5 | 2.625 | | | | V <sub>CCHIP_L</sub> | Transceiver hard IP power supply (left side) | 0.82 | 0.85 | 0.88 | V | | | V <sub>CCHSSI_L</sub> | Transceiver PCS power supply (left side) | 0.82 | 0.85 | 0.88 | V | | | V <sub>CCHSSI_R</sub> | Transceiver PCS power supply (right side) | 0.82 | 0.85 | 0.88 | V | | <sup>(114)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements. Altera Corporation Arria V GZ Device Datasheet <sup>(118)</sup> This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements. This supply must be connected to 3.0 V if the CMU PLL, receiver CDR, or both, are configured at a base data rate > 6.5 Gbps. Up to 6.5 Gbps, you can connect this supply to either 3.0 V or 2.5 V. <sup>(120)</sup> When using ATX PLLs, the supply must be 3.0 V. Figure 2-2: AC Gain Curves for Arria V GZ Channels (full bandwidth) Altera Corporation Arria V GZ Device Datasheet | Symbol | Conditions | C3, I3L | | C4, I4 | | | - Unit | | |---------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|---------|-----|--------|-------|-----|--------|-------| | Зушьог | | Min | Тур | Max | Min | Тур | Max | Offic | | | SERDES factor $J = 3$ to 10 (182), (183) | (184) | _ | 1250 | (184) | _ | 1050 | Mbps | | True Differential I/O<br>Standards - f <sub>HSDR</sub> (data rate) | SERDES factor $J \ge 4$<br>LVDS TX with DPA<br>(185), (186), (187), (188) | (184) | _ | 1600 | (184) | _ | 1250 | Mbps | | | SERDES factor J = 2,<br>uses DDR Registers | (184) | _ | (189) | (184) | _ | (189) | Mbps | | | SERDES factor J = 1,<br>uses SDR Register | (184) | _ | (189) | (184) | | (189) | Mbps | | Emulated Differential I/O<br>Standards with Three<br>External Output Resistor<br>Networks - f <sub>HSDR</sub> (data rate) | SERDES factor J = 4 to 10 <sup>(191)</sup> | (184) | _ | 840 | (184) | _ | 840 | Mbps | <sup>(182)</sup> If the receiver with DPA enabled and transmitter are using shared PLLs, the minimum data rate is 150 Mbps. - (185) Arria V GZ RX LVDS will need DPA. For Arria V GZ TX LVDS, the receiver side component must have DPA. - (186) Requires package skew compensation with PCB trace length. - (187) Do not mix single-ended I/O buffer within LVDS I/O bank. - (188) Chip-to-chip communication only with a maximum load of 5 pF. - (189) The maximum ideal data rate is the SERDES factor (J) x the PLL maximum output frequency (fOUT) provided you can close the design timing and the signal integrity simulation is clean. - You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew margin, transmitter channel-to-channel skew, and receiver sampling margin to determine leftover timing margin. - (191) When using True LVDS RX channels for emulated LVDS TX channel, only serialization factors 1 and 2 are supported. Altera Corporation Arria V GZ Device Datasheet The $F_{MAX}$ specification is based on the fast clock used for serial data. The interface $F_{MAX}$ is also dependent on the parallel clock domain which is design dependent and requires timing analysis. The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate.