# E·XFL

### Intel - 5AGXFB3H4F40I5N Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| 2014.10                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 17110                                                      |
| Number of Logic Elements/Cells | 362000                                                     |
| Total RAM Bits                 | 19822592                                                   |
| Number of I/O                  | 704                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 1.07V ~ 1.13V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                         |
| Package / Case                 | 1517-BBGA                                                  |
| Supplier Device Package        | 1517-FBGA (40x40)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5agxfb3h4f40i5n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



| Operating Conditions                                      | 2-1  |
|-----------------------------------------------------------|------|
| Switching Characteristics                                 | 2-21 |
| Transceiver Performance Specifications                    |      |
| Core Performance Specifications                           | 2-37 |
| Periphery Performance                                     |      |
| Configuration Specification                               |      |
| POR Specifications                                        |      |
| JTAG Configuration Specifications                         |      |
| Fast Passive Parallel (FPP) Configuration Timing          |      |
| Active Serial Configuration Timing                        |      |
| Passive Serial Configuration Timing                       | 2-67 |
| Initialization                                            |      |
| Configuration Files                                       |      |
| Remote System Upgrades Circuitry Timing Specification     | 2-70 |
| User Watchdog Internal Oscillator Frequency Specification | 2-71 |
| I/O Timing                                                | 2-71 |
| Programmable IOE Delay                                    | 2-72 |
| Programmable Output Buffer Delay                          |      |
| Glossary                                                  | 2-73 |
| Document Revision History                                 | 2-78 |

# Arria V GX, GT, SX, and ST Device Datasheet



This datasheet describes the electrical characteristics, switching characteristics, configuration specifications, and I/O timing for Arria® V devices.

Arria V devices are offered in commercial and industrial grades. Commercial devices are offered in -C4 (fastest), -C5, and -C6 speed grades. Industrial grade devices are offered in the -I3 and -I5 speed grades.

#### **Related Information**

#### Arria V Device Overview

Provides more information about the densities and packages of devices in the Arria V family.

### **Electrical Characteristics**

The following sections describe the operating conditions and power consumption of Arria V devices.

### **Operating Conditions**

Arria V devices are rated according to a set of defined parameters. To maintain the highest possible performance and reliability of the Arria V devices, you must consider the operating requirements described in this section.

### **Absolute Maximum Ratings**

This section defines the maximum operating conditions for Arria V devices. The values are based on experiments conducted with the devices and theoretical modeling of breakdown and damage mechanisms.

The functional operation of the device is not implied for these conditions.

<sup>©</sup> 2017 Intel Corporation. All rights reserved. Intel, the Intel logo, Altera, Arria, Cyclone, Enpirion, MAX, NIOS, Quartus and Stratix words and logos are trademarks of Intel Corporation in the US and/or other countries. Other marks and brands may be claimed as the property of others. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.





AV-51002 2017.02.10

| Symbol/Description                            | Condition                                                        | Transceiver Speed Grade 4               |     |     | Transc | Unit |     |      |
|-----------------------------------------------|------------------------------------------------------------------|-----------------------------------------|-----|-----|--------|------|-----|------|
| Symbol/Description                            | Condition                                                        | Min                                     | Тур | Max | Min    | Тур  | Max | onic |
| Run length                                    | —                                                                | —                                       | _   | 200 | —      |      | 200 | UI   |
| Programmable equaliza-<br>tion AC and DC gain | AC gain setting = 0 to<br>$3^{(38)}$<br>DC gain setting = 0 to 1 | Refer to C<br>Gain and<br>Response<br>G | dB  |     |        |      |     |      |

### Table 1-23: Transmitter Specifications for Arria V GX and SX Devices

| Symbol/Description                                                 | Condition                                                | Transceiver Speed Grade 4 |     |          | Transceiver Speed Grade 6 |     |      | Unit |
|--------------------------------------------------------------------|----------------------------------------------------------|---------------------------|-----|----------|---------------------------|-----|------|------|
| Symbol/Description                                                 | Condition                                                | Min                       | Тур | Max      | Min                       | Тур | Max  | Onic |
| Supported I/O standards                                            |                                                          |                           |     | 1.5 V PC | ML                        |     |      |      |
| Data rate                                                          | _                                                        | 611                       |     | 6553.6   | 611                       | _   | 3125 | Mbps |
| V <sub>OCM</sub> (AC coupled)                                      | _                                                        | _                         | 650 | _        |                           | 650 | _    | mV   |
| V <sub>OCM</sub> (DC coupled)                                      | $\leq$ 3.2Gbps <sup>(32)</sup>                           | 670                       | 700 | 730      | 670                       | 700 | 730  | mV   |
|                                                                    | 85- $\Omega$ setting                                     | _                         | 85  | _        |                           | 85  | _    | Ω    |
| Differential on-chip                                               | 100- $\Omega$ setting                                    | —                         | 100 | —        | _                         | 100 | _    | Ω    |
| termination resistors                                              | 120- $\Omega$ setting                                    |                           | 120 |          |                           | 120 |      | Ω    |
|                                                                    | 150-Ω setting                                            | _                         | 150 | _        |                           | 150 | _    | Ω    |
| Intra-differential pair skew                                       | TX $V_{CM}$ = 0.65 V (AC coupled) and slew rate of 15 ps | —                         | _   | 15       | _                         | _   | 15   | ps   |
| Intra-transceiver block<br>transmitter channel-to-<br>channel skew | ×6 PMA bonded mode                                       | _                         | _   | 180      | _                         | —   | 180  | ps   |

<sup>(37)</sup> The rate match FIFO supports only up to ±300 parts per million (ppm).
 <sup>(38)</sup> The Quartus Prime software allows AC gain setting = 3 for design with data rate between 611 Mbps and 1.25 Gbps only.



### CTLE Response at Data Rates > 3.25 Gbps across Supported AC Gain and DC Gain

Figure 1-2: Continuous Time-Linear Equalizer (CTLE) Response at Data Rates > 3.25 Gbps across Supported AC Gain and DC Gain for Arria V GX, GT, SX, and ST Devices



Arria V GX, GT, SX, and ST Device Datasheet

**Altera Corporation** 



After the Boot ROM code exits and control is passed to the preloader, software can adjust the value of drvsel and smplsel via the system manager. drvsel can be set from 1 to 7 and smplsel can be set from 0 to 7. While the preloader is executing, the values for SDMMC\_CLK and SDMMC\_CLK\_OUT increase to a maximum of 200 MHz and 50 MHz respectively.

The SD/MMC interface calibration support will be available in a future release of the preloader through the SoC EDS software update.

| Symbol                                                                                                                                                                                                    | Description                                         | Min                                                | Мах                                                                                           | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------|------|
|                                                                                                                                                                                                           | SDMMC_CLK clock period<br>(Identification mode)     | 20                                                 | _                                                                                             | ns   |
| Symbol         T <sub>sdmmc_clk</sub> (internal reference clock)         T <sub>sdmmc_clk_out</sub> (interface output clock)         T <sub>dutycycle</sub> T <sub>d</sub> T <sub>su</sub> T <sub>h</sub> | SDMMC_CLK clock period<br>(Default speed mode)      | 5                                                  | —                                                                                             | ns   |
|                                                                                                                                                                                                           | SDMMC_CLK clock period<br>(High speed mode)         | 5                                                  | _                                                                                             | ns   |
|                                                                                                                                                                                                           | SDMMC_CLK_OUT clock<br>period (Identification mode) | 2500                                               | —                                                                                             | ns   |
| T <sub>sdmmc_clk_out</sub> (interface output clock)                                                                                                                                                       | SDMMC_CLK_OUT clock<br>period (Default speed mode)  | 40                                                 | _                                                                                             | ns   |
|                                                                                                                                                                                                           | SDMMC_CLK_OUT clock<br>period (High speed mode)     | 20                                                 | —                                                                                             | ns   |
| T <sub>dutycycle</sub>                                                                                                                                                                                    | SDMMC_CLK_OUT duty cycle                            | 45                                                 | 55                                                                                            | %    |
| T <sub>d</sub>                                                                                                                                                                                            | SDMMC_CMD/SDMMC_D<br>output delay                   | $\frac{(T_{sdmmc\_clk} \times drvsel)/2}{-1.23}$   | $\begin{array}{l}(\mathrm{T}_{sdmmc\_clk}\times\texttt{drvsel})/2\\+1.69^{\ (87)}\end{array}$ | ns   |
| T <sub>su</sub>                                                                                                                                                                                           | Input setup time                                    | $1.05 - (T_{sdmmc_clk} \times smplsel)/2^{(88)}$   | _                                                                                             | ns   |
| T <sub>h</sub>                                                                                                                                                                                            | Input hold time                                     | $\frac{(T_{sdmmc\_clk} \times smplsel)}{2^{(88)}}$ | _                                                                                             | ns   |



<sup>&</sup>lt;sup>(87)</sup> drvsel is the drive clock phase shift select value.

<sup>&</sup>lt;sup>(88)</sup> smplsel is the sample clock phase shift select value.

### Figure 1-15: MDIO Timing Diagram



### I<sup>2</sup>C Timing Characteristics

### Table 1-59: I<sup>2</sup>C Timing Requirements for Arria V Devices

| Symbol                | Description                                       | Standar | d Mode | Fast I | Mode | Unit |  |
|-----------------------|---------------------------------------------------|---------|--------|--------|------|------|--|
| Symbol                | Description                                       |         | Max    | Min    | Max  | Ont  |  |
| T <sub>clk</sub>      | Serial clock (SCL) clock period                   | 10      | —      | 2.5    |      | μs   |  |
| T <sub>clkhigh</sub>  | SCL high time                                     | 4.7     | —      | 0.6    |      | μs   |  |
| T <sub>clklow</sub>   | SCL low time                                      | 4       | —      | 1.3    |      | μs   |  |
| T <sub>s</sub>        | Setup time for serial data line (SDA) data to SCL | 0.25    | —      | 0.1    |      | μs   |  |
| T <sub>h</sub>        | Hold time for SCL to SDA data                     | 0       | 3.45   | 0      | 0.9  | μs   |  |
| T <sub>d</sub>        | SCL to SDA output data delay                      | —       | 0.2    |        | 0.2  | μs   |  |
| T <sub>su_start</sub> | Setup time for a repeated start condition         | 4.7     | _      | 0.6    |      | μs   |  |
| T <sub>hd_start</sub> | Hold time for a repeated start condition          | 4       | _      | 0.6    |      | μs   |  |
| T <sub>su_stop</sub>  | Setup time for a stop condition                   | 4       | _      | 0.6    | _    | μs   |  |



### Figure 1-18: NAND Address Latch Timing Diagram







| Variant Arria V GX Arria V GT Arria V SX Arria V ST  |             |       | Active Seria | <b> </b> (108)                       | Fast Passive Parallel <sup>(109)</sup> |            |                                    |  |
|------------------------------------------------------|-------------|-------|--------------|--------------------------------------|----------------------------------------|------------|------------------------------------|--|
|                                                      | Member Code | Width | DCLK (MHz)   | Minimum Configura-<br>tion Time (ms) | Width                                  | DCLK (MHz) | Minimum Configuration Time<br>(ms) |  |
| Variant<br>Arria V GX<br>Arria V GT<br>Arria V SX    | A1          | 4     | 100          | 178                                  | 16                                     | 125        | 36                                 |  |
|                                                      | A3          | 4     | 100          | 178                                  | 16                                     | 125        | 36                                 |  |
|                                                      | A5          | 4     | 100          | 255                                  | 16                                     | 125        | 51                                 |  |
| Arria V CV                                           | A7          | 4     | 100          | 255                                  | 16                                     | 125        | 51                                 |  |
| Ama v GA                                             | B1          | 4     | 100          | 344                                  | 16                                     | 125        | 69                                 |  |
|                                                      | В3          | 4     | 100          | 344                                  | 16                                     | 125        | 69                                 |  |
|                                                      | B5          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |  |
|                                                      | B7          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |  |
|                                                      | C3          | 4     | 100          | 178                                  | 16                                     | 125        | 36                                 |  |
| Amia V CT                                            | C7          | 4     | 100          | 255                                  | 16                                     | 125        | 51                                 |  |
| Allia v GI                                           | D3          | 4     | 100          | 344                                  | 16                                     | 125        | 69                                 |  |
|                                                      | D7          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |  |
| Arria V SV                                           | В3          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |  |
| AIIIa V SA                                           | B5          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |  |
| Arria V ST                                           | D3          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |  |
| Arria V GX<br>Arria V GT<br>Arria V SX<br>Arria V ST | D5          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |  |

**Related Information Configuration Files** on page 1-83

(108) DCLK frequency of 100 MHz using external CLKUSR.
 (109) Maximum FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic.

### **Remote System Upgrades**

### Table 1-74: Remote System Upgrade Circuitry Timing Specifications for Arria V Devices

| Parameter                                 | Minimum | Unit |
|-------------------------------------------|---------|------|
| t <sub>RU_nCONFIG</sub> <sup>(110)</sup>  | 250     | ns   |
| t <sub>RU_nRSTIMER</sub> <sup>(111)</sup> | 250     | ns   |

### **Related Information**

- **Remote System Upgrade State Machine** Provides more information about configuration reset (RU\_CONFIG) signal.
- User Watchdog Timer Provides more information about reset\_timer (RU\_nRSTIMER) signal.

### User Watchdog Internal Oscillator Frequency Specifications

### Table 1-75: User Watchdog Internal Oscillator Frequency Specifications for Arria V Devices

| Parameter                                   | Minimum | Typical | Maximum | Unit |
|---------------------------------------------|---------|---------|---------|------|
| User watchdog internal oscillator frequency | 5.3     | 7.9     | 12.5    | MHz  |

## I/O Timing

Altera offers two ways to determine I/O timing—the Excel-based I/O timing and the Quartus Prime Timing Analyzer.

Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis.





<sup>&</sup>lt;sup>(110)</sup> This is equivalent to strobing the reconfiguration input of the ALTREMOTE\_UPDATE IP core high for the minimum timing specification.

<sup>&</sup>lt;sup>(111)</sup> This is equivalent to strobing the reset timer input of the ALTREMOTE\_UPDATE IP core high for the minimum timing specification.

AV-51002 2017.02.10

The Quartus Prime Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete place-and-route.

### **Related Information**

### Arria V I/O Timing Spreadsheet

Provides the Arria V Excel-based I/O timing spreadsheet.

### Programmable IOE Delay

| Parameter <sup>(112</sup><br>) | Available<br>Settings | Available                     | Minimum    | Fast M     | Model |       |       | Slow Model   |       |      | llait |
|--------------------------------|-----------------------|-------------------------------|------------|------------|-------|-------|-------|--------------|-------|------|-------|
|                                |                       | tings Offset <sup>(113)</sup> | Industrial | Commercial | -C4   | -C5   | -C6   | - <b>I</b> 3 | -15   | Onic |       |
| D1                             | 32                    | 0                             | 0.508      | 0.517      | 0.870 | 1.063 | 1.063 | 0.872        | 1.057 | ns   |       |
| D3                             | 8                     | 0                             | 1.763      | 1.795      | 2.999 | 3.496 | 3.571 | 3.031        | 3.643 | ns   |       |
| D4                             | 32                    | 0                             | 0.508      | 0.518      | 0.869 | 1.063 | 1.063 | 1.063        | 1.057 | ns   |       |
| D5                             | 32                    | 0                             | 0.508      | 0.517      | 0.870 | 1.063 | 1.063 | 0.872        | 1.057 | ns   |       |

### Table 1-76: I/O element (IOE) Programmable Delay for Arria V Devices

### Programmable Output Buffer Delay

### Table 1-77: Programmable Output Buffer Delay for Arria V Devices

This table lists the delay chain settings that control the rising and falling edge delays of the output buffer.

You can set the programmable output buffer delay in the Quartus Prime software by setting the **Output Buffer Delay Control** assignment to either positive, negative, or both edges, with the specific values stated here (in ps) for the **Output Buffer Delay** assignment.



<sup>&</sup>lt;sup>(112)</sup> You can set this value in the Quartus Prime software by selecting **D1**, **D3**, **D4**, and **D5** in the **Assignment Name** column of **Assignment Editor**.

<sup>&</sup>lt;sup>(113)</sup> Minimum offset does not include the intrinsic delay.





### 1-100 Document Revision History

| Date          | Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| November 2012 | 3.0     | <ul> <li>Updated Table 2, Table 4, Table 9, Table 14, Table 16, Table 17, Table 20, Table 21, Table 25, Table 29, Table 36, Table 56, Table 57, and Table 60.</li> <li>Removed table: Transceiver Block Jitter Specifications for Arria V Devices.</li> <li>Added HPS information: <ul> <li>Added "HPS Specifications" section.</li> <li>Added Table 38, Table 39, Table 40, Table 41, Table 42, Table 43, Table 44, Table 45, Table 46, Table 47, Table 48, Table 49, and Table 50.</li> <li>Added Figure 7, Figure 8, Figure 9, Figure 10, Figure 11, Figure 12, Figure 13, Figure 14, Figure 15, Figure 16, Figure 17, Figure 18, and Figure 19.</li> <li>Updated Table 3 and Table 5.</li> </ul> </li> </ul> |
| October 2012  | 2.4     | <ul> <li>Updated Arria V GX V<sub>CCR_GXBL/R</sub>, V<sub>CCT_GXBL/R</sub>, and V<sub>CCL_GXBL/R</sub> minimum and maximum values, and data rate in Table 4.</li> <li>Added receiver V<sub>ICM</sub> (AC coupled) and V<sub>ICM</sub> (DC coupled) values, and transmitter V<sub>OCM</sub> (AC coupled) and V<sub>OCM</sub> (DC coupled) values in Table 20 and Table 21.</li> </ul>                                                                                                                                                                                                                                                                                                                             |
| August 2012   | 2.3     | Updated the SERDES factor condition in Table 30.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| July 2012     | 2.2     | <ul> <li>Updated the maximum voltage for V<sub>I</sub> (DC input voltage) in Table 1.</li> <li>Updated Table 20 to include the Arria V GX -I3 speed grade.</li> <li>Updated the minimum value of the fixedclk clock frequency in Table 20 and Table 21.</li> <li>Updated the SERDES factor condition in Table 30.</li> <li>Updated Table 50 to include the IOE programmable delay settings for the Arria V GX -I3 speed grade.</li> </ul>                                                                                                                                                                                                                                                                        |
| June 2012     | 2.1     | Updated V <sub>CCR_GXBL/R</sub> , V <sub>CCT_GXBL/R</sub> , and V <sub>CCL_GXBL/R</sub> values in Table 4.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |



| Symbol                   | Description                                                              | Condition | Minimum <sup>(114)</sup> | Typical | Maximum <sup>(114)</sup> | Unit |
|--------------------------|--------------------------------------------------------------------------|-----------|--------------------------|---------|--------------------------|------|
| V <sub>CCPT</sub>        | Power supply for programmable power technology                           | —         | 1.45                     | 1.50    | 1.55                     | V    |
| V <sub>CC_AUX</sub>      | Auxiliary supply for the programmable power technology                   |           | 2.375                    | 2.5     | 2.625                    | V    |
| V <sub>CCPD</sub> (116   | I/O pre-driver (3.0 V) power supply                                      |           | 2.85                     | 3.0     | 3.15                     | V    |
| )                        | I/O pre-driver (2.5 V) power supply                                      |           | 2.375                    | 2.5     | 2.625                    | V    |
|                          | I/O buffers (3.0 V) power supply                                         |           | 2.85                     | 3.0     | 3.15                     | V    |
|                          | I/O buffers (2.5 V) power supply                                         |           | 2.375                    | 2.5     | 2.625                    | V    |
|                          | I/O buffers (1.8 V) power supply                                         |           | 1.71                     | 1.8     | 1.89                     | V    |
| V <sub>CCIO</sub>        | I/O buffers (1.5 V) power supply                                         |           | 1.425                    | 1.5     | 1.575                    | V    |
|                          | I/O buffers (1.35 V) power supply                                        |           | 1.283                    | 1.35    | 1.45                     | V    |
|                          | I/O buffers (1.25 V) power supply                                        |           | 1.19                     | 1.25    | 1.31                     | V    |
|                          | I/O buffers (1.2 V) power supply                                         |           | 1.14                     | 1.2     | 1.26                     | V    |
|                          | Configuration pins (3.0 V) power supply                                  |           | 2.85                     | 3.0     | 3.15                     | V    |
| V <sub>CCPGM</sub>       | Configuration pins (2.5 V) power supply                                  |           | 2.375                    | 2.5     | 2.625                    | V    |
|                          | Configuration pins (1.8 V) power supply                                  |           | 1.71                     | 1.8     | 1.89                     | V    |
| V <sub>CCA</sub> _       | PLL analog voltage regulator power supply                                |           | 2.375                    | 2.5     | 2.625                    | V    |
| V <sub>CCD</sub><br>FPLL | PLL digital voltage regulator power supply                               |           | 1.45                     | 1.5     | 1.55                     | V    |
| V <sub>CCBAT</sub> (117  | Battery back-up power supply (For design security volatile key register) |           | 1.2                      |         | 3.0                      | V    |

<sup>(114)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements.
Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.



<sup>&</sup>lt;sup>(116)</sup>  $V_{CCPD}$  must be 2.5 V when  $V_{CCIO}$  is 2.5, 1.8, 1.5, 1.35, 1.25 or 1.2 V.  $V_{CCPD}$  must be 3.0 V when  $V_{CCIO}$  is 3.0 V.

<sup>(117)</sup> If you do not use the design security feature in Arria V GZ devices, connect V<sub>CCBAT</sub> to a 1.2- to 3.0-V power supply. Arria V GZ power-on-reset (POR) circuitry monitors V<sub>CCBAT</sub>. Arria V GZ devices do not exit POR if V<sub>CCBAT</sub> is not powered up.

| Symbol/Description   | Conditions ·        | Transceiver Speed Grade 2 |     |     | Transceiver Speed Grade 3 |     |     | Unit |
|----------------------|---------------------|---------------------------|-----|-----|---------------------------|-----|-----|------|
| Symbol/Description   |                     | Min                       | Тур | Мах | Min                       | Тур | Max | Onit |
| Programmable DC gain | DC gain setting = 0 | —                         | 0   | _   | _                         | 0   | —   | dB   |
|                      | DC gain setting = 1 |                           | 2   |     | _                         | 2   | _   | dB   |
|                      | DC gain setting = 2 |                           | 4   |     |                           | 4   |     | dB   |
|                      | DC gain setting = 3 |                           | 6   |     |                           | 6   | _   | dB   |
|                      | DC gain setting = 4 | _                         | 8   |     |                           | 8   |     | dB   |

#### **Related Information**

#### Arria V Device Overview

For more information about device ordering codes.

### Transmitter

### Table 2-25: Transmitter Specifications for Arria V GZ Devices

Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the *Arria V Device Overview*.

| Symbol/Description       | Conditions           | Transceiver Speed Grade 2 |     |       | Transceiver Speed Grade 3 |     |         | Unit |
|--------------------------|----------------------|---------------------------|-----|-------|---------------------------|-----|---------|------|
| Symbol/Description       | Conditions           | Min                       | Тур | Мах   | Min                       | Тур | Мах     | Onit |
| Supported I/O Standards  | 1.4-V and 1.5-V PCML |                           |     |       |                           |     |         |      |
| Data rate (Standard PCS) | —                    | 600                       | _   | 9900  | 600                       |     | 8800    | Mbps |
| Data rate (10G PCS)      | _                    | 600                       | _   | 12500 | 600                       | _   | 10312.5 | Mbps |



### Table 2-26: CMU PLL Specifications for Arria V GZ Devices

Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the Arria V Device Overview.

| Symbol/Description                          | Conditions | Transceiver Speed Grade 2 |     |       | Transc | Unit |         |      |
|---------------------------------------------|------------|---------------------------|-----|-------|--------|------|---------|------|
| Symbol/Description                          | Conditions | Min Typ                   | Тур | Max   | Min    | Тур  | Мах     |      |
| Supported data range                        | _          | 600                       | _   | 12500 | 600    | _    | 10312.5 | Mbps |
| t <sub>pll_powerdown</sub> <sup>(153)</sup> | —          | 1                         |     |       | 1      | _    |         | μs   |
| t <sub>pll_lock</sub> <sup>(154)</sup>      | _          |                           |     | 10    |        |      | 10      | μs   |

#### **Related Information**

### Arria V Device Overview

For more information about device ordering codes.

### ATX PLL

### Table 2-27: ATX PLL Specifications for Arria V GZ Devices

Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the Arria V Device Overview.

Arria V GZ Device Datasheet

**Altera Corporation** 



 $t_{pll\_powerdown}$  is the PLL powerdown minimum pulse width. (153)

<sup>(154)</sup>  $t_{\text{pll} \text{ lock}}$  is the time required for the transmitter CMU/ATX PLL to lock to the input reference clock frequency after coming out of reset.

| Number of DQS Delay Buffers | C3, I3L | C4, I4 | Unit |
|-----------------------------|---------|--------|------|
| 4                           | 120     | 128    | ps   |

### **Memory Output Clock Jitter Specifications**

### Table 2-50: Memory Output Clock Jitter Specification for Arria V GZ Devices

The clock jitter specification applies to the memory output clock pins generated using differential signal-splitter and DDIO circuits clocked by a PLL output routed on a PHY, regional, or global clock network as specified. Altera recommends using PHY clock networks whenever possible.

The clock jitter specification applies to the memory output clock pins clocked by an integer PLL.

The memory output clock jitter is applicable when an input jitter of 30 ps peak-to-peak is applied with bit error rate (BER) -12, equivalent to 14 sigma.

| Clock Notwork | Daramotor                    | Symbol                 | С3,   | I3L  | C4    | Unit |    |
|---------------|------------------------------|------------------------|-------|------|-------|------|----|
|               | raiailietei                  | Symbol                 | Min   | Мах  | Min   | Мах  |    |
|               | Clock period jitter          | t <sub>JIT(per)</sub>  | -55   | 55   | -55   | 55   | ps |
| Regional      | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub>   | -110  | 110  | -110  | 110  | ps |
|               | Duty cycle jitter            | t <sub>JIT(duty)</sub> | -82.5 | 82.5 | -82.5 | 82.5 | ps |
|               | Clock period jitter          | t <sub>JIT(per)</sub>  | -82.5 | 82.5 | -82.5 | 82.5 | ps |
| Global        | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub>   | -165  | 165  | -165  | 165  | ps |
|               | Duty cycle jitter            | t <sub>JIT(duty)</sub> | -90   | 90   | -90   | 90   | ps |
|               | Clock period jitter          | t <sub>JIT(per)</sub>  | -30   | 30   | -35   | 35   | ps |
| PHY Clock     | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub>   | -60   | 60   | -70   | 70   | ps |
|               | Duty cycle jitter            | t <sub>JIT(duty)</sub> | -45   | 45   | -56   | 56   | ps |



### **OCT Calibration Block Specifications**

### Table 2-51: OCT Calibration Block Specifications for Arria V GZ Devices

| Symbol                | Description                                                                                                                                                               | Min | Тур  | Max | Unit   |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|--------|
| OCTUSRCLK             | Clock required by the OCT calibration blocks                                                                                                                              | —   | —    | 20  | MHz    |
| T <sub>OCTCAL</sub>   | Number of OCTUSRCLK clock cycles required for OCT $R_S/R_T$ calibration                                                                                                   |     | 1000 |     | Cycles |
| T <sub>OCTSHIFT</sub> | Number of OCTUSRCLK clock cycles required for the OCT code to shift out                                                                                                   | _   | 32   | —   | Cycles |
| T <sub>RS_RT</sub>    | Time required between the dyn_term_ctrl and oe signal transitions in a bidirectional I/O buffer to dynamically switch between OCT $R_S$ and $R_T$ (See the figure below.) |     | 2.5  |     | ns     |

### Figure 2-6: Timing Diagram for oe and dyn\_term\_ctrl Signals





### Table 2-55: DCLK-to-DATA[] Ratio for Arria V GZ Devices

Depending on the DCLK-to-DATA[] ratio, the host must send a DCLK frequency that is r times the data rate in bytes per second (Bps), or words per second (Wps). For example, in FPP ×16 when the DCLK-to-DATA[] ratio is 2, the DCLK frequency must be 2 times the data rate in Wps. Arria V GZ devices use the additional clock cycles to decrypt and decompress the configuration data.

| Configuration Scheme | Decompression | Design Security | DCLK-to-DATA[] Ratio |
|----------------------|---------------|-----------------|----------------------|
| FPP ×8               | Disabled      | Disabled        | 1                    |
|                      | Disabled      | Enabled         | 1                    |
|                      | Enabled       | Disabled        | 2                    |
|                      | Enabled       | Enabled         | 2                    |
|                      | Disabled      | Disabled        | 1                    |
|                      | Disabled      | Enabled         | 2                    |
| 111 ×10              | Enabled       | Disabled        | 4                    |
|                      | Enabled       | Enabled         | 4                    |
|                      | Disabled      | Disabled        | 1                    |
| FPP ×32              | Disabled      | Enabled         | 4                    |
|                      | Enabled       | Disabled        | 8                    |
|                      | Enabled       | Enabled         | 8                    |





#### **Related Information**

Configuration, Design Security, and Remote System Upgrades in Arria V Devices

### Initialization

### Table 2-61: Initialization Clock Source Option and the Maximum Frequency for Arria V GZ Devices

| Initialization Clock Source | Configuration Schemes | Maximum Frequency (MHz) | Minimum Number of Clock Cycles |
|-----------------------------|-----------------------|-------------------------|--------------------------------|
| Internal Oscillator         | AS, PS, FPP           | 12.5                    |                                |
| GI KIIGD (222)              | PS, FPP               | 125                     | 9576                           |
| CLKUSR ()                   | AS                    | 100                     | 8370                           |
| DCLK                        | PS, FPP               | 125                     |                                |

### **Configuration Files**

Use the following table to estimate the file size before design compilation. Different configuration file formats, such as a hexadecimal file (.hex) or tabular text file (.ttf) format, have different file sizes.

For the different types of configuration file and file sizes, refer to the Quartus II software. However, for a specific version of the Quartus II software, any design targeted for the same device has the same uncompressed configuration file size.

Arria V GZ Device Datasheet

**Altera Corporation** 



<sup>&</sup>lt;sup>(221)</sup> To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the "Initialization" section of the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter.

<sup>(222)</sup> To enable CLKUSR as the initialization clock source, turn on the Enable user-supplied start-up clock (CLKUSR) option in the Quartus II software from the General panel of the Device and Pin Options dialog box.

| Term               | Definition                                                                                                                                                       |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>OCM</sub>   | Output common mode voltage—The common mode of the differential signal at the transmitter.                                                                        |
| V <sub>OD</sub>    | Output differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the transmitter. |
| V <sub>SWING</sub> | Differential input voltage                                                                                                                                       |
| V <sub>X</sub>     | Input differential cross point voltage                                                                                                                           |
| V <sub>OX</sub>    | Output differential cross point voltage                                                                                                                          |
| W                  | High-speed I/O block—clock boost factor                                                                                                                          |

# **Document Revision History**

| Date          | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|---------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| February 2017 | 2017.02.10 | <ul> <li>Changed the minimum value for t<sub>CD2UMC</sub> in the "FPP Timing Parameters for Arria V GZ Devices When the DCLK-to-DATA[] Ratio is 1" table.</li> <li>Changed the minimum value for t<sub>CD2UMC</sub> in the "FPP Timing Parameters for Arria V GZ Devices When the DCLK to DATA[] Ratio is 1" table.</li> </ul>                                                                                                                         |
|               |            | <ul> <li>Changed the minimum value for t<sub>CD2UMC</sub> in the "AS Timing Parameters for AS x1 and AS x4 Configurations in Arria V GZ Devices" table.</li> <li>Changed the minimum value for t<sub>CD2UMC</sub> in the "PS Timing Parameters for Arria V GZ Devices" table.</li> <li>Changed the minimum number of clock cycles value in the "Initialization Clock Source Option and the Maximum Frequency for Arria V GZ Devices" table.</li> </ul> |

