## Intel - 5AGXFB5H6F35C6N Datasheet





Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

### Details

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 19811                                                      |
| Number of Logic Elements/Cells | 420000                                                     |
| Total RAM Bits                 | 23625728                                                   |
| Number of I/O                  | 544                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 1.07V ~ 1.13V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 1152-BBGA, FCBGA Exposed Pad                               |
| Supplier Device Package        | 1152-FBGA (35x35)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5agxfb5h6f35c6n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Symbol | Description                         | Condition | Minimum <sup>(7)</sup> | Typical | Maximum <sup>(7)</sup> | Unit |
|--------|-------------------------------------|-----------|------------------------|---------|------------------------|------|
|        | HPS<br>auxiliary<br>power<br>supply | _         | 2.375                  | 2.5     | 2.625                  | V    |

#### **Related Information**

**Recommended Operating Conditions** on page 1-4 Provides the steady-state voltage values for the FPGA portion of the device.

## DC Characteristics

### Supply Current and Power Consumption

Altera offers two ways to estimate power for your design-the Excel-based Early Power Estimator (EPE) and the Quartus® Prime PowerPlay Power Analyzer feature.

Use the Excel-based EPE before you start your design to estimate the supply current for your design. The EPE provides a magnitude estimate of the device power because these currents vary greatly with the resources you use.

The Quartus Prime PowerPlay Power Analyzer provides better quality estimates based on the specifics of the design after you complete place-androute. The PowerPlay Power Analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, when combined with detailed circuit models, yields very accurate power estimates.

### **Related Information**

- PowerPlay Early Power Estimator User Guide Provides more information about power estimation tools.
- PowerPlay Power Analysis chapter, Quartus Prime Handbook Provides more information about power estimation tools.

**Altera Corporation** 



<sup>&</sup>lt;sup>(7)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

• Transceiver Specifications for Arria V GT and ST Devices on page 1-29 Provides the specifications for transmitter, receiver, and reference clock I/O pin.

# Switching Characteristics

This section provides performance characteristics of Arria V core and periphery blocks.

# **Transceiver Performance Specifications**

## Transceiver Specifications for Arria V GX and SX Devices

## Table 1-20: Reference Clock Specifications for Arria V GX and SX Devices

| Symbol/Description                        | Condition                                                             | Transceiver Speed Grade 4 |               |                               | Transceiver Speed Grade 6 |                            |                               | Unit |
|-------------------------------------------|-----------------------------------------------------------------------|---------------------------|---------------|-------------------------------|---------------------------|----------------------------|-------------------------------|------|
| Symbol/Description                        | Condition                                                             | Min                       | Тур           | Max                           | Min                       | Тур                        | Max                           | Onic |
| Supported I/O standards                   | 1.2 V PCM                                                             | L, 1.4 V PCN              | IL,1.5 V PCML | , 2.5 V PCMI                  | L, Differentia            | l LVPECL <sup>(23)</sup> , | HCSL, and                     | LVDS |
| Input frequency from<br>REFCLK input pins | _                                                                     | 27                        |               | 710                           | 27                        |                            | 710                           | MHz  |
| Rise time                                 | Measure at ±60 mV of differential signal <sup>(24)</sup>              |                           |               | 400                           |                           |                            | 400                           | ps   |
| Fall time                                 | Measure at $\pm 60 \text{ mV}$ of differential signal <sup>(24)</sup> | _                         |               | 400                           |                           |                            | 400                           | ps   |
| Duty cycle                                |                                                                       | 45                        | —             | 55                            | 45                        | _                          | 55                            | %    |
| Peak-to-peak differential input voltage   | _                                                                     | 200                       | _             | 300 <sup>(25)</sup> /<br>2000 | 200                       |                            | 300 <sup>(25)</sup> /<br>2000 | mV   |



<sup>&</sup>lt;sup>(23)</sup> Differential LVPECL signal levels must comply to the minimum and maximum peak-to-peak differential input voltage specified in this table.

REFCLK performance requires to meet transmitter REFCLK phase noise specification. (24)

<sup>&</sup>lt;sup>(25)</sup> The maximum peak-to peak differential input voltage of 300 mV is allowed for DC coupled link.

| Sumbol/Decovintion                                                                       | Condition                     | Transc | Transceiver Speed Grade 4                     |     |     | eiver Speed G                    | Unit |      |
|------------------------------------------------------------------------------------------|-------------------------------|--------|-----------------------------------------------|-----|-----|----------------------------------|------|------|
| Symbol/Description                                                                       | Condition                     | Min    | Тур                                           | Max | Min | Тур                              | Max  | Onit |
| Minimum differential eye<br>opening at the receiver<br>serial input pins <sup>(30)</sup> | _                             | 100    | _                                             | _   | 100 | _                                | _    | mV   |
| V <sub>ICM</sub> (AC coupled)                                                            | _                             | _      | 0.7/0.75/<br>0.8 <sup>(31)</sup>              | _   | _   | 0.7/0.75/<br>0.8 <sup>(31)</sup> |      | mV   |
| V <sub>ICM</sub> (DC coupled)                                                            | $\leq 3.2 \text{Gbps}^{(32)}$ | 670    | 700                                           | 730 | 670 | 700                              | 730  | mV   |
|                                                                                          | 85- $\Omega$ setting          |        | 85                                            | —   | _   | 85                               | _    | Ω    |
| Differential on-chip                                                                     | 100- $\Omega$ setting         |        | 100                                           | _   |     | 100                              |      | Ω    |
| termination resistors                                                                    | 120-Ω setting                 |        | 120                                           | —   |     | 120                              |      | Ω    |
|                                                                                          | 150-Ω setting                 |        | 150                                           | _   |     | 150                              |      | Ω    |
| t <sub>LTR</sub> <sup>(33)</sup>                                                         |                               | _      | _                                             | 10  | _   | _                                | 10   | μs   |
| $t_{LTD}^{(34)}$                                                                         | _                             | 4      | _                                             | _   | 4   | _                                | _    | μs   |
| t <sub>LTD_manual</sub> <sup>(35)</sup>                                                  | _                             | 4      | _                                             | —   | 4   | _                                | _    | μs   |
| t <sub>LTR_LTD_manual</sub> <sup>(36)</sup>                                              |                               | 15     | _                                             |     | 15  |                                  |      | μs   |
| Programmable ppm<br>detector <sup>(37)</sup>                                             | _                             |        | ±62.5, 100, 125, 200, 250, 300, 500, and 1000 |     |     |                                  |      |      |

<sup>(30)</sup> The differential eye opening specification at the receiver input pins assumes that you have disabled the **Receiver Equalization** feature. If you enable the **Receiver Equalization** feature, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level.

(31) The AC coupled  $V_{ICM} = 700 \text{ mV}$  for Arria V GX and SX in PCIe mode only. The AC coupled  $V_{ICM} = 750 \text{ mV}$  for Arria V GT and ST in PCIe mode only.

<sup>(32)</sup> For standard protocol compliance, use AC coupling.

 $^{(33)}$  t<sub>LTR</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset.

 $^{(34)}$  t<sub>LTD</sub> is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high.

 $^{(35)}$  t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode.

 $t_{\text{LTR\_LTD\_manual}}$  is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode.



## DSP Block Performance Specifications

|                               | Mode —                                                       |     | Performance |     | Unit |  |
|-------------------------------|--------------------------------------------------------------|-----|-------------|-----|------|--|
|                               |                                                              |     | -I5, -C5    | -C6 | Onit |  |
|                               | Independent $9 \times 9$ multiplication                      | 370 | 310         | 220 | MHz  |  |
|                               | Independent $18 \times 19$ multiplication                    | 370 | 310         | 220 | MHz  |  |
|                               | Independent 18 × 25 multiplication                           | 370 | 310         | 220 | MHz  |  |
| Modes using One DSP           | Independent $20 \times 24$ multiplication                    | 370 | 310         | 220 | MHz  |  |
| Block                         | Independent $27 \times 27$ multiplication                    | 310 | 250         | 200 | MHz  |  |
|                               | Two $18 \times 19$ multiplier adder mode                     | 370 | 310         | 220 | MHz  |  |
|                               | $18 \times 18$ multiplier added summed with 36-<br>bit input | 370 | 310         | 220 | MHz  |  |
| Modes using Two<br>DSP Blocks | Complex 18 × 19 multiplication                               | 370 | 310         | 220 | MHz  |  |

## Memory Block Performance Specifications

To achieve the maximum memory block performance, use a memory block clock that comes through global clock routing from an on-chip PLL and set to 50% output duty cycle. Use the Quartus Prime software to report timing for the memory block clocking schemes.

When you use the error detection cyclical redundancy check (CRC) feature, there is no degradation in  $f_{MAX}$ .

Arria V GX, GT, SX, and ST Device Datasheet



|                  | Symbol                                                    | Condition                                               |      | -I3, -C4 |       | -I5, -C5 |     |       | -C6  |     |       | Unit |
|------------------|-----------------------------------------------------------|---------------------------------------------------------|------|----------|-------|----------|-----|-------|------|-----|-------|------|
|                  | Symbol                                                    | Condition                                               | Min  | Тур      | Max   | Min      | Тур | Мах   | Min  | Тур | Max   | Onit |
|                  | TCCS                                                      | True Differential I/O<br>Standards                      | _    | _        | 150   | _        | _   | 150   | _    | _   | 150   | ps   |
|                  | 1003                                                      | Emulated Differential<br>I/O Standards                  | _    | _        | 300   | _        | _   | 300   |      | _   | 300   | ps   |
|                  | True Differential I/O<br>Standards - f <sub>HSDRDPA</sub> | SERDES factor J =3 to $10^{(76)}$                       | 150  |          | 1250  | 150      | _   | 1250  | 150  |     | 1050  | Mbps |
|                  | (data rate)                                               | SERDES factor $J \ge 8$<br>with DPA <sup>(76)(78)</sup> | 150  |          | 1600  | 150      | _   | 1500  | 150  | _   | 1250  | Mbps |
| Receiver         |                                                           | SERDES factor J = 3<br>to 10                            | (77) | _        | (83)  | (77)     | _   | (83)  | (77) | _   | (83)  | Mbps |
|                  | f <sub>HSDR</sub> (data rate)                             | SERDES factor J = 1<br>to 2, uses DDR<br>registers      | (77) |          | (79)  | (77)     |     | (79)  | (77) |     | (79)  | Mbps |
| DPA Mode         | DPA run length                                            | _                                                       | —    | _        | 10000 | _        | _   | 10000 | _    | _   | 10000 | UI   |
| Soft-CDR<br>Mode | Soft-CDR ppm tolerance                                    | _                                                       | _    | _        | 300   | _        | _   | 300   | _    | _   | 300   | ±ppm |
| Non-DPA<br>Mode  | Sampling Window                                           | _                                                       |      | _        | 300   | _        | _   | 300   |      | _   | 300   | ps   |

Arria V GX, GT, SX, and ST Device Datasheet



<sup>&</sup>lt;sup>(83)</sup> You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported.

After the Boot ROM code exits and control is passed to the preloader, software can adjust the value of drvsel and smplsel via the system manager. drvsel can be set from 1 to 7 and smplsel can be set from 0 to 7. While the preloader is executing, the values for SDMMC\_CLK and SDMMC\_CLK\_OUT increase to a maximum of 200 MHz and 50 MHz respectively.

The SD/MMC interface calibration support will be available in a future release of the preloader through the SoC EDS software update.

| Symbol                                              | Description                                         | Min                                                         | Мах                                                                                                  | Unit |
|-----------------------------------------------------|-----------------------------------------------------|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------|------|
|                                                     | SDMMC_CLK clock period (Identification mode)        | 20                                                          | _                                                                                                    | ns   |
| T <sub>sdmmc_clk</sub> (internal reference clock)   | SDMMC_CLK clock period<br>(Default speed mode)      | 5                                                           | _                                                                                                    | ns   |
|                                                     | SDMMC_CLK clock period<br>(High speed mode)         | 5                                                           | _                                                                                                    | ns   |
|                                                     | SDMMC_CLK_OUT clock<br>period (Identification mode) | 2500                                                        | _                                                                                                    | ns   |
| T <sub>sdmmc_clk_out</sub> (interface output clock) | SDMMC_CLK_OUT clock period (Default speed mode)     | 40                                                          | _                                                                                                    | ns   |
|                                                     | SDMMC_CLK_OUT clock<br>period (High speed mode)     | 20                                                          | _                                                                                                    | ns   |
| T <sub>dutycycle</sub>                              | SDMMC_CLK_OUT duty cycle                            | 45                                                          | 55                                                                                                   | %    |
| T <sub>d</sub>                                      | SDMMC_CMD/SDMMC_D<br>output delay                   | $\frac{(T_{sdmmc\_clk} \times drvsel)/2}{-1.23^{(87)}}$     | $\begin{array}{c} (\mathrm{T}_{sdmmc\_clk} \times \texttt{drvsel})/2 \\ + 1.69^{\ (87)} \end{array}$ | ns   |
| T <sub>su</sub>                                     | Input setup time                                    | $1.05 - (T_{sdmmc_clk} \times smplsel)/2^{(88)}$            |                                                                                                      | ns   |
| T <sub>h</sub>                                      | Input hold time                                     | $\frac{(T_{sdmmc\_clk} \times \texttt{smplsel})}{2^{(88)}}$ | —                                                                                                    | ns   |



<sup>&</sup>lt;sup>(87)</sup> drvsel is the drive clock phase shift select value.

<sup>&</sup>lt;sup>(88)</sup> smplsel is the sample clock phase shift select value.

## Table 1-57: RGMII RX Timing Requirements for Arria V Devices

| Symbol                        | Description            | Min | Тур | Unit |
|-------------------------------|------------------------|-----|-----|------|
| T <sub>clk</sub> (1000Base-T) | RX_CLK clock period    |     | 8   | ns   |
| T <sub>clk</sub> (100Base-T)  | RX_CLK clock period    |     | 40  | ns   |
| T <sub>clk</sub> (10Base-T)   | RX_CLK clock period    |     | 400 | ns   |
| T <sub>su</sub>               | RX_D/RX_CTL setup time | 1   |     | ns   |
| T <sub>h</sub>                | RX_D/RX_CTL hold time  | 1   | —   | ns   |

## Figure 1-14: RGMII RX Timing Diagram



## Table 1-58: Management Data Input/Output (MDIO) Timing Requirements for Arria V Devices

| Symbol           | Description                   | Min | Тур | Мах | Unit |
|------------------|-------------------------------|-----|-----|-----|------|
| T <sub>clk</sub> | MDC clock period              | _   | 400 | _   | ns   |
| T <sub>d</sub>   | MDC to MDIO output data delay | 10  |     | 20  | ns   |
| T <sub>s</sub>   | Setup time for MDIO data      | 10  |     | _   | ns   |
| T <sub>h</sub>   | Hold time for MDIO data       | 0   | _   |     | ns   |



## Figure 1-16: I<sup>2</sup>C Timing Diagram



## **NAND Timing Characteristics**

### Table 1-60: NAND ONFI 1.0 Timing Requirements for Arria V Devices

The NAND controller supports Open NAND FLASH Interface (ONFI) 1.0 Mode 5 timing as well as legacy NAND devices. This table lists the requirements for ONFI 1.0 mode 5 timing. The HPS NAND controller can meet this timing by programming the c4 output of the main HPS PLL and timing registers provided in the NAND controller.

| Symbol                             | Description                                     | Min | Max | Unit |
|------------------------------------|-------------------------------------------------|-----|-----|------|
| T <sub>wp</sub> <sup>(89)</sup>    | Write enable pulse width                        | 10  | _   | ns   |
| T <sub>wh</sub> <sup>(89)</sup>    | Write enable hold time                          | 7   |     | ns   |
| T <sub>rp</sub> <sup>(89)</sup>    | Read enable pulse width                         | 10  |     | ns   |
| T <sub>reh</sub> <sup>(89)</sup>   | Read enable hold time                           | 7   |     | ns   |
| T <sub>clesu</sub> <sup>(89)</sup> | Command latch enable to write enable setup time | 10  |     | ns   |
| T <sub>cleh</sub> <sup>(89)</sup>  | Command latch enable to write enable hold time  | 5   |     | ns   |
| T <sub>cesu</sub> <sup>(89)</sup>  | Chip enable to write enable setup time          | 15  |     | ns   |
| T <sub>ceh</sub> <sup>(89)</sup>   | Chip enable to write enable hold time           | 5   |     | ns   |
| T <sub>alesu</sub> <sup>(89)</sup> | Address latch enable to write enable setup time | 10  |     | ns   |
| T <sub>aleh</sub> <sup>(89)</sup>  | Address latch enable to write enable hold time  | 5   |     | ns   |
| T <sub>dsu</sub> <sup>(89)</sup>   | Data to write enable setup time                 | 10  |     | ns   |

<sup>(89)</sup> Timing of the NAND interface is controlled through the NAND configuration registers.



### 1-80 AS Configuration Timing

| Symbol              | Parameter                                                 | Minimum                                     | Maximum | Unit   |
|---------------------|-----------------------------------------------------------|---------------------------------------------|---------|--------|
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                          | 4 × maximum DCLк period                     | _       |        |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on         | $t_{CD2CU}$ + ( $T_{init}$ × CLKUSR period) |         | _      |
| T <sub>init</sub>   | Number of clock cycles required for device initialization | 8,576                                       |         | Cycles |

### **Related Information**

## **FPP Configuration Timing**

Provides the FPP configuration timing waveforms.

# **AS Configuration Timing**

## Table 1-68: AS Timing Parameters for AS ×1 and ×4 Configurations in Arria V Devices

The minimum and maximum numbers apply to both the internal oscillator and CLKUSR when either one is used as the clock source for device configuration.

The  $t_{CF2CD}$ ,  $t_{CF2ST0}$ ,  $t_{CFG}$ ,  $t_{STATUS}$ , and  $t_{CF2ST1}$  timing parameters are identical to the timing parameters for passive serial (PS) mode listed in PS Timing Parameters for Arria V Devices table. You can obtain the  $t_{CF2ST1}$  value if you do not delay configuration by externally holding nSTATUS low.

| Symbol              | Parameter                                                 | Minimum                                     | Maximum | Unit   |
|---------------------|-----------------------------------------------------------|---------------------------------------------|---------|--------|
| t <sub>CO</sub>     | DCLK falling edge to the AS_DATA0/ASDO output             |                                             | 2       | ns     |
| t <sub>SU</sub>     | Data setup time before the falling edge on DCLK           | 1.5                                         | _       | ns     |
| t <sub>DH</sub>     | Data hold time after the falling edge on DCLK             | 0                                           |         | ns     |
| t <sub>CD2UM</sub>  | CONF_DONE high to user mode                               | 175                                         | 437     | μs     |
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                          | 4 × maximum DCLK period                     | _       | _      |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on         | $t_{CD2CU}$ + ( $T_{init}$ × Clkusr period) |         | _      |
| T <sub>init</sub>   | Number of clock cycles required for device initialization | 8,576                                       |         | Cycles |



### **Related Information**

- PS Configuration Timing on page 1-81
- AS Configuration Timing

Provides the AS configuration timing waveform.

# **DCLK Frequency Specification in the AS Configuration Scheme**

### Table 1-69: DCLK Frequency Specification in the AS Configuration Scheme

This table lists the internal clock frequency specification for the AS configuration scheme. The DCLK frequency specification applies when you use the internal oscillator as the configuration clock source. The AS multi-device configuration scheme does not support DCLK frequency of 100 MHz.

| Parameter                                  | Minimum | Typical | Maximum | Unit |
|--------------------------------------------|---------|---------|---------|------|
|                                            | 5.3     | 7.9     | 12.5    | MHz  |
| DCLK frequency in AS configuration scheme  | 10.6    | 15.7    | 25.0    | MHz  |
| Bellk frequency in AS configuration scheme | 21.3    | 31.4    | 50.0    | MHz  |
|                                            | 42.6    | 62.9    | 100.0   | MHz  |

# **PS Configuration Timing**

## Table 1-70: PS Timing Parameters for Arria V Devices

| Symbol              | Parameter                    | Minimum | Maximum               | Unit |
|---------------------|------------------------------|---------|-----------------------|------|
| t <sub>CF2CD</sub>  | nCONFIG low to CONF_DONE low | _       | 600                   | ns   |
| t <sub>CF2ST0</sub> | nCONFIG low to nSTATUS low   |         | 600                   | ns   |
| t <sub>CFG</sub>    | nCONFIG low pulse width      | 2       | _                     | μs   |
| t <sub>STATUS</sub> | nSTATUS low pulse width      | 268     | 1506 <sup>(103)</sup> | μs   |
| t <sub>CF2ST1</sub> | nCONFIG high to nSTATUS high | _       | 1506(104)             | μs   |

 $<sup>^{(103)}\,</sup>$  You can obtain this value if you do not delay configuration by extending the <code>nCONFIG</code> or <code>nSTATUS</code> low pulse width.



<sup>&</sup>lt;sup>(104)</sup> You can obtain this value if you do not delay configuration by externally holding nSTATUS low.

### 1-82 PS Configuration Timing

| Symbol                              | Parameter                                                 | Minimum                                                     | Maximum | Unit   |
|-------------------------------------|-----------------------------------------------------------|-------------------------------------------------------------|---------|--------|
| $t_{CF2CK}^{(105)}$                 | nCONFIG high to first rising edge on DCLK                 | 1506                                                        | _       | μs     |
| t <sub>ST2CK</sub> <sup>(105)</sup> | nSTATUS high to first rising edge of DCLK                 | 2                                                           |         | μs     |
| t <sub>DSU</sub>                    | DATA[] setup time before rising edge on DCLK              | 5.5                                                         |         | ns     |
| t <sub>DH</sub>                     | DATA[] hold time after rising edge on DCLK                | 0                                                           | _       | ns     |
| t <sub>CH</sub>                     | DCLK high time                                            | $0.45 \times 1/f_{MAX}$                                     |         | S      |
| t <sub>CL</sub>                     | DCLK low time                                             | $0.45 \times 1/f_{MAX}$                                     |         | S      |
| t <sub>CLK</sub>                    | DCLK period                                               | 1/f <sub>MAX</sub>                                          | _       | S      |
| f <sub>MAX</sub>                    | DCLK frequency                                            | -                                                           | 125     | MHz    |
| t <sub>CD2UM</sub>                  | CONF_DONE high to user mode <sup>(106)</sup>              | 175                                                         | 437     | μs     |
| t <sub>CD2CU</sub>                  | CONF_DONE high to CLKUSR enabled                          | $4 \times \text{maximum DCLK period}$                       |         | _      |
| t <sub>CD2UMC</sub>                 | CONF_DONE high to user mode with CLKUSR option on         | t <sub>CD2CU</sub> + (T <sub>init</sub> × Clkusr<br>period) | _       |        |
| T <sub>init</sub>                   | Number of clock cycles required for device initialization | 8,576                                                       | —       | Cycles |

**Related Information** 

**PS Configuration Timing** 

Provides the PS configuration timing waveform.



 $<sup>^{(105)}</sup>$  If <code>nstatus</code> is monitored, follow the  $t_{ST2CK}$  specification. If <code>nstatus</code> is not monitored, follow the  $t_{CF2CK}$  specification.

<sup>&</sup>lt;sup>(106)</sup> The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device.

## **Transceiver Power Supply Requirements**

## Table 2-7: Transceiver Power Supply Voltage Requirements for Arria V GZ Devices

| Conditions                                                                                                                                | VCCR_GXB and VCCT_GXB <sup>(122)</sup> | VCCA_GXB | VCCH_GXB | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|----------|----------|------|
| If BOTH of the following conditions are true:                                                                                             | 1.05                                   |          |          |      |
| <ul> <li>Data rate &gt; 10.3 Gbps.</li> <li>DFE is used.</li> </ul>                                                                       |                                        |          |          |      |
| If ANY of the following conditions are true <sup>(123)</sup> :                                                                            | 1.0                                    | 3.0      |          |      |
| <ul> <li>ATX PLL is used.</li> <li>Data rate &gt; 6.5Gbps.</li> <li>DFE (data rate ≤ 10.3 Gbps), AEQ, or EyeQ feature is used.</li> </ul> |                                        |          | 1.5      | V    |
| If ALL of the following conditions are true:                                                                                              | 0.85                                   | 2.5      |          |      |
| <ul> <li>ATX PLL is not used.</li> <li>Data rate ≤ 6.5Gbps.</li> <li>DFE, AEQ, and EyeQ are not used.</li> </ul>                          |                                        |          |          |      |

## **DC Characteristics**

## **Supply Current**

Standby current is the current drawn from the respective power rails used for power budgeting.

Use the Excel-based Early Power Estimator (EPE) to get supply current estimates for your design because these currents vary greatly with the resources you use.



Send Feedback

<sup>&</sup>lt;sup>(122)</sup> If the VCCR\_GXB and VCCT\_GXB supplies are set to 1.0 V or 1.05 V, they cannot be shared with the VCC core supply. If the VCCR\_GXB and VCCT\_GXB are set to 0.85 V, they can be shared with the VCC core supply.

<sup>&</sup>lt;sup>(123)</sup> Choose this power supply voltage requirement option if you plan to upgrade your design later with any of the listed conditions.

| Symbol               | Description                                                            | Conditions                 | Resistance | Unit   |   |
|----------------------|------------------------------------------------------------------------|----------------------------|------------|--------|---|
| Symbol               | Description                                                            | Conditions                 | C3, I3L    | C4, I4 |   |
| 25-Ω R <sub>S</sub>  | Internal series termination without calibration (25- $\Omega$ setting) | $V_{CCIO}$ = 1.8 and 1.5 V | ±40        | ±40    | % |
| 25-Ω R <sub>S</sub>  | Internal series termination without calibration (25- $\Omega$ setting) | $V_{CCIO} = 1.2 V$         | ±50        | ±50    | % |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | $V_{CCIO}$ = 1.8 and 1.5 V | ±40        | ±40    | % |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | $V_{CCIO} = 1.2 V$         | ±50        | ±50    | % |
| 100-Ω R <sub>D</sub> | Internal differential termination (100- $\Omega$ setting)              | $V_{CCIO} = 2.5 V$         | ±25        | ±25    | % |

## Figure 2-1: OCT Variation Without Re-Calibration for Arria V GZ Devices

$$\mathbf{R}_{\text{OCT}} = \mathbf{R}_{\text{SCAL}} \left( 1 + \left( \frac{dR}{dT} \times \bigtriangleup T \right) \pm \left( \frac{dR}{dV} \times \bigtriangleup V \right) \right)$$

Notes:

1. The  $R_{oct}$  value shows the range of OCT resistance with the variation of temperature and  $V_{ccio}$ . 2.  $R_{scAL}$  is the OCT resistance value at power-up. 3.  $\Delta T$  is the variation of temperature with respect to the temperature at power-up. 4.  $\Delta V$  is the variation of voltage with respect to the  $V_{ccio}$  at power-up. 5. dR/dT is the percentage change of  $R_{scAL}$  with temperature. 6. dR/dV is the percentage change of  $R_{scAL}$  with voltage

6. dR/dV is the percentage change of  $R_{SCAL}$  with voltage.

## Table 2-12: OCT Variation after Power-Up Calibration for Arria V GZ Devices

Valid for a V<sub>CCIO</sub> range of  $\pm$ 5% and a temperature range of 0° to 85°C.





| Symbol/Description                           | Conditions                                              | Trans | ceiver Spee | d Grade 2 | Transc | ed Grade 3 | Unit |    |  |
|----------------------------------------------|---------------------------------------------------------|-------|-------------|-----------|--------|------------|------|----|--|
| Symbol/Description                           | Conditions                                              | Min   | Тур         | Мах       | Min    | Тур        | Мах  |    |  |
| V <sub>ICM</sub> (AC and DC coupled)         | $V_{CCR\_GXB} = 0.85 V$<br>full bandwidth               | _     | 600         | _         | _      | 600        | _    | mV |  |
|                                              | $V_{CCR_{GXB}} = 0.85 V$<br>half bandwidth              | _     | 600         |           |        | 600        | _    | mV |  |
|                                              | $V_{CCR_{GXB}} = 1.0 V$<br>full bandwidth               |       | 700         | _         |        | 700        | _    | mV |  |
|                                              | $V_{CCR_{GXB}} = 1.0 V$<br>half bandwidth               |       | 700         | _         |        | 700        | _    | mV |  |
| t <sub>LTR</sub> <sup>(149)</sup>            | —                                                       | _     | _           | 10        | _      | _          | 10   | μs |  |
| t <sub>LTD</sub> <sup>(150)</sup>            | _                                                       | 4     |             |           | 4      | _          |      | μs |  |
| t <sub>LTD_manual</sub> <sup>(151)</sup>     | —                                                       | 4     | _           |           | 4      | _          |      | μs |  |
| t <sub>LTR_LTD_manual</sub> <sup>(152)</sup> | _                                                       | 15    |             |           | 15     | _          |      | μs |  |
| Programmable equalization<br>(AC Gain)       | Full bandwidth (6.25 GHz)<br>Half bandwidth (3.125 GHz) |       |             | 16        |        | _          | 16   | dB |  |

2-26

Receiver



 $<sup>^{(149)}</sup>$  t<sub>LTR</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset.

 $<sup>^{(150)}</sup>$  t<sub>LTD</sub> is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high.

<sup>(151)</sup>  $t_{LTD\_manual}$  is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode.

 $t_{\text{LTR\_LTD\_manual}}$  is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode.

| Symbol/Description   | Conditions          | Trans | ceiver Spee | d Grade 2 | Transc | Unit |     |      |
|----------------------|---------------------|-------|-------------|-----------|--------|------|-----|------|
| Symbol/Description   | Conditions          | Min   | Тур         | Мах       | Min    | Тур  | Max | Onit |
|                      | DC gain setting = 0 |       | 0           | _         | —      | 0    | _   | dB   |
|                      | DC gain setting = 1 | —     | 2           | _         |        | 2    | _   | dB   |
| Programmable DC gain | DC gain setting = 2 |       | 4           | _         |        | 4    |     | dB   |
|                      | DC gain setting = 3 | —     | 6           | _         | _      | 6    | _   | dB   |
|                      | DC gain setting = 4 | _     | 8           | —         | _      | 8    | —   | dB   |

#### **Related Information**

#### Arria V Device Overview

For more information about device ordering codes.

## Transmitter

### Table 2-25: Transmitter Specifications for Arria V GZ Devices

Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the *Arria V Device Overview*.

| Symbol/Description       | Conditions           | Trans | ceiver Spee | d Grade 2 | Transc | Unit |         |      |
|--------------------------|----------------------|-------|-------------|-----------|--------|------|---------|------|
|                          | Conditions           | Min   | Тур         | Мах       | Min    | Тур  | Мах     | Onit |
| Supported I/O Standards  | 1.4-V and 1.5-V PCML |       |             |           |        |      |         |      |
| Data rate (Standard PCS) | —                    | 600   | _           | 9900      | 600    | _    | 8800    | Mbps |
| Data rate (10G PCS)      | _                    | 600   |             | 12500     | 600    | _    | 10312.5 | Mbps |



| Symbol/Description                          | Conditions | Trans | ceiver Spee | d Grade 2                      | Transc | Unit |                                |      |  |
|---------------------------------------------|------------|-------|-------------|--------------------------------|--------|------|--------------------------------|------|--|
| Symbol/Description                          | Conditions | Min   | Тур         | Мах                            | Min    | Тур  | Max                            |      |  |
| Supported data range                        | _          | 600   |             | 3250/<br>3125 <sup>(158)</sup> | 600    | _    | 3250/<br>3125 <sup>(158)</sup> | Mbps |  |
| t <sub>pll_powerdown</sub> <sup>(159)</sup> | _          | 1     |             |                                | 1      | _    |                                | μs   |  |
| t <sub>pll_lock</sub> <sup>(160)</sup>      |            |       |             | 10                             |        |      | 10                             | μs   |  |

### **Related Information**

### Arria V Device Overview

For more information about device ordering codes.

## **Clock Network Data Rate**

## Table 2-29: Clock Network Maximum Data Rate Transmitter Specifications

Valid data rates below the maximum specified in this table depend on the reference clock frequency and the PLL counter settings. Check the MegaWizard message during the PHY IP instantiation.

|                                  | ATX PLL                   |                       |           |                           | CMU PLL (161)         |           | fPLL                      |                       |                 |
|----------------------------------|---------------------------|-----------------------|-----------|---------------------------|-----------------------|-----------|---------------------------|-----------------------|-----------------|
| Clock Network                    | Non-bonded<br>Mode (Gbps) | Bonded<br>Mode (Gbps) |           | Non-bonded<br>Mode (Gbps) | Bonded<br>Mode (Gbps) |           | Non-bonded<br>Mode (Gbps) | Bonded<br>Mode (Gbps) | Channel<br>Span |
| x1 <sup>(162)</sup>              | 12.5                      | _                     | 6         | 12.5                      | _                     | 6         | 3.125                     | _                     | 3               |
| x6 <sup>(162)</sup>              | _                         | 12.5                  | 6         | _                         | 12.5                  | 6         | _                         | 3.125                 | 6               |
| x6 PLL Feedback <sup>(163)</sup> | _                         | 12.5                  | Side-wide | _                         | 12.5                  | Side-wide | _                         |                       | _               |

<sup>&</sup>lt;sup>(158)</sup> When you use fPLL as a TXPLL of the transceiver.



 $<sup>^{(159)}</sup>$  t<sub>pll\_powerdown</sub> is the PLL powerdown minimum pulse width.

<sup>(160)</sup>  $t_{pll \ lock}$  is the time required for the transmitter CMU/ATX PLL to lock to the input reference clock frequency after coming out of reset.

<sup>&</sup>lt;sup>(161)</sup> ATX PLL is recommended at 8 Gbps and above data rates for improved jitter performance.

<sup>&</sup>lt;sup>(162)</sup> Channel span is within a transceiver bank.

<sup>&</sup>lt;sup>(163)</sup> Side-wide channel bonding is allowed up to the maximum supported by the PHY IP.

| Symbol                                                    | Conditions                                                                |       | C3, I3L |       |       | C4, I4 |       | Unit |
|-----------------------------------------------------------|---------------------------------------------------------------------------|-------|---------|-------|-------|--------|-------|------|
| Symbol                                                    | Conditions                                                                | Min   | Тур     | Мах   | Min   | Тур    | Max   | Onic |
| True Differential I/O<br>Standards - f <sub>HSDRDPA</sub> | SERDES factor $J = 3$ to 10<br>(192), (193), (194), (195), (196), (197)   | 150   | _       | 1250  | 150   |        | 1050  | Mbps |
|                                                           | SERDES factor $J \ge 4$<br>LVDS RX with DPA<br>(193), (195), (196), (197) | 150   |         | 1600  | 150   |        | 1250  | Mbps |
| (data rate)                                               | SERDES factor J = 2,<br>uses DDR Registers                                | (198) | _       | (199) | (198) | _      | (199) | Mbps |
|                                                           | SERDES factor J = 1,<br>uses SDR Register                                 | (198) |         | (199) | (198) |        | (199) | Mbps |
|                                                           | SERDES factor $J = 3$ to 10                                               | (198) | —       | (200) | (198) | _      | (200) | Mbps |
| f <sub>HSDR</sub> (data rate)                             | SERDES factor J = 2,<br>uses DDR Registers                                | (198) | —       | (199) | (198) |        | (199) | Mbps |
|                                                           | SERDES factor J = 1,<br>uses SDR Register                                 | (198) | _       | (199) | (198) | _      | (199) | Mbps |

 $^{(192)}$  The  $F_{MAX}$  specification is based on the fast clock used for serial data. The interface  $F_{MAX}$  is also dependent on the parallel clock domain which is design dependent and requires timing analysis.

<sup>(193)</sup> Arria V GZ RX LVDS will need DPA. For Arria V GZ TX LVDS, the receiver side component must have DPA.

<sup>(194)</sup> Arria V GZ LVDS serialization and de-serialization factor needs to be x4 and above.

<sup>(195)</sup> Requires package skew compensation with PCB trace length.

<sup>(196)</sup> Do not mix single-ended I/O buffer within LVDS I/O bank.

<sup>(197)</sup> Chip-to-chip communication only with a maximum load of 5 pF.

<sup>(198)</sup> The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate.

<sup>(199)</sup> The maximum ideal data rate is the SERDES factor (J) x the PLL maximum output frequency (fOUT) provided you can close the design timing and the signal integrity simulation is clean.

<sup>(200)</sup> You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported.



## FPP Configuration Timing when DCLK to DATA[] = 1

## Figure 2-7: FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is 1

Timing waveform for FPP configuration when using a MAX<sup>®</sup> II or MAX V device as an external host.



Notes:

- 1. The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic-high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- 2. After power-up, the Arria V GZ device holds nSTATUS low for the time of the POR delay.
- 3. After power-up, before and during configuration, CONF\_DONE is low.
- 4. Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required.
- 5. For FPP ×16, use DATA[15..0]. For FPP ×8, use DATA[7..0]. DATA[31..0] are available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings.
- 6. To ensure a successful configuration, send the entire configuration data to the Arria V GZ device. CONF\_DONE is released high when the Arria V GZ device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- 7. After the option bit to enable the INIT\_DONE pin is configured into the device, the INIT\_DONE goes low.

Arria V GZ Device Datasheet





### Table 2-60: PS Timing Parameters for Arria V GZ Devices

| Symbol                              | Parameter                                         | Minimum                                               | Maximum     | Unit |
|-------------------------------------|---------------------------------------------------|-------------------------------------------------------|-------------|------|
| t <sub>CF2CD</sub>                  | nCONFIG low to CONF_DONE low                      | —                                                     | 600         | ns   |
| t <sub>CF2ST0</sub>                 | nCONFIG low to nSTATUS low                        | _                                                     | 600         | ns   |
| t <sub>CFG</sub>                    | nCONFIG low pulse width                           | 2                                                     |             | μs   |
| t <sub>STATUS</sub>                 | nSTATUS low pulse width                           | 268                                                   | 1,506 (217) | μs   |
| t <sub>CF2ST1</sub>                 | nCONFIG high to nSTATUS high                      | _                                                     | 1,506 (218) | μs   |
| t <sub>CF2CK</sub><br>(219)         | nCONFIG high to first rising edge on DCLK         | 1,506                                                 | _           | μs   |
| t <sub>ST2CK</sub> <sup>(219)</sup> | nSTATUS high to first rising edge of DCLK         | 2                                                     |             | μs   |
| t <sub>DSU</sub>                    | DATA[] setup time before rising edge on DCLK      | 5.5                                                   |             | ns   |
| t <sub>DH</sub>                     | DATA[] hold time after rising edge on DCLK        | 0                                                     | _           | ns   |
| t <sub>CH</sub>                     | DCLK high time                                    | $0.45 	imes 1/f_{MAX}$                                |             | S    |
| t <sub>CL</sub>                     | DCLK low time                                     | $0.45 	imes 1/f_{MAX}$                                | —           | S    |
| t <sub>CLK</sub>                    | DCLK period                                       | 1/f <sub>MAX</sub>                                    |             | S    |
| f <sub>MAX</sub>                    | DCLK frequency                                    | _                                                     | 125         | MHz  |
| t <sub>CD2UM</sub>                  | CONF_DONE high to user mode <sup>(220)</sup>      | 175                                                   | 437         | μs   |
| t <sub>CD2CU</sub>                  | CONF_DONE high to CLKUSR enabled                  | $4 \times \text{maximum DCLK}$ period                 | _           |      |
| t <sub>CD2UMC</sub>                 | CONF_DONE high to user mode with CLKUSR option on | $t_{CD2CU}$ + (8576 × CLKUSR period) <sup>(221)</sup> | _           | _    |

<sup>&</sup>lt;sup>(217)</sup> This value is applicable if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width.



<sup>&</sup>lt;sup>(218)</sup> This value is applicable if you do not delay configuration by externally holding the nSTATUS low.

<sup>&</sup>lt;sup>(219)</sup> If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification.

<sup>&</sup>lt;sup>(220)</sup> The minimum and maximum numbers apply only if you choose the internal oscillator as the clock source for initializing the device.

| Term                               | Definition                                                                                                                                                                                                                                                                 |  |
|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| t <sub>C</sub>                     | High-speed receiver and transmitter input and output clock period.                                                                                                                                                                                                         |  |
| TCCS (channel-to-<br>channel-skew) | The timing difference between the fastest and slowest output edges, including t <sub>CO</sub> variation and clock skew, across channels driven by the same PLL. The clock is included in the TCCS measurement (refer to the Timing Diagram figure under SW in this table). |  |
| t <sub>DUTY</sub>                  | High-speed I/O block—Duty cycle on the high-speed transmitter output clock.                                                                                                                                                                                                |  |
| t <sub>FALL</sub>                  | Signal high-to-low transition time (80-20%)                                                                                                                                                                                                                                |  |
| t <sub>INCCJ</sub>                 | Cycle-to-cycle jitter tolerance on the PLL clock input.                                                                                                                                                                                                                    |  |
| t <sub>OUTPJ_IO</sub>              | Period jitter on the general purpose I/O driven by a PLL.                                                                                                                                                                                                                  |  |
| t <sub>OUTPJ_DC</sub>              | Period jitter on the dedicated clock output driven by a PLL.                                                                                                                                                                                                               |  |
| t <sub>RISE</sub>                  | Signal low-to-high transition time (20-80%)                                                                                                                                                                                                                                |  |
| Timing Unit Interval<br>(TUI)      | The timing budget allowed for skew, propagation delays, and the data sampling window.<br>(TUI = $1/(\text{receiver input clock frequency multiplication factor}) = t_C/w)$                                                                                                 |  |
| V <sub>CM(DC)</sub>                | DC common mode input voltage.                                                                                                                                                                                                                                              |  |
| V <sub>ICM</sub>                   | Input common mode voltage—The common mode of the differential signal at the receiver.                                                                                                                                                                                      |  |
| V <sub>ID</sub>                    | Input differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver.                                                                                                               |  |
| V <sub>DIF(AC)</sub>               | AC differential input voltage—Minimum AC input differential voltage required for switching.                                                                                                                                                                                |  |
| V <sub>DIF(DC)</sub>               | DC differential input voltage— Minimum DC input differential voltage required for switching.                                                                                                                                                                               |  |
| V <sub>IH</sub>                    | Voltage input high—The minimum positive voltage applied to the input which is accepted by the device as a logic high.                                                                                                                                                      |  |
| V <sub>IH(AC)</sub>                | High-level AC input voltage                                                                                                                                                                                                                                                |  |
| V <sub>IH(DC)</sub>                | High-level DC input voltage                                                                                                                                                                                                                                                |  |
| V <sub>IL</sub>                    | Voltage input low—The maximum positive voltage applied to the input which is accepted by the device as a logic low.                                                                                                                                                        |  |
| V <sub>IL(AC)</sub>                | Low-level AC input voltage                                                                                                                                                                                                                                                 |  |
| V <sub>IL(DC)</sub>                | Low-level DC input voltage                                                                                                                                                                                                                                                 |  |

Altera Corporation

