# E·XFL

#### Intel - 5AGXFB5K4F40C5N Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 19811                                                      |
| Number of Logic Elements/Cells | 420000                                                     |
| Total RAM Bits                 | 23625728                                                   |
| Number of I/O                  | 704                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 1.07V ~ 1.13V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 1517-BBGA                                                  |
| Supplier Device Package        | 1517-FBGA (40x40)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5agxfb5k4f40c5n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# Contents

| ia V GX, GT, SX, and ST Device Datasheet                    |  |
|-------------------------------------------------------------|--|
| Electrical Characteristics                                  |  |
| Operating Conditions                                        |  |
| Switching Characteristics                                   |  |
| Transceiver Performance Specifications                      |  |
| Core Performance Specifications                             |  |
| Periphery Performance                                       |  |
| HPS Specifications                                          |  |
| Configuration Specifications                                |  |
| POR Specifications                                          |  |
| FPGA JTAG Configuration Timing                              |  |
| FPP Configuration Timing                                    |  |
| AS Configuration Timing                                     |  |
| DCLK Frequency Specification in the AS Configuration Scheme |  |
| PS Configuration Timing                                     |  |
| Initialization                                              |  |
| Configuration Files                                         |  |
| Minimum Configuration Time Estimation                       |  |
| Remote System Upgrades                                      |  |
| User Watchdog Internal Oscillator Frequency Specifications  |  |
| I/O Timing                                                  |  |
| Programmable IOE Delay                                      |  |
| Programmable Output Buffer Delay                            |  |
| Glossary                                                    |  |
| Document Revision History                                   |  |

| Arria V GZ Device Datasheet |  |
|-----------------------------|--|
| Electrical Characteristics  |  |

# Arria V GX, GT, SX, and ST Device Datasheet



This datasheet describes the electrical characteristics, switching characteristics, configuration specifications, and I/O timing for Arria® V devices.

Arria V devices are offered in commercial and industrial grades. Commercial devices are offered in -C4 (fastest), -C5, and -C6 speed grades. Industrial grade devices are offered in the -I3 and -I5 speed grades.

#### **Related Information**

#### Arria V Device Overview

Provides more information about the densities and packages of devices in the Arria V family.

# **Electrical Characteristics**

The following sections describe the operating conditions and power consumption of Arria V devices.

## **Operating Conditions**

Arria V devices are rated according to a set of defined parameters. To maintain the highest possible performance and reliability of the Arria V devices, you must consider the operating requirements described in this section.

#### **Absolute Maximum Ratings**

This section defines the maximum operating conditions for Arria V devices. The values are based on experiments conducted with the devices and theoretical modeling of breakdown and damage mechanisms.

The functional operation of the device is not implied for these conditions.

<sup>©</sup> 2017 Intel Corporation. All rights reserved. Intel, the Intel logo, Altera, Arria, Cyclone, Enpirion, MAX, NIOS, Quartus and Stratix words and logos are trademarks of Intel Corporation in the US and/or other countries. Other marks and brands may be claimed as the property of others. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.





#### I/O Pin Leakage Current

#### Table 1-6: I/O Pin Leakage Current for Arria V Devices

| Symbol          | Description        | Condition                      | Min | Тур | Max | Unit |
|-----------------|--------------------|--------------------------------|-----|-----|-----|------|
| II              | Input pin          | $V_{I} = 0 V$ to $V_{CCIOMAX}$ | -30 | —   | 30  | μΑ   |
| I <sub>OZ</sub> | Tri-stated I/O pin | $V_{O} = 0 V$ to $V_{CCIOMAX}$ | -30 |     | 30  | μΑ   |

#### **Bus Hold Specifications**

#### Table 1-7: Bus Hold Parameters for Arria V Devices

The bus-hold trip points are based on calculated input voltages from the JEDEC standard.

|                                             |                   |                                                             | V <sub>CCIO</sub> (V) |      |     |      |     |      |     |      |     |      |     |      |      |
|---------------------------------------------|-------------------|-------------------------------------------------------------|-----------------------|------|-----|------|-----|------|-----|------|-----|------|-----|------|------|
| Parameter                                   | Symbol            | Condition                                                   | 1                     | .2   | 1   | .5   | 1   | .8   | 2   | .5   | 3   | .0   | 3.  | .3   | Unit |
|                                             |                   |                                                             | Min                   | Max  | Min | Max  | Min | Max  | Min | Max  | Min | Max  | Min | Max  |      |
| Bus-hold,<br>low,<br>sustaining<br>current  | I <sub>SUSL</sub> | V <sub>IN</sub> > V <sub>IL</sub><br>(max)                  | 8                     |      | 12  |      | 30  |      | 50  |      | 70  |      | 70  | _    | μΑ   |
| Bus-hold,<br>high,<br>sustaining<br>current | I <sub>SUSH</sub> | V <sub>IN</sub> < V <sub>IH</sub><br>(min)                  | -8                    |      | -12 |      | -30 |      | -50 |      | -70 |      | -70 | _    | μΑ   |
| Bus-hold,<br>low,<br>overdrive<br>current   | I <sub>ODL</sub>  | $\begin{array}{c} 0 \ V < V_{IN} \\ < V_{CCIO} \end{array}$ | _                     | 125  |     | 175  | _   | 200  |     | 300  | _   | 500  |     | 500  | μΑ   |
| Bus-hold,<br>high,<br>overdrive<br>current  | I <sub>ODH</sub>  | 0 V <v<sub>IN<br/><v<sub>CCIO</v<sub></v<sub>               | _                     | -125 |     | -175 |     | -200 | _   | -300 |     | -500 |     | -500 | μΑ   |

Arria V GX, GT, SX, and ST Device Datasheet



AV-51002 2017.02.10

| Symbol/Description                            | Condition                                                        | Transceiver Speed Grade 4 |                                |                                                                | Transceiver Speed Grade 6 |                           |                     | Unit |
|-----------------------------------------------|------------------------------------------------------------------|---------------------------|--------------------------------|----------------------------------------------------------------|---------------------------|---------------------------|---------------------|------|
| Symbol/Description                            | Condition                                                        | Min                       | Тур                            | Max                                                            | Min                       | Тур                       | Max                 | Onit |
| Run length                                    | —                                                                | —                         | _                              | 200                                                            |                           | _                         | 200                 | UI   |
| Programmable equaliza-<br>tion AC and DC gain | AC gain setting = 0 to<br>$3^{(38)}$<br>DC gain setting = 0 to 1 | Gain and<br>Response      | l DC Gain for<br>at Data Rates | se at Data Rat<br>Arria V GX,<br>s ≤ 3.25 Gbps<br>V GX, GT, S2 | GT, SX, and across Supp   | ST Devices a orted AC Gai | nd CTLE<br>n and DC | dB   |

#### Table 1-23: Transmitter Specifications for Arria V GX and SX Devices

| Symbol/Description                                                 | Condition                                                | Transc | eiver Speed C | Grade 4  | Transceiver Speed Grade 6 |     |      | Unit |
|--------------------------------------------------------------------|----------------------------------------------------------|--------|---------------|----------|---------------------------|-----|------|------|
| Symbol/Description                                                 | condition                                                | Min    | Тур           | Max      | Min                       | Тур | Max  | Ont  |
| Supported I/O standards                                            |                                                          |        |               | 1.5 V PC | ML                        |     |      |      |
| Data rate                                                          | _                                                        | 611    | _             | 6553.6   | 611                       |     | 3125 | Mbps |
| V <sub>OCM</sub> (AC coupled)                                      |                                                          |        | 650           | _        |                           | 650 |      | mV   |
| V <sub>OCM</sub> (DC coupled)                                      | $\leq$ 3.2Gbps <sup>(32)</sup>                           | 670    | 700           | 730      | 670                       | 700 | 730  | mV   |
|                                                                    | 85- $\Omega$ setting                                     | —      | 85            | _        |                           | 85  |      | Ω    |
| Differential on-chip                                               | 100- $\Omega$ setting                                    | —      | 100           | _        |                           | 100 |      | Ω    |
| termination resistors                                              | 120- $\Omega$ setting                                    | _      | 120           | _        |                           | 120 |      | Ω    |
|                                                                    | 150-Ω setting                                            | —      | 150           | _        |                           | 150 |      | Ω    |
| Intra-differential pair skew                                       | TX $V_{CM}$ = 0.65 V (AC coupled) and slew rate of 15 ps |        | _             | 15       |                           |     | 15   | ps   |
| Intra-transceiver block<br>transmitter channel-to-<br>channel skew | ×6 PMA bonded mode                                       |        |               | 180      |                           |     | 180  | ps   |

<sup>(37)</sup> The rate match FIFO supports only up to ±300 parts per million (ppm).
 <sup>(38)</sup> The Quartus Prime software allows AC gain setting = 3 for design with data rate between 611 Mbps and 1.25 Gbps only.



#### Typical TX V<sub>OD</sub> Setting for Arria V Transceiver Channels with termination of 100 $\Omega$

| Table 1-32: Typical TX Vor | Setting for Arria V Transceive | r Channels with termination of 100 $\Omega$ |
|----------------------------|--------------------------------|---------------------------------------------|
|                            | , setting to suma t manseerre  |                                             |

| Symbol                                               | V <sub>OD</sub> Setting <sup>(58)</sup> | V <sub>OD</sub> Value (mV) | V <sub>OD</sub> Setting <sup>(58)</sup> | V <sub>OD</sub> Value (mV) |
|------------------------------------------------------|-----------------------------------------|----------------------------|-----------------------------------------|----------------------------|
|                                                      | 6 <sup>(59)</sup>                       | 120                        | 34                                      | 680                        |
|                                                      | 7 <sup>(59)</sup>                       | 140                        | 35                                      | 700                        |
|                                                      | 8(59)                                   | 160                        | 36                                      | 720                        |
|                                                      | 9                                       | 180                        | 37                                      | 740                        |
|                                                      | 10                                      | 200                        | 38                                      | 760                        |
|                                                      | 11                                      | 220                        | 39                                      | 780                        |
|                                                      | 12                                      | 240                        | 40                                      | 800                        |
|                                                      | 13                                      | 260                        | 41                                      | 820                        |
|                                                      | 14                                      | 280                        | 42                                      | 840                        |
| V <sub>OD</sub> differential peak-to-peak<br>typical | 15                                      | 300                        | 43                                      | 860                        |
| -) <b>F</b>                                          | 16                                      | 320                        | 44                                      | 880                        |
|                                                      | 17                                      | 340                        | 45                                      | 900                        |
|                                                      | 18                                      | 360                        | 46                                      | 920                        |
|                                                      | 19                                      | 380                        | 47                                      | 940                        |
|                                                      | 20                                      | 400                        | 48                                      | 960                        |
|                                                      | 21                                      | 420                        | 49                                      | 980                        |
|                                                      | 22                                      | 440                        | 50                                      | 1000                       |
|                                                      | 23                                      | 460                        | 51                                      | 1020                       |
|                                                      | 24                                      | 480                        | 52                                      | 1040                       |

<sup>(58)</sup> Convert these values to their binary equivalent form if you are using the dynamic reconfiguration mode for PMA analog controls.

<sup>(59)</sup> Only valid for data rates  $\leq$  5 Gbps.



For example, when  $V_{OD}$  = 800 mV, the corresponding  $V_{OD}$  value setting is 40. The following conditions show that the 1st post tap pre-emphasis setting = 2 is valid:

- $|B| + |C| \le 60 \Rightarrow 40 + 2 = 42$ ٠
- $|B| |C| > 5 \rightarrow 40 2 = 38$
- $(V_{MAX}/V_{MIN} 1)\% < 600\% \Rightarrow (42/38 1)\% = 10.52\%$

To predict the pre-emphasis level for your specific data rate and pattern, run simulations using the Arria V HSSI HSPICE models.

#### Table 1-33: Transmitter Pre-Emphasis Levels for Arria V Devices

| Quartus Prime 1st                 |             |             | Quar        | tus Prime V <sub>OD</sub> Se | etting      |             |              |      |
|-----------------------------------|-------------|-------------|-------------|------------------------------|-------------|-------------|--------------|------|
| Post Tap Pre-<br>Emphasis Setting | 10 (200 mV) | 20 (400 mV) | 30 (600 mV) | 35 (700 mV)                  | 40 (800 mV) | 45 (900 mV) | 50 (1000 mV) | Unit |
| 0                                 | 0           | 0           | 0           | 0                            | 0           | 0           | 0            | dB   |
| 1                                 | 1.97        | 0.88        | 0.43        | 0.32                         | 0.24        | 0.19        | 0.13         | dB   |
| 2                                 | 3.58        | 1.67        | 0.95        | 0.76                         | 0.61        | 0.5         | 0.41         | dB   |
| 3                                 | 5.35        | 2.48        | 1.49        | 1.2                          | 1           | 0.83        | 0.69         | dB   |
| 4                                 | 7.27        | 3.31        | 2           | 1.63                         | 1.36        | 1.14        | 0.96         | dB   |
| 5                                 | _           | 4.19        | 2.55        | 2.1                          | 1.76        | 1.49        | 1.26         | dB   |
| 6                                 | _           | 5.08        | 3.11        | 2.56                         | 2.17        | 1.83        | 1.56         | dB   |
| 7                                 | _           | 5.99        | 3.71        | 3.06                         | 2.58        | 2.18        | 1.87         | dB   |
| 8                                 | _           | 6.92        | 4.22        | 3.47                         | 2.93        | 2.48        | 2.11         | dB   |
| 9                                 | _           | 7.92        | 4.86        | 4                            | 3.38        | 2.87        | 2.46         | dB   |
| 10                                | _           | 9.04        | 5.46        | 4.51                         | 3.79        | 3.23        | 2.77         | dB   |
| 11                                | _           | 10.2        | 6.09        | 5.01                         | 4.23        | 3.61        | —            | dB   |
| 12                                | _           | 11.56       | 6.74        | 5.51                         | 4.68        | 3.97        | —            | dB   |
| 13                                | _           | 12.9        | 7.44        | 6.1                          | 5.12        | 4.36        | —            | dB   |
| 14                                | _           | 14.44       | 8.12        | 6.64                         | 5.57        | 4.76        | _            | dB   |
| 15                                | _           | _           | 8.87        | 7.21                         | 6.06        | 5.14        | —            | dB   |

Arria V GX, GT, SX, and ST Device Datasheet



#### **Memory Output Clock Jitter Specifications**

#### Table 1-45: Memory Output Clock Jitter Specifications for Arria V Devices

The memory output clock jitter measurements are for 200 consecutive clock cycles, as specified in the JEDEC DDR2/DDR3 SDRAM standard. The memory output clock jitter is applicable when an input jitter of 30 ps (p-p) is applied with bit error rate (BER)  $10^{-12}$ , equivalent to 14 sigma. Altera recommends using the UniPHY intellectual property (IP) with PHYCLK connections for better jitter performance.

| Parameter                    | Clock Network | Symbol                | -I3, | -C4 | –15, | -C5 | -(  | 6   | Unit |
|------------------------------|---------------|-----------------------|------|-----|------|-----|-----|-----|------|
|                              |               | Symbol                | Min  | Max | Min  | Max | Min | Max | onic |
| Clock period jitter          | PHYCLK        | t <sub>JIT(per)</sub> | -41  | 41  | -50  | 50  | -55 | 55  | ps   |
| Cycle-to-cycle period jitter | PHYCLK        | t <sub>JIT(cc)</sub>  | 6    | 3   | 9    | 0   | 9   | 4   | ps   |

#### **OCT Calibration Block Specifications**

#### Table 1-46: OCT Calibration Block Specifications for Arria V Devices

| Symbol                | Description                                                                                                                                           | Min | Тур  | Max | Unit   |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|--------|
| OCTUSRCLK             | Clock required by OCT calibration blocks                                                                                                              |     |      | 20  | MHz    |
| T <sub>OCTCAL</sub>   | Number of octus<br>RCLK clock cycles required for $R_S$ OCT/ $R_T$ OCT calibration                                                                    |     | 1000 |     | Cycles |
| T <sub>OCTSHIFT</sub> | Number of octusrclk clock cycles required for oct code to shift out                                                                                   |     | 32   |     | Cycles |
| T <sub>RS_RT</sub>    | Time required between the dyn_term_ctrl and oe signal transitions in a bidirectional I/O buffer to dynamically switch between $R_S$ OCT and $R_T$ OCT | _   | 2.5  | _   | ns     |



#### 1-62 SPI Timing Characteristics

| Symbol                 | Description                                          | Min | Мах | Unit |
|------------------------|------------------------------------------------------|-----|-----|------|
| T <sub>h</sub>         | SPI MISO hold time                                   | 1   | _   | ns   |
| T <sub>dutycycle</sub> | SPI_CLK duty cycle                                   | 45  | 55  | %    |
| T <sub>dssfrst</sub>   | Output delay SPI_SS valid before first clock edge    | 8   |     | ns   |
| T <sub>dsslst</sub>    | slst Output delay SPI_SS valid after last clock edge |     |     | ns   |
| T <sub>dio</sub>       | Master-out slave-in (MOSI) output delay              | -1  | 1   | ns   |

**Altera Corporation** 

Arria V GX, GT, SX, and ST Device Datasheet



<sup>(86)</sup> This value is based on rx\_sample\_dly = 1 and spi\_m\_clk = 120 MHz. spi\_m\_clk is the internal clock that is used by SPI Master to derive it's SCLK\_OUT. These timings are based on rx\_sample\_dly of 1. This delay can be adjusted as needed to accommodate slower response times from the slave. Note that a delay of 0 is not allowed. The setup time can be used as a reference starting point. It is very crucial to do a calibration to get the correct rx\_sample\_dly value because each SPI slave device may have different output delay and each application board may have different path delay. For more information about rx\_sample\_delay, refer to the SPI Controller chapter in the Hard Processor System Technical Reference Manual.

#### Figure 1-12: USB Timing Diagram



#### Ethernet Media Access Controller (EMAC) Timing Characteristics

#### Table 1-56: Reduced Gigabit Media Independent Interface (RGMII) TX Timing Requirements for Arria V Devices

| Symbol                        | Description                            | Min   | Тур | Max  | Unit |
|-------------------------------|----------------------------------------|-------|-----|------|------|
| T <sub>clk</sub> (1000Base-T) | TX_CLK clock period                    | _     | 8   | _    | ns   |
| T <sub>clk</sub> (100Base-T)  | TX_CLK clock period                    | —     | 40  |      | ns   |
| T <sub>clk</sub> (10Base-T)   | TX_CLK clock period                    | _     | 400 |      | ns   |
| T <sub>dutycycle</sub>        | TX_CLK duty cycle                      | 45    |     | 55   | %    |
| T <sub>d</sub>                | TX_CLK to TXD/TX_CTL output data delay | -0.85 |     | 0.15 | ns   |

#### Figure 1-13: RGMII TX Timing Diagram





#### 1-76 FPGA JTAG Configuration Timing

| POR Delay Minimum |     | Maximum | Unit |  |  |
|-------------------|-----|---------|------|--|--|
| Standard          | 100 | 300     | ms   |  |  |

#### **Related Information**

#### **MSEL Pin Settings**

Provides more information about POR delay based on MSEL pin settings for each configuration scheme.

# **FPGA JTAG Configuration Timing**

#### Table 1-64: FPGA JTAG Timing Parameters and Values for Arria V Devices

| Symbol                  | Description                              | Min                            | Мах                | Unit |
|-------------------------|------------------------------------------|--------------------------------|--------------------|------|
| t <sub>JCP</sub>        | TCK clock period                         | <b>30, 167</b> <sup>(92)</sup> | _                  | ns   |
| t <sub>JCH</sub>        | TCK clock high time                      | 14                             |                    | ns   |
| t <sub>JCL</sub>        | TCK clock low time                       | 14                             |                    | ns   |
| t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time                 | 2                              |                    | ns   |
| t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time                 | 3                              |                    | ns   |
| t <sub>JPH</sub>        | JTAG port hold time                      | 5                              |                    | ns   |
| t <sub>JPCO</sub>       | JTAG port clock to output                |                                | 12 <sup>(93)</sup> | ns   |
| t <sub>JPZX</sub>       | JTAG port high impedance to valid output |                                | 14 <sup>(93)</sup> | ns   |
| t <sub>JPXZ</sub>       | JTAG port valid output to high impedance | _                              | 14 <sup>(93)</sup> | ns   |



<sup>&</sup>lt;sup>(92)</sup> The minimum TCK clock period is 167 ns if  $V_{CCBAT}$  is within the range 1.2 V – 1.5 V when you perform the volatile key programming.

<sup>&</sup>lt;sup>(93)</sup> A 1-ns adder is required for each VCCIO voltage step down from 3.0 V. For example, tJPCO= 13 ns if VCCIO of the TDO I/O bank = 2.5 V, or 14 ns if it equals 1.8 V.

# **Remote System Upgrades**

#### Table 1-74: Remote System Upgrade Circuitry Timing Specifications for Arria V Devices

| Parameter                                 | Minimum | Unit |
|-------------------------------------------|---------|------|
| t <sub>RU_nCONFIG</sub> <sup>(110)</sup>  | 250     | ns   |
| t <sub>RU_nRSTIMER</sub> <sup>(111)</sup> | 250     | ns   |

#### **Related Information**

- **Remote System Upgrade State Machine** Provides more information about configuration reset (RU\_CONFIG) signal.
- User Watchdog Timer Provides more information about reset\_timer (RU\_nRSTIMER) signal.

# User Watchdog Internal Oscillator Frequency Specifications

#### Table 1-75: User Watchdog Internal Oscillator Frequency Specifications for Arria V Devices

| Parameter                                   | Minimum | Typical | Maximum | Unit |
|---------------------------------------------|---------|---------|---------|------|
| User watchdog internal oscillator frequency | 5.3     | 7.9     | 12.5    | MHz  |

# I/O Timing

Altera offers two ways to determine I/O timing—the Excel-based I/O timing and the Quartus Prime Timing Analyzer.

Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis.





<sup>&</sup>lt;sup>(110)</sup> This is equivalent to strobing the reconfiguration input of the ALTREMOTE\_UPDATE IP core high for the minimum timing specification.

<sup>&</sup>lt;sup>(111)</sup> This is equivalent to strobing the reset timer input of the ALTREMOTE\_UPDATE IP core high for the minimum timing specification.

| Symbol                            | Description                                                              | Condition | Minimum <sup>(114)</sup> | Typical | Maximum <sup>(114)</sup> | Unit |
|-----------------------------------|--------------------------------------------------------------------------|-----------|--------------------------|---------|--------------------------|------|
| V <sub>CCPT</sub>                 | Power supply for programmable power technology                           | _         | 1.45                     | 1.50    | 1.55                     | V    |
| V <sub>CC_AUX</sub>               | Auxiliary supply for the programmable power technology                   | _         | 2.375                    | 2.5     | 2.625                    | V    |
| V <sub>CCPD</sub> <sup>(116</sup> | I/O pre-driver (3.0 V) power supply                                      |           | 2.85                     | 3.0     | 3.15                     | V    |
| )                                 | I/O pre-driver (2.5 V) power supply                                      |           | 2.375                    | 2.5     | 2.625                    | V    |
|                                   | I/O buffers (3.0 V) power supply                                         | _         | 2.85                     | 3.0     | 3.15                     | V    |
|                                   | I/O buffers (2.5 V) power supply                                         |           | 2.375                    | 2.5     | 2.625                    | V    |
|                                   | I/O buffers (1.8 V) power supply                                         |           | 1.71                     | 1.8     | 1.89                     | V    |
| V <sub>CCIO</sub>                 | I/O buffers (1.5 V) power supply                                         | _         | 1.425                    | 1.5     | 1.575                    | V    |
|                                   | I/O buffers (1.35 V) power supply                                        | _         | 1.283                    | 1.35    | 1.45                     | V    |
|                                   | I/O buffers (1.25 V) power supply                                        | _         | 1.19                     | 1.25    | 1.31                     | V    |
|                                   | I/O buffers (1.2 V) power supply                                         | _         | 1.14                     | 1.2     | 1.26                     | V    |
|                                   | Configuration pins (3.0 V) power supply                                  | _         | 2.85                     | 3.0     | 3.15                     | V    |
| V <sub>CCPGM</sub>                | Configuration pins (2.5 V) power supply                                  | _         | 2.375                    | 2.5     | 2.625                    | V    |
|                                   | Configuration pins (1.8 V) power supply                                  | _         | 1.71                     | 1.8     | 1.89                     | V    |
| V <sub>CCA</sub> _                | PLL analog voltage regulator power supply                                | _         | 2.375                    | 2.5     | 2.625                    | V    |
| V <sub>CCD</sub><br>FPLL          | PLL digital voltage regulator power supply                               | _         | 1.45                     | 1.5     | 1.55                     | V    |
| V <sub>CCBAT</sub> (117           | Battery back-up power supply (For design security volatile key register) | _         | 1.2                      | —       | 3.0                      | V    |

<sup>(114)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements.
Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.



<sup>&</sup>lt;sup>(116)</sup>  $V_{CCPD}$  must be 2.5 V when  $V_{CCIO}$  is 2.5, 1.8, 1.5, 1.35, 1.25 or 1.2 V.  $V_{CCPD}$  must be 3.0 V when  $V_{CCIO}$  is 3.0 V.

<sup>(117)</sup> If you do not use the design security feature in Arria V GZ devices, connect V<sub>CCBAT</sub> to a 1.2- to 3.0-V power supply. Arria V GZ power-on-reset (POR) circuitry monitors V<sub>CCBAT</sub>. Arria V GZ devices do not exit POR if V<sub>CCBAT</sub> is not powered up.

| 2-28 | Transmitter |
|------|-------------|
|------|-------------|

| Symbol/Description                                          | Conditions                                        | Transceiver Speed Grade 2 |              |     | Transc | - Unit       |     |      |
|-------------------------------------------------------------|---------------------------------------------------|---------------------------|--------------|-----|--------|--------------|-----|------|
| Symbol/Description                                          | Conditions                                        | Min                       | Тур          | Мах | Min    | Тур          | Max | Onic |
|                                                             | 85- $\Omega$ setting                              | _                         | 85 ± 20%     | _   |        | 85<br>± 20%  | _   | Ω    |
| Differential on-chip termination                            | 100-Ω setting                                     | —                         | 100<br>± 20% | _   |        | 100<br>± 20% |     | Ω    |
| resistors                                                   | 120-Ω setting                                     | _                         | 120<br>± 20% | _   |        | 120<br>± 20% |     | Ω    |
|                                                             | 150-Ω setting                                     | _                         | 150<br>± 20% | _   |        | 150<br>± 20% |     | Ω    |
| V <sub>OCM</sub> (AC coupled)                               | 0.65-V setting                                    | _                         | 650          |     |        | 650          |     | mV   |
| V <sub>OCM</sub> (DC coupled)                               | _                                                 |                           | 650          |     |        | 650          |     | mV   |
| Intra-differential pair skew                                | Tx V <sub>CM</sub> = 0.5 V and slew rate of 15 ps | _                         | _            | 15  | _      | _            | 15  | ps   |
| Intra-transceiver block transmitter channel-to-channel skew | x6 PMA bonded mode                                | —                         |              | 120 |        | _            | 120 | ps   |
| Inter-transceiver block transmitter channel-to-channel skew | xN PMA bonded mode                                | —                         | —            | 500 | _      | _            | 500 | ps   |

#### **Related Information**

#### Arria V Device Overview

For more information about device ordering codes.



#### Table 2-26: CMU PLL Specifications for Arria V GZ Devices

Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the Arria V Device Overview.

| Symbol/Description                          | Conditions | Transceiver Speed Grade 2 |     |       | Transceiver Speed Grade 3 |     |         | Unit |
|---------------------------------------------|------------|---------------------------|-----|-------|---------------------------|-----|---------|------|
| Symbol/Description                          | Conditions | Min                       | Тур | Max   | Min                       | Тур | Мах     | Onic |
| Supported data range                        | _          | 600                       | _   | 12500 | 600                       | _   | 10312.5 | Mbps |
| t <sub>pll_powerdown</sub> <sup>(153)</sup> | _          | 1                         | _   |       | 1                         | _   |         | μs   |
| t <sub>pll_lock</sub> <sup>(154)</sup>      | _          |                           | —   | 10    | _                         |     | 10      | μs   |

#### **Related Information**

#### Arria V Device Overview

For more information about device ordering codes.

#### ATX PLL

#### Table 2-27: ATX PLL Specifications for Arria V GZ Devices

Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the Arria V Device Overview.

Arria V GZ Device Datasheet



 $t_{pll\_powerdown}$  is the PLL powerdown minimum pulse width. (153)

<sup>(154)</sup>  $t_{\text{pll} \text{ lock}}$  is the time required for the transmitter CMU/ATX PLL to lock to the input reference clock frequency after coming out of reset.

| Symbol                                                       | V <sub>OD</sub> Setting | V <sub>OD</sub> Value (mV) | V <sub>OD</sub> Setting | V <sub>OD</sub> Value (mV) |
|--------------------------------------------------------------|-------------------------|----------------------------|-------------------------|----------------------------|
|                                                              | 15                      | 300                        | 47                      | 940                        |
|                                                              | 16                      | 320                        | 48                      | 960                        |
|                                                              | 17                      | 340                        | 49                      | 980                        |
|                                                              | 18                      | 360                        | 50                      | 1000                       |
|                                                              | 19                      | 380                        | 51                      | 1020                       |
|                                                              | 20                      | 400                        | 52                      | 1040                       |
|                                                              | 21                      | 420                        | 53                      | 1060                       |
|                                                              | 22                      | 440                        | 54                      | 1080                       |
| $\mathrm{V}_{\mathrm{OD}}$ differential peak to peak typical | 23                      | 460                        | 55                      | 1100                       |
|                                                              | 24                      | 480                        | 56                      | 1120                       |
|                                                              | 25                      | 500                        | 57                      | 1140                       |
|                                                              | 26                      | 520                        | 58                      | 1160                       |
|                                                              | 27                      | 540                        | 59                      | 1180                       |
|                                                              | 28                      | 560                        | 60                      | 1200                       |
|                                                              | 29                      | 580                        | 61                      | 1220                       |
|                                                              | 30                      | 600                        | 62                      | 1240                       |
|                                                              | 31                      | 620                        | 63                      | 1260                       |



| Memory        | Mode                                                                                             | Resources Used |        | Performance |     |     |     | - Unit |
|---------------|--------------------------------------------------------------------------------------------------|----------------|--------|-------------|-----|-----|-----|--------|
| Memory        | imoue                                                                                            | ALUTs          | Memory | C3          | C4  | I3L | 14  |        |
|               | Single-port, all supported widths                                                                | 0              | 1      | 650         | 550 | 500 | 450 | MHz    |
|               | Simple dual-port, all supported widths                                                           | 0              | 1      | 650         | 550 | 500 | 450 | MHz    |
|               | Simple dual-port with the read-during-write option set to <b>Old Data</b> , all supported widths | 0              | 1      | 455         | 400 | 455 | 400 | MHz    |
| M20K<br>Block | Simple dual-port with ECC enabled, $512 \times 32$                                               | 0              | 1      | 400         | 350 | 400 | 350 | MHz    |
| ыоск          | Simple dual-port with ECC and optional pipeline registers enabled, 512 × 32                      | 0              | 1      | 500         | 450 | 500 | 450 | MHz    |
|               | True dual port, all supported widths                                                             | 0              | 1      | 650         | 550 | 500 | 450 | MHz    |
|               | ROM, all supported widths                                                                        | 0              | 1      | 650         | 550 | 500 | 450 | MHz    |

### **Temperature Sensing Diode Specifications**

#### Table 2-37: Internal Temperature Sensing Diode Specification

| Temperature Range | Accuracy | Offset Calibrated<br>Option | Sampling Rate  | Conversion Time | Resolution | Minimum Resolution<br>with no Missing<br>Codes |
|-------------------|----------|-----------------------------|----------------|-----------------|------------|------------------------------------------------|
| -40°C to 100°C    | ±8°C     | No                          | 1 MHz, 500 kHz | < 100 ms        | 8 bits     | 8 bits                                         |

#### Table 2-38: External Temperature Sensing Diode Specifications for Arria V GZ Devices

| Description                              | Min | Тур | Max | Unit |
|------------------------------------------|-----|-----|-----|------|
| I <sub>bias</sub> , diode source current | 8   | —   | 200 | μΑ   |
| V <sub>bias,</sub> voltage across diode  | 0.3 | _   | 0.9 | V    |
| Series resistance                        |     |     | < 1 | Ω    |



AV-51002 2017.02.10

| Symbol                                                                    | Conditions                                                                                      | C3, I3L |     | C4, I4 |     | - Unit |      |    |
|---------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|---------|-----|--------|-----|--------|------|----|
| Symbol                                                                    | Conditions                                                                                      | Min     | Тур | Мах    | Min | Тур    | Мах  |    |
| t <sub>x Jitter</sub> - True Differential I/O                             | Total Jitter for Data Rate<br>600 Mbps - 1.25 Gbps                                              | _       | _   | 160    | _   |        | 160  | ps |
| Standards                                                                 | Total Jitter for Data Rate<br>< 600 Mbps                                                        | _       | _   | 0.1    | _   |        | 0.1  | UI |
| t <sub>x Jitter</sub> - Emulated Differential<br>I/O Standards with Three | Total Jitter for Data Rate<br>600 Mbps - 1.25 Gbps                                              | —       | _   | 300    | _   |        | 325  | ps |
| External Output Resistor<br>Network                                       | Total Jitter for Data Rate<br>< 600 Mbps                                                        | _       | _   | 0.2    | _   |        | 0.25 | UI |
| t <sub>DUTY</sub>                                                         | Transmitter output clock duty<br>cycle for both True and Emulated<br>Differential I/O Standards | 45      | 50  | 55     | 45  | 50     | 55   | %  |
|                                                                           | True Differential I/O Standards                                                                 |         | _   | 200    |     |        | 200  | ps |
| t <sub>RISE</sub> & t <sub>FALL</sub>                                     | Emulated Differential I/O<br>Standards with three external<br>output resistor networks          | _       | _   | 250    | _   | _      | 300  | ps |
|                                                                           | True Differential I/O Standards                                                                 |         | _   | 150    |     | _      | 150  | ps |
| TCCS                                                                      | Emulated Differential I/O<br>Standards                                                          | _       | —   | 300    |     |        | 300  | ps |

#### **Receiver High-Speed I/O Specifications**

#### Table 2-41: Receiver High-Speed I/O Specifications for Arria V GZ Devices

When J = 3 to 10, use the serializer/deserializer (SERDES) block.

When J = 1 or 2, bypass the SERDES block.



#### FPP Configuration Timing when DCLK to DATA[] > 1

#### Figure 2-8: FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is >1,

t<sub>CF2ST1</sub> tcfg ;↔ nCONFIG ŤĊF2CK nSTATUS (3) 🕳 tstatus tCF2ST0 CONF\_DONE (4) TCL tCH tsT2CK ŤĊF2CD (8) DCLK (6) (7) 1 2 ••• r 2 ••• r 1  $\mathbf{D}$ (5) tCLK DATA[31..0] (8) Word 0 Word User Mode Word 3 • • • Word (n-1) tDH tDH tpsy High-Z User I/O User Mode INIT DONE (9) tCD2UM

Timing when using a MAX II device, MAX V device, or microprocessor as an external host.

#### Notes:

- 1. To find out the DCLK-to-DATA[] ratio for your system, refer to the "DCLK-to-DATA[] Ratio for Arria V GZ Devices" table.
- 2. The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- 3. After power-up, the Arria V GZ device holds nSTATUS low for the time as specified by the POR delay.
- 4. After power-up, before and during configuration, CONF\_DONE is low.
- 5. Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required.
- 6. "r" denotes the DCLK-to-DATA[] ratio. For the DCLK-to-DATA[] ratio based on the decompression and the design security feature enable settings, refer to the "DCLK-to-DATA[] Ratio for Arria V GZ Devices" table.
- 7. If needed, pause DCLK by holding it low. When DCLK restarts, the external host must provide data on the DATA[31.0] pins prior to sending the first DCLK rising edge.
- 8. To ensure a successful configuration, send the entire configuration data to the Arria V GZ device. CONF\_DONE is released high after the Arria V GZ device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- 9. After the option bit to enable the INIT\_DONE pin is configured into the device, the INIT\_DONE goes low.





| Symbol              | Parameter                                         | Minimum                                        | Maximum | Unit |
|---------------------|---------------------------------------------------|------------------------------------------------|---------|------|
| t <sub>CO</sub>     | DCLK falling edge to AS_DATA0/ASDO output         |                                                | 4       | ns   |
| t <sub>SU</sub>     | Data setup time before falling edge on DCLK       | 1.5                                            | —       | ns   |
| t <sub>H</sub>      | Data hold time after falling edge on DCLK         | 0                                              | —       | ns   |
| t <sub>CD2UM</sub>  | CONF_DONE high to user mode (216)                 | 175                                            | 437     | μs   |
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                  | $4 \times \text{maximum DCLK}$ period          | _       | _    |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> + (8576 × Clkusr<br>period) | _       | _    |

#### Table 2-59: DCLK Frequency Specification in the AS Configuration Scheme

This applies to the DCLK frequency specification when using the internal oscillator as the configuration clock source.

The AS multi-device configuration scheme does not support  ${\tt DCLK}$  frequency of 100 MHz.

| Minimum | Typical | Maximum | Unit |
|---------|---------|---------|------|
| 5.3     | 7.9     | 12.5    | MHz  |
| 10.6    | 15.7    | 25.0    | MHz  |
| 21.3    | 31.4    | 50.0    | MHz  |
| 42.6    | 62.9    | 100.0   | MHz  |

#### **Related Information**

- Passive Serial Configuration Timing on page 2-67
- Configuration, Design Security, and Remote System Upgrades in Arria V Devices





<sup>&</sup>lt;sup>(216)</sup> To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on this pin, refer to the "Initialization" section of the *Configuration, Design Security, and Remote System Upgrades in Arria V Devices* chapter.

#### **Related Information**

- Configuration, Design Security, and Remote System Upgrades in Arria V Devices For more information about the reconfiguration input for the ALTREMOTE\_UPDATE IP core, refer to the "User Watchdog Timer" section.
- Configuration, Design Security, and Remote System Upgrades in Arria V Devices For more information about the reset\_timer input for the ALTREMOTE\_UPDATE IP core, refer to the "Remote System Upgrade State Machine" section.

# User Watchdog Internal Oscillator Frequency Specification

#### Table 2-65: User Watchdog Internal Oscillator Frequency Specifications

| Minimum | Typical | Maximum | Unit |  |
|---------|---------|---------|------|--|
| 5.3     | 7.9     | 12.5    | MHz  |  |

# I/O Timing

Altera offers two ways to determine I/O timing—the Excel-based I/O Timing and the Quartus II Timing Analyzer.

Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis.

The Quartus II Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete placeand-route.

#### **Related Information**

## **Arria V Devices Documentation page**

For the Excel-based I/O Timing spreadsheet

#### Arria V GZ Device Datasheet



<sup>&</sup>lt;sup>(226)</sup> This is equivalent to strobing the reconfiguration input of the ALTREMOTE\_UPDATE IP core high for the minimum timing specification. For more information, refer to the "Remote System Upgrade State Machine" section in the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter.

<sup>&</sup>lt;sup>(227)</sup> This is equivalent to strobing the reset\_timer input of the ALTREMOTE\_UPDATE IP core high for the minimum timing specification. For more information, refer to the "User Watchdog Timer" section in the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter.