# E·XFL

### Intel - 5AGXFB5K4F40I3 Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                           |
|--------------------------------|-----------------------------------------------------------|
| Product Status                 | Obsolete                                                  |
| Number of LABs/CLBs            | 19811                                                     |
| Number of Logic Elements/Cells | 420000                                                    |
| Total RAM Bits                 | 23625728                                                  |
| Number of I/O                  | 704                                                       |
| Number of Gates                | ·                                                         |
| Voltage - Supply               | 1.12V ~ 1.18V                                             |
| Mounting Type                  | Surface Mount                                             |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                        |
| Package / Case                 | 1517-BBGA                                                 |
| Supplier Device Package        | 1517-FBGA (40x40)                                         |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5agxfb5k4f40i3 |
|                                |                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## Arria V GX, GT, SX, and ST Device Datasheet



This datasheet describes the electrical characteristics, switching characteristics, configuration specifications, and I/O timing for Arria® V devices.

Arria V devices are offered in commercial and industrial grades. Commercial devices are offered in -C4 (fastest), -C5, and -C6 speed grades. Industrial grade devices are offered in the -I3 and -I5 speed grades.

#### **Related Information**

#### Arria V Device Overview

Provides more information about the densities and packages of devices in the Arria V family.

### **Electrical Characteristics**

The following sections describe the operating conditions and power consumption of Arria V devices.

### **Operating Conditions**

Arria V devices are rated according to a set of defined parameters. To maintain the highest possible performance and reliability of the Arria V devices, you must consider the operating requirements described in this section.

### **Absolute Maximum Ratings**

This section defines the maximum operating conditions for Arria V devices. The values are based on experiments conducted with the devices and theoretical modeling of breakdown and damage mechanisms.

The functional operation of the device is not implied for these conditions.

<sup>©</sup> 2017 Intel Corporation. All rights reserved. Intel, the Intel logo, Altera, Arria, Cyclone, Enpirion, MAX, NIOS, Quartus and Stratix words and logos are trademarks of Intel Corporation in the US and/or other countries. Other marks and brands may be claimed as the property of others. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.





AV-51002 2017.02.10

### I/O Standard Specifications

Tables in this section list the input voltage ( $V_{IH}$  and  $V_{IL}$ ), output voltage ( $V_{OH}$  and  $V_{OL}$ ), and current drive characteristics ( $I_{OH}$  and  $I_{OL}$ ) for various I/O standards supported by Arria V devices.

You must perform timing closure analysis to determine the maximum achievable frequency for general purpose I/O standards.

### Single-Ended I/O Standards

| I/O Standard    |       | V <sub>CCIO</sub> (V) |       |      | V <sub>IL</sub> (V) V <sub>IH</sub> (\ |                        | (V)              | V <sub>OL</sub> (V)    | V <sub>OH</sub> (V)      | I <sub>OL</sub> <sup>(13)</sup> | I <sub>OH</sub> <sup>(13)</sup> (mA) |
|-----------------|-------|-----------------------|-------|------|----------------------------------------|------------------------|------------------|------------------------|--------------------------|---------------------------------|--------------------------------------|
| I/O Stanuaru    | Min   | Тур                   | Max   | Min  | Мах                                    | Min                    | Max              | Мах                    | Min                      | (mA)                            | IOH, (IIIA)                          |
| 3.3-V<br>LVTTL  | 3.135 | 3.3                   | 3.465 | -0.3 | 0.8                                    | 1.7                    | 3.6              | 0.45                   | 2.4                      | 4                               | -4                                   |
| 3.3-V<br>LVCMOS | 3.135 | 3.3                   | 3.465 | -0.3 | 0.8                                    | 1.7                    | 3.6              | 0.2                    | V <sub>CCIO</sub> – 0.2  | 2                               | -2                                   |
| 3.0-V<br>LVTTL  | 2.85  | 3                     | 3.15  | -0.3 | 0.8                                    | 1.7                    | 3.6              | 0.4                    | 2.4                      | 2                               | -2                                   |
| 3.0-V<br>LVCMOS | 2.85  | 3                     | 3.15  | -0.3 | 0.8                                    | 1.7                    | 3.6              | 0.2                    | V <sub>CCIO</sub> – 0.2  | 0.1                             | -0.1                                 |
| 3.0-V PCI       | 2.85  | 3                     | 3.15  | _    | $0.3 \times V_{CCIO}$                  | $0.5 \times V_{CCIO}$  | $V_{CCIO} + 0.3$ | $0.1 \times V_{CCIO}$  | $0.9 \times V_{CCIO}$    | 1.5                             | -0.5                                 |
| 3.0-V<br>PCI-X  | 2.85  | 3                     | 3.15  |      | $0.35 \times V_{CCIO}$                 | $0.5 \times V_{CCIO}$  | $V_{CCIO} + 0.3$ | $0.1 \times V_{CCIO}$  | $0.9 \times V_{CCIO}$    | 1.5                             | -0.5                                 |
| 2.5 V           | 2.375 | 2.5                   | 2.625 | -0.3 | 0.7                                    | 1.7                    | 3.6              | 0.4                    | 2                        | 1                               | -1                                   |
| 1.8 V           | 1.71  | 1.8                   | 1.89  | -0.3 | $0.35 \times V_{CCIO}$                 | $0.65 \times V_{CCIO}$ | $V_{CCIO} + 0.3$ | 0.45                   | V <sub>CCIO</sub> – 0.45 | 2                               | -2                                   |
| 1.5 V           | 1.425 | 1.5                   | 1.575 | -0.3 | $0.35 \times V_{CCIO}$                 | $0.65 \times V_{CCIO}$ | $V_{CCIO} + 0.3$ | $0.25 \times V_{CCIO}$ | $0.75 \times V_{CCIO}$   | 2                               | -2                                   |
| 1.2 V           | 1.14  | 1.2                   | 1.26  | -0.3 | $0.35 \times V_{CCIO}$                 | $0.65 \times V_{CCIO}$ | $V_{CCIO} + 0.3$ | $0.25 \times V_{CCIO}$ | $0.75 \times V_{CCIO}$   | 2                               | -2                                   |

Table 1-14: Single-Ended I/O Standards for Arria V Devices

(13) To meet the I<sub>OL</sub> and I<sub>OH</sub> specifications, you must set the current strength settings accordingly. For example, to meet the 3.3-V LVTTL specification (4 mA), you should set the current strength settings to 4 mA. Setting at lower current strength may not meet the I<sub>OL</sub> and I<sub>OH</sub> specifications in the datasheet.



| Symbol/Description                                                                              | Condition                       | Т     | ransceiver Speed Gra     | ade 3   | – Unit |  |
|-------------------------------------------------------------------------------------------------|---------------------------------|-------|--------------------------|---------|--------|--|
| Symbol/Description                                                                              | Condition                       | Min   | Тур                      | Мах     | Onit   |  |
| Data rate (10-Gbps transceiver) <sup>(44)</sup>                                                 | _                               | 0.611 | —                        | 10.3125 | Gbps   |  |
| Absolute $V_{MAX}$ for a receiver pin <sup>(45)</sup>                                           | _                               |       | _                        | 1.2     | V      |  |
| Absolute $\mathrm{V}_{\mathrm{MIN}}$ for a receiver pin                                         | _                               | -0.4  | _                        | _       | V      |  |
| Maximum peak-to-peak differential input voltage $V_{ID}$ (diff p-p) before device configuration | —                               | —     | _                        | 1.6     | V      |  |
| Maximum peak-to-peak differential input voltage $V_{ID}$ (diff p-p) after device configuration  | _                               | _     | _                        | 2.2     | V      |  |
| Minimum differential eye opening at the receiver serial input pins <sup>(46)</sup>              | _                               | 100   |                          |         | mV     |  |
| V <sub>ICM</sub> (AC coupled)                                                                   | _                               | _     | 750 <sup>(47)</sup> /800 |         | mV     |  |
| V <sub>ICM</sub> (DC coupled)                                                                   | $\leq 3.2 \mathrm{Gbps}^{(48)}$ | 670   | 700                      | 730     | mV     |  |
|                                                                                                 | 85- $\Omega$ setting            |       | 85                       |         | Ω      |  |
| Differential on-chip termination                                                                | 100-Ω setting                   |       | 100                      |         | Ω      |  |
| resistors                                                                                       | 120-Ω setting                   |       | 120                      |         | Ω      |  |
|                                                                                                 | 150-Ω setting                   |       | 150                      |         | Ω      |  |
| t <sub>LTR</sub> <sup>(49)</sup>                                                                | _                               | _     | _                        | 10      | μs     |  |
| t <sub>LTD</sub> <sup>(50)</sup>                                                                | _                               | 4     |                          |         | μs     |  |

<sup>&</sup>lt;sup>(45)</sup> The device cannot tolerate prolonged operation at this absolute maximum.



<sup>&</sup>lt;sup>(46)</sup> The differential eye opening specification at the receiver input pins assumes that you have disabled the **Receiver Equalization** feature. If you enable the **Receiver Equalization** feature, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level.

 $<sup>^{(47)}</sup>$  The AC coupled  $V_{\rm ICM}$  is 750 mV for PCIe mode only.

<sup>&</sup>lt;sup>(48)</sup> For standard protocol compliance, use AC coupling.

 $<sup>^{(49)}</sup>$  t<sub>LTR</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset.

<sup>&</sup>lt;sup>(50)</sup> t<sub>LTD</sub> is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high.

| Symbol                        | Parameter                                                                                                      | Condition                     | Min | Тур | Max                 | Unit     |
|-------------------------------|----------------------------------------------------------------------------------------------------------------|-------------------------------|-----|-----|---------------------|----------|
|                               |                                                                                                                | -3 speed grade                | _   | _   | 670 <sup>(63)</sup> | MHz      |
| f                             | Output frequency for external clock                                                                            | -4 speed grade                | _   | _   | 670 <sup>(63)</sup> | MHz      |
| f <sub>out_ext</sub>          | output                                                                                                         | –5 speed grade                | _   | _   | 622 <sup>(63)</sup> | MHz      |
|                               |                                                                                                                | -6 speed grade                |     |     | 500 <sup>(63)</sup> | MHz      |
| t <sub>OUTDUTY</sub>          | Duty cycle for external clock output<br>(when set to 50%)                                                      |                               | 45  | 50  | 55                  | %        |
| t <sub>FCOMP</sub>            | External feedback clock compensation time                                                                      | _                             | _   | _   | 10                  | ns       |
| t <sub>DYCONFIGCLK</sub>      | Dynamic configuration clock for mgmt_<br>clk and scanclk                                                       | _                             | _   | _   | 100                 | MHz      |
| t <sub>LOCK</sub>             | Time required to lock from end-of-<br>device configuration or deassertion of<br>areset                         | _                             | _   |     | 1                   | ms       |
| t <sub>DLOCK</sub>            | Time required to lock dynamically<br>(after switchover or reconfiguring any<br>non-post-scale counters/delays) | _                             |     |     | 1                   | ms       |
|                               |                                                                                                                | Low                           | _   | 0.3 | _                   | MHz      |
| f <sub>CLBW</sub>             | PLL closed-loop bandwidth                                                                                      | Medium                        | _   | 1.5 | _                   | MHz      |
|                               |                                                                                                                | High <sup>(64)</sup>          | _   | 4   | _                   | MHz      |
| t <sub>PLL_PSERR</sub>        | Accuracy of PLL phase shift                                                                                    | —                             | _   | _   | ±50                 | ps       |
| t <sub>ARESET</sub>           | Minimum pulse width on the areset signal                                                                       | _                             | 10  | _   | _                   | ns       |
| + (65)(66)                    | Input dock and to and ittar                                                                                    | $F_{REF} \ge 100 \text{ MHz}$ | _   | _   | 0.15                | UI (p-p) |
| $t_{\text{INCCJ}}^{(65)(66)}$ | Input clock cycle-to-cycle jitter                                                                              | $F_{REF} < 100 \text{ MHz}$   | _   | _   | ±750                | ps (p-p) |

<sup>&</sup>lt;sup>(64)</sup> High bandwidth PLL settings are not supported in external feedback mode.



<sup>&</sup>lt;sup>(65)</sup> A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source with jitter < 120 ps.

<sup>&</sup>lt;sup>(66)</sup>  $F_{\text{REF}}$  is  $f_{\text{IN}}/N$ , specification applies when N = 1.

### Table 1-38: Memory Block Performance Specifications for Arria V Devices

| Memory               | Mode                                                                                                    | Resourc | es Used |          | Performance |     | Unit |  |
|----------------------|---------------------------------------------------------------------------------------------------------|---------|---------|----------|-------------|-----|------|--|
| Memory               | Mode                                                                                                    | ALUTs   | Memory  | -I3, -C4 | –I5, –C5    | -C6 | Ont  |  |
|                      | Single port, all supported widths                                                                       | 0       | 1       | 500      | 450         | 400 | MHz  |  |
| MLAB Simple dual-por | Simple dual-port, all supported widths                                                                  | 0       | 1       | 500      | 450         | 400 | MHz  |  |
|                      | Simple dual-port with read and write at the same address                                                | 0       | 1       | 400      | 350         | 300 | MHz  |  |
|                      | ROM, all supported width                                                                                | —       |         | 500      | 450         | 400 | MHz  |  |
|                      | Single-port, all supported widths                                                                       | 0       | 1       | 400      | 350         | 285 | MHz  |  |
|                      | Simple dual-port, all supported widths                                                                  | 0       | 1       | 400      | 350         | 285 | MHz  |  |
| M10K<br>Block        | Simple dual-port with the read-during-<br>write option set to <b>Old Data</b> , all supported<br>widths | 0       | 1       | 315      | 275         | 240 | MHz  |  |
|                      | True dual port, all supported widths                                                                    | 0       | 1       | 400      | 350         | 285 | MHz  |  |
|                      | ROM, all supported widths                                                                               | 0       | 1       | 400      | 350         | 285 | MHz  |  |

### **Internal Temperature Sensing Diode Specifications**

### Table 1-39: Internal Temperature Sensing Diode Specifications for Arria V Devices

| Temperature Range | Accuracy | Offset Calibrated<br>Option | Sampling Rate | Conversion<br>Time | Resolution | Minimum Resolution with no<br>Missing Codes |
|-------------------|----------|-----------------------------|---------------|--------------------|------------|---------------------------------------------|
| -40 to 100°C      | ±8°C     | No                          | 1 MHz         | < 100 ms           | 8 bits     | 8 bits                                      |

### **Periphery Performance**

This section describes the periphery performance, high-speed I/O, and external memory interface.

Actual achievable frequency depends on design and system specific factors. Ensure proper timing closure in your design and perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system.



|                  | Symbol                                                    | Condition                                               |      | -I3, -C4 |       |      | –I5, –C5 |       |      | -C6 |       | Unit |
|------------------|-----------------------------------------------------------|---------------------------------------------------------|------|----------|-------|------|----------|-------|------|-----|-------|------|
|                  | Symbol                                                    | Condition                                               | Min  | Тур      | Max   | Min  | Тур      | Мах   | Min  | Тур | Max   | Onit |
|                  | TCCS                                                      | True Differential I/O<br>Standards                      | _    | _        | 150   | _    | _        | 150   | _    | _   | 150   | ps   |
|                  | ICCS                                                      | Emulated Differential<br>I/O Standards                  | _    | _        | 300   | _    | _        | 300   |      | _   | 300   | ps   |
|                  | True Differential I/O<br>Standards - f <sub>HSDRDPA</sub> | SERDES factor J =3 to $10^{(76)}$                       | 150  |          | 1250  | 150  | _        | 1250  | 150  |     | 1050  | Mbps |
|                  | (data rate)                                               | SERDES factor $J \ge 8$<br>with DPA <sup>(76)(78)</sup> | 150  | _        | 1600  | 150  | _        | 1500  | 150  | _   | 1250  | Mbps |
| Receiver         |                                                           | SERDES factor J = 3<br>to 10                            | (77) | _        | (83)  | (77) | _        | (83)  | (77) | _   | (83)  | Mbps |
|                  | f <sub>HSDR</sub> (data rate)                             | SERDES factor J = 1<br>to 2, uses DDR<br>registers      | (77) |          | (79)  | (77) |          | (79)  | (77) |     | (79)  | Mbps |
| DPA Mode         | DPA run length                                            | _                                                       | _    | _        | 10000 | _    | _        | 10000 | _    | _   | 10000 | UI   |
| Soft-CDR<br>Mode | Soft-CDR ppm tolerance                                    | _                                                       | _    | _        | 300   | _    | _        | 300   | _    | _   | 300   | ±ppm |
| Non-DPA<br>Mode  | Sampling Window                                           | _                                                       |      | _        | 300   | _    | _        | 300   |      | _   | 300   | ps   |

Arria V GX, GT, SX, and ST Device Datasheet



<sup>&</sup>lt;sup>(83)</sup> You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported.

### Figure 1-7: Timing Diagram for oe and dyn\_term\_ctrl Signals



### **Duty Cycle Distortion (DCD) Specifications**

### Table 1-47: Worst-Case DCD on Arria V I/O Pins

The output DCD cycle only applies to the I/O buffer. It does not cover the system DCD.

| Symbol            | –I3, | -C4 | -C5, -I5 |     | -C6 |     | Unit |  |
|-------------------|------|-----|----------|-----|-----|-----|------|--|
|                   | Min  | Мах | Min      | Мах | Min | Мах | Onit |  |
| Output Duty Cycle | 45   | 55  | 45       | 55  | 45  | 55  | %    |  |

### **HPS Specifications**

This section provides HPS specifications and timing for Arria V devices.

For HPS reset, the minimum reset pulse widths for the HPS cold and warm reset signals (HPS\_nRST and HPS\_nPOR) are six clock cycles of HPS\_CLK1.



### **HPS Clock Performance**

### Table 1-48: HPS Clock Performance for Arria V Devices

| Symbol/Description                       | -I3  | -C4 | –C5, –I5 | -C6 | Unit |
|------------------------------------------|------|-----|----------|-----|------|
| mpu_base_clk (microprocessor unit clock) | 1050 | 925 | 800      | 700 | MHz  |
| main_base_clk (L3/L4 interconnect clock) | 400  | 400 | 400      | 350 | MHz  |
| h2f_user0_clk                            | 100  | 100 | 100      | 100 | MHz  |
| h2f_user1_clk                            | 100  | 100 | 100      | 100 | MHz  |
| h2f_user2_clk                            | 200  | 200 | 200      | 160 | MHz  |

### **HPS PLL Specifications**

### **HPS PLL VCO Frequency Range**

### Table 1-49: HPS PLL VCO Frequency Range for Arria V Devices

| Description | Speed Grade   | Minimum | Maximum | Unit |
|-------------|---------------|---------|---------|------|
| VCO range   | -C5, -I5, -C6 | 320     | 1,600   | MHz  |
|             | -C4           | 320     | 1,850   | MHz  |
|             | -I3           | 320     | 2,100   | MHz  |

### **HPS PLL Input Clock Range**

The HPS PLL input clock range is 10 – 50 MHz. This clock range applies to both HPS\_CLK1 and HPS\_CLK2 inputs.

### **Related Information**

### **Clock Select, Booting and Configuration chapter**

Provides more information about the clock range for different values of clock select (CSEL).



### Figure 1-9: SPI Master Timing Diagram



#### Table 1-53: SPI Slave Timing Requirements for Arria V Devices

The setup and hold times can be used for Texas Instruments SSP mode and National Semiconductor Microwire mode.

| Symbol            | Description                                     | Min | Max | Unit |
|-------------------|-------------------------------------------------|-----|-----|------|
| T <sub>clk</sub>  | CLK clock period                                | 20  |     | ns   |
| T <sub>s</sub>    | MOSI Setup time                                 | 5   |     | ns   |
| T <sub>h</sub>    | MOSI Hold time                                  | 5   |     | ns   |
| T <sub>suss</sub> | Setup time SPI_SS valid before first clock edge | 8   |     | ns   |
| T <sub>hss</sub>  | Hold time SPI_SS valid after last clock edge    | 8   |     | ns   |
| T <sub>d</sub>    | MISO output delay                               |     | 6   | ns   |



#### 1-80 AS Configuration Timing

| Symbol              | Parameter                                                 | Minimum                                     | Maximum | Unit   |
|---------------------|-----------------------------------------------------------|---------------------------------------------|---------|--------|
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                          | 4 × maximum DCLк period                     | _       |        |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on         | $t_{CD2CU}$ + ( $T_{init}$ × CLKUSR period) |         | _      |
| T <sub>init</sub>   | Number of clock cycles required for device initialization | 8,576                                       |         | Cycles |

#### **Related Information**

### **FPP Configuration Timing**

Provides the FPP configuration timing waveforms.

### **AS Configuration Timing**

### Table 1-68: AS Timing Parameters for AS ×1 and ×4 Configurations in Arria V Devices

The minimum and maximum numbers apply to both the internal oscillator and CLKUSR when either one is used as the clock source for device configuration.

The  $t_{CF2CD}$ ,  $t_{CF2ST0}$ ,  $t_{CFG}$ ,  $t_{STATUS}$ , and  $t_{CF2ST1}$  timing parameters are identical to the timing parameters for passive serial (PS) mode listed in PS Timing Parameters for Arria V Devices table. You can obtain the  $t_{CF2ST1}$  value if you do not delay configuration by externally holding nSTATUS low.

| Symbol              | Parameter                                                 | Minimum                                     | Maximum | Unit   |
|---------------------|-----------------------------------------------------------|---------------------------------------------|---------|--------|
| t <sub>CO</sub>     | DCLK falling edge to the AS_DATA0/ASDO output             |                                             | 2       | ns     |
| t <sub>SU</sub>     | Data setup time before the falling edge on DCLK           | 1.5                                         | _       | ns     |
| t <sub>DH</sub>     | Data hold time after the falling edge on DCLK             | 0                                           |         | ns     |
| t <sub>CD2UM</sub>  | CONF_DONE high to user mode                               | 175                                         | 437     | μs     |
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                          | 4 × maximum DCLK period                     | _       | _      |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on         | $t_{CD2CU}$ + ( $T_{init}$ × Clkusr period) |         | _      |
| T <sub>init</sub>   | Number of clock cycles required for device initialization | 8,576                                       |         | Cycles |



#### **Related Information**

- PS Configuration Timing on page 1-81
- AS Configuration Timing

Provides the AS configuration timing waveform.

### **DCLK Frequency Specification in the AS Configuration Scheme**

### Table 1-69: DCLK Frequency Specification in the AS Configuration Scheme

This table lists the internal clock frequency specification for the AS configuration scheme. The DCLK frequency specification applies when you use the internal oscillator as the configuration clock source. The AS multi-device configuration scheme does not support DCLK frequency of 100 MHz.

| Parameter                                  | Minimum | Typical | Maximum | Unit |
|--------------------------------------------|---------|---------|---------|------|
|                                            | 5.3     | 7.9     | 12.5    | MHz  |
| DCLK frequency in AS configuration scheme  | 10.6    | 15.7    | 25.0    | MHz  |
| Bellk frequency in AS configuration scheme | 21.3    | 31.4    | 50.0    | MHz  |
|                                            | 42.6    | 62.9    | 100.0   | MHz  |

### **PS Configuration Timing**

### Table 1-70: PS Timing Parameters for Arria V Devices

| Symbol              | Parameter                    | Minimum | Maximum               | Unit |
|---------------------|------------------------------|---------|-----------------------|------|
| t <sub>CF2CD</sub>  | nCONFIG low to CONF_DONE low | _       | 600                   | ns   |
| t <sub>CF2ST0</sub> | nCONFIG low to nSTATUS low   |         | 600                   | ns   |
| t <sub>CFG</sub>    | nCONFIG low pulse width      | 2       | _                     | μs   |
| t <sub>STATUS</sub> | nSTATUS low pulse width      | 268     | 1506 <sup>(103)</sup> | μs   |
| t <sub>CF2ST1</sub> | nCONFIG high to nSTATUS high | _       | 1506(104)             | μs   |

 $<sup>^{(103)}\,</sup>$  You can obtain this value if you do not delay configuration by extending the <code>nCONFIG</code> or <code>nSTATUS</code> low pulse width.



<sup>&</sup>lt;sup>(104)</sup> You can obtain this value if you do not delay configuration by externally holding nSTATUS low.

### **Transceiver Power Supply Requirements**

### Table 2-7: Transceiver Power Supply Voltage Requirements for Arria V GZ Devices

| Conditions                                                                                                                                | VCCR_GXB and VCCT_GXB <sup>(122)</sup> | VCCA_GXB | VCCH_GXB | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|----------|----------|------|
| If BOTH of the following conditions are true:                                                                                             | 1.05                                   |          |          |      |
| <ul> <li>Data rate &gt; 10.3 Gbps.</li> <li>DFE is used.</li> </ul>                                                                       |                                        |          |          |      |
| If ANY of the following conditions are true <sup>(123)</sup> :                                                                            | 1.0                                    | 3.0      |          |      |
| <ul> <li>ATX PLL is used.</li> <li>Data rate &gt; 6.5Gbps.</li> <li>DFE (data rate ≤ 10.3 Gbps), AEQ, or EyeQ feature is used.</li> </ul> |                                        |          | 1.5      | V    |
| If ALL of the following conditions are true:                                                                                              | 0.85                                   | 2.5      |          |      |
| <ul> <li>ATX PLL is not used.</li> <li>Data rate ≤ 6.5Gbps.</li> <li>DFE, AEQ, and EyeQ are not used.</li> </ul>                          |                                        |          |          |      |

### **DC Characteristics**

### **Supply Current**

Standby current is the current drawn from the respective power rails used for power budgeting.

Use the Excel-based Early Power Estimator (EPE) to get supply current estimates for your design because these currents vary greatly with the resources you use.



Send Feedback

<sup>&</sup>lt;sup>(122)</sup> If the VCCR\_GXB and VCCT\_GXB supplies are set to 1.0 V or 1.05 V, they cannot be shared with the VCC core supply. If the VCCR\_GXB and VCCT\_GXB are set to 0.85 V, they can be shared with the VCC core supply.

<sup>&</sup>lt;sup>(123)</sup> Choose this power supply voltage requirement option if you plan to upgrade your design later with any of the listed conditions.

**Bus Hold Specifications** 

### Table 2-9: Bus Hold Parameters for Arria V GZ Devices

|                               |                   |                                                                                     |       | V <sub>CCIO</sub> |       |      |       |      |       |      | V <sub>ccio</sub> |      |      |  |  |  |
|-------------------------------|-------------------|-------------------------------------------------------------------------------------|-------|-------------------|-------|------|-------|------|-------|------|-------------------|------|------|--|--|--|
| Parameter                     | Symbol            | Conditions                                                                          | 1.2   | 2 V               | 1.5   | 5 V  | 1.8   | 8 V  | 2.5   | 5 V  | 3.(               | ) V  | Unit |  |  |  |
|                               |                   |                                                                                     | Min   | Max               | Min   | Max  | Min   | Max  | Min   | Max  | Min               | Max  |      |  |  |  |
| Low<br>sustaining<br>current  | I <sub>SUSL</sub> | V <sub>IN</sub> > V <sub>IL</sub><br>(maximum)                                      | 22.5  |                   | 25.0  | _    | 30.0  | _    | 50.0  |      | 70.0              |      | μΑ   |  |  |  |
| High<br>sustaining<br>current | I <sub>SUSH</sub> | V <sub>IN</sub> < V <sub>IH</sub><br>(minimum)                                      | -22.5 |                   | -25.0 |      | -30.0 | _    | -50.0 |      | -70.0             | _    | μΑ   |  |  |  |
| Low<br>overdrive<br>current   | I <sub>ODL</sub>  | $\begin{array}{c} 0\mathrm{V} < \mathrm{V_{IN}} < \\ \mathrm{V_{CCIO}} \end{array}$ |       | 120               | _     | 160  |       | 200  |       | 300  | _                 | 500  | μΑ   |  |  |  |
| High<br>overdrive<br>current  | I <sub>ODH</sub>  | $0V < V_{IN} < V_{CCIO}$                                                            |       | -120              |       | -160 |       | -200 |       | -300 | _                 | -500 | μΑ   |  |  |  |
| Bus-hold<br>trip point        | V <sub>TRIP</sub> | _                                                                                   | 0.45  | 0.95              | 0.50  | 1.00 | 0.68  | 1.07 | 0.70  | 1.70 | 0.80              | 2.00 | V    |  |  |  |

### **On-Chip Termination (OCT) Specifications**

If you enable OCT calibration, calibration is automatically performed at power-up for I/Os connected to the calibration block.

### Table 2-10: OCT Calibration Accuracy Specifications for Arria V GZ Devices

OCT calibration accuracy is valid at the time of calibration only.





### Table 2-26: CMU PLL Specifications for Arria V GZ Devices

Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the Arria V Device Overview.

| Symbol/Description                          | Conditions | Transceiver Speed Grade 2 |     |       | Transceiver Speed Grade 3 |     |         | Unit |
|---------------------------------------------|------------|---------------------------|-----|-------|---------------------------|-----|---------|------|
|                                             |            | Min                       | Тур | Max   | Min                       | Тур | Мах     | Onit |
| Supported data range                        | _          | 600                       | _   | 12500 | 600                       | _   | 10312.5 | Mbps |
| t <sub>pll_powerdown</sub> <sup>(153)</sup> | _          | 1                         | _   |       | 1                         | _   |         | μs   |
| t <sub>pll_lock</sub> <sup>(154)</sup>      | _          |                           | —   | 10    | _                         |     | 10      | μs   |

#### **Related Information**

### Arria V Device Overview

For more information about device ordering codes.

### ATX PLL

### Table 2-27: ATX PLL Specifications for Arria V GZ Devices

Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the Arria V Device Overview.

Arria V GZ Device Datasheet

**Altera Corporation** 



 $t_{pll\_powerdown}$  is the PLL powerdown minimum pulse width. (153)

<sup>(154)</sup>  $t_{\text{pll} \text{ lock}}$  is the time required for the transmitter CMU/ATX PLL to lock to the input reference clock frequency after coming out of reset.

| Symbol/Description                          | Conditions                | Transceiver Speed Grade 2 |     |       | Transceiver Speed Grade 3 |     |         | - Unit |
|---------------------------------------------|---------------------------|---------------------------|-----|-------|---------------------------|-----|---------|--------|
| Symbol/Description                          | Conditions                | Min                       | Тур | Max   | Min                       | Тур | Max     | Onit   |
|                                             | VCO post-divider<br>L = 2 | 8000                      |     | 12500 | 8000                      | _   | 10312.5 | Mbps   |
| Supported data rate range                   | L = 4                     | 4000                      |     | 6600  | 4000                      |     | 6600    | Mbps   |
|                                             | $L = 8^{(155)}$           | 2000                      |     | 3300  | 2000                      | _   | 3300    | Mbps   |
| t <sub>pll_powerdown</sub> <sup>(156)</sup> | _                         | 1                         |     |       | 1                         |     |         | μs     |
| t <sub>pll_lock</sub> <sup>(157)</sup>      | _                         |                           |     | 10    | _                         |     | 10      | μs     |

#### **Related Information**

- Arria V Device Overview For more information about device ordering codes.
- Transceiver Clocking in Arria V Devices For more information about clocking ATX PLLs.
- **Dynamic Reconfiguration in Arria V Devices** For more information about reconfiguring ATX PLLs.

### **Fractional PLL**

### Table 2-28: Fractional PLL Specifications for Arria V GZ Devices

Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the *Arria V Device Overview*.



<sup>(155)</sup> This clock can be further divided by central or local clock dividers making it possible to use ATX PLL for data rates < 1 Gbps. For more information about ATX PLLs, refer to the Transceiver Clocking in Arria V Devices chapter and the Dynamic Reconfiguration in Arria V Devices chapter.

 $t_{pll_powerdown}$  is the PLL powerdown minimum pulse width.

<sup>(157)</sup>  $t_{pll \ lock}$  is the time required for the transmitter CMU/ATX PLL to lock to the input reference clock frequency after coming out of reset.

### **Typical VOD Settings**

| The tolerance is +/-20% for all VOD settings except for settings 2 and below. |                         |                            |                         |                            |  |  |  |
|-------------------------------------------------------------------------------|-------------------------|----------------------------|-------------------------|----------------------------|--|--|--|
| Symbol                                                                        | V <sub>OD</sub> Setting | V <sub>OD</sub> Value (mV) | V <sub>OD</sub> Setting | V <sub>OD</sub> Value (mV) |  |  |  |
|                                                                               | 0 (166)                 | 0                          | 32                      | 640                        |  |  |  |
|                                                                               | 1 <sup>(166)</sup>      | 20                         | 33                      | 660                        |  |  |  |
|                                                                               | 2(166)                  | 40                         | 34                      | 680                        |  |  |  |
|                                                                               | 3(166)                  | 60                         | 35                      | 700                        |  |  |  |
|                                                                               | 4 <sup>(166)</sup>      | 80                         | 36                      | 720                        |  |  |  |
|                                                                               | 5 <sup>(166)</sup>      | 100                        | 37                      | 740                        |  |  |  |
|                                                                               | 6                       | 120                        | 38                      | 760                        |  |  |  |
| $ m V_{OD}$ differential peak to peak typical                                 | 7                       | 140                        | 39                      | 780                        |  |  |  |
|                                                                               | 8                       | 160                        | 40                      | 800                        |  |  |  |
|                                                                               | 9                       | 180                        | 41                      | 820                        |  |  |  |
|                                                                               | 10                      | 200                        | 42                      | 840                        |  |  |  |
|                                                                               | 11                      | 220                        | 43                      | 860                        |  |  |  |
|                                                                               | 12                      | 240                        | 44                      | 880                        |  |  |  |
|                                                                               | 13                      | 260                        | 45                      | 900                        |  |  |  |
|                                                                               | 14                      | 280                        | 46                      | 920                        |  |  |  |

<sup>(166)</sup> If TX termination resistance = 100  $\Omega$ , this VOD setting is illegal.





### Figure 2-4: LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate ≥ 1.25 Gbps



LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification

### Table 2-45: LVDS Soft-CDR/DPA Sinusoidal Jitter Mask Values for a Data Rate ≥ 1.25 Gbps

| Jitter Fred | quency (Hz) | Sinusoidal Jitter (UI) |
|-------------|-------------|------------------------|
| F1          | 10,000      | 25.000                 |
| F2          | 17,565      | 25.000                 |
| F3          | 1,493,000   | 0.350                  |
| F4          | 50,000,000  | 0.350                  |



### **JTAG Configuration Specifications**

| Symbol                  | Description                              | Min       | Max      | Unit |
|-------------------------|------------------------------------------|-----------|----------|------|
| t <sub>JCP</sub>        | TCK clock period                         | 30        |          | ns   |
| t <sub>JCP</sub>        | TCK clock period                         | 167 (203) |          | ns   |
| t <sub>JCH</sub>        | TCK clock high time                      | 14        |          | ns   |
| t <sub>JCL</sub>        | TCK clock low time                       | 14        |          | ns   |
| t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time                 | 2         | _        | ns   |
| t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time                 | 3         |          | ns   |
| t <sub>JPH</sub>        | JTAG port hold time                      | 5         | _        | ns   |
| t <sub>JPCO</sub>       | JTAG port clock to output                |           | 11 (204) | ns   |
| $t_{JPZX}$              | JTAG port high impedance to valid output |           | 14 (204) | ns   |
| t <sub>JPXZ</sub>       | JTAG port valid output to high impedance | —         | 14 (204) | ns   |

### Fast Passive Parallel (FPP) Configuration Timing

### DCLK-to-DATA[] Ratio (r) for FPP Configuration

FPP configuration requires a different DCLK-to-DATA[] ratio when you turn on encryption or the compression feature.

Arria V GZ Device Datasheet

**Altera Corporation** 



<sup>&</sup>lt;sup>(203)</sup> The minimum TCK clock period is 167 ns if VCCBAT is within the range 1.2V-1.5V when you perform the volatile key programming.

<sup>(204)</sup> A 1-ns adder is required for each  $V_{CCIO}$  voltage step down from 3.0 V. For example,  $t_{IPCO} = 12$  ns if  $V_{CCIO}$  of the TDO I/O bank = 2.5 V, or 13 ns if it equals 1.8 V.

### Table 2-57: FPP Timing Parameters for Arria V GZ Devices When the DCLK-to-DATA[] Ratio is >1

Use these timing parameters when you use the decompression and design security features.

| Symbol                              | Parameter                                    | Minimum                                | Maximum     | Unit |
|-------------------------------------|----------------------------------------------|----------------------------------------|-------------|------|
| t <sub>CF2CD</sub>                  | nconfig low to conf_done low                 | -                                      | 600         | ns   |
| t <sub>CF2ST0</sub>                 | nconfig low to nstatus low                   | -                                      | 600         | ns   |
| t <sub>CFG</sub>                    | nCONFIG low pulse width                      | 2                                      | _           | μs   |
| t <sub>STATUS</sub>                 | nSTATUS low pulse width                      | 268                                    | 1,506 (210) | μs   |
| t <sub>CF2ST1</sub>                 | nCONFIG high to nSTATUS high                 | —                                      | 1,506 (211) | μs   |
| t <sub>CF2CK</sub> <sup>(212)</sup> | nCONFIG high to first rising edge on DCLK    | 1,506                                  | _           | μs   |
| t <sub>ST2CK</sub> <sup>(212)</sup> | nSTATUS high to first rising edge of DCLK    | 2                                      | _           | μs   |
| t <sub>DSU</sub>                    | DATA[] setup time before rising edge on DCLK | 5.5                                    | _           | ns   |
| t <sub>DH</sub>                     | DATA[] hold time after rising edge on DCLK   | N-1/f <sub>DCLK</sub> <sup>(213)</sup> | _           | S    |
| t <sub>CH</sub>                     | DCLK high time                               | $0.45 	imes 1/f_{MAX}$                 | _           | S    |
| t <sub>CL</sub>                     | DCLK low time                                | $0.45 \times 1/f_{MAX}$                | _           | S    |
| t <sub>CLK</sub>                    | DCLK period                                  | 1/f <sub>MAX</sub>                     | _           | S    |
| £                                   | DCLK frequency (FPP ×8/×16)                  | —                                      | 125         | MHz  |
| $f_{MAX}$                           | DCLK frequency (FPP ×32)                     | -                                      | 100         | MHz  |
| t <sub>R</sub>                      | Input rise time                              | -                                      | 40          | ns   |
| t <sub>F</sub>                      | Input fall time                              | -                                      | 40          | ns   |
| t <sub>CD2UM</sub>                  | CONF_DONE high to user mode <sup>(214)</sup> | 175                                    | 437         | μs   |

<sup>(210)</sup> You can obtain this value if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width.

<sup>(211)</sup> You can obtain this value if you do not delay configuration by externally holding the nSTATUS low.

 $^{(212)}$  If nSTATUS is monitored, follow the  $t_{ST2CK}$  specification. If nSTATUS is not monitored, follow the  $t_{CF2CK}$  specification.

 $^{(213)}$  N is the DCLK-to-DATA ratio and  $f_{DCLK}$  is the DCLK frequency the system is operating.

<sup>(214)</sup> The minimum and maximum numbers apply only if you use the internal oscillator as the clock source for initializing the device.

Arria V GZ Device Datasheet

**Altera Corporation** 



#### 2-70 Remote System Upgrades Circuitry Timing Specification

### Table 2-62: Uncompressed .rbf Sizes for Arria V GZ Devices

| Variant    | Member Code | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) (223) |  |
|------------|-------------|--------------------------------|------------------------------|--|
| Arria V GZ | E1          | 137,598,880                    | 562,208                      |  |
|            | E3          | 137,598,880                    | 562,208                      |  |
|            | E5          | 213,798,880                    | 561,760                      |  |
|            | E7          | 213,798,880                    | 561,760                      |  |

### Table 2-63: Minimum Configuration Time Estimation for Arria V GZ Devices

| Variant    | Member Code | Active Serial <sup>(224)</sup> |            |                         | Fast Passive Parallel <sup>(225)</sup> |            |                         |
|------------|-------------|--------------------------------|------------|-------------------------|----------------------------------------|------------|-------------------------|
|            |             | Width                          | DCLK (MHz) | Min Config Time<br>(ms) | Width                                  | DCLK (MHz) | Min Config Time<br>(ms) |
| Arria V GZ | E1          | 4                              | 100        | 344                     | 32                                     | 100        | 43                      |
|            | E3          | 4                              | 100        | 344                     | 32                                     | 100        | 43                      |
|            | E5          | 4                              | 100        | 534                     | 32                                     | 100        | 67                      |
|            | E7          | 4                              | 100        | 534                     | 32                                     | 100        | 67                      |

### **Remote System Upgrades Circuitry Timing Specification**

### Table 2-64: Remote System Upgrade Circuitry Timing Specifications

| Parameter                                 | Minimum | Maximum | Unit |  |
|-------------------------------------------|---------|---------|------|--|
| t <sub>RU_nCONFIG</sub> <sup>(226)</sup>  | 250     | _       | ns   |  |
| t <sub>RU_nRSTIMER</sub> <sup>(227)</sup> | 250     | _       | ns   |  |

<sup>(223)</sup> The IOCSR **.rbf** size is specifically for the Configuration via Protocol (CvP) feature.

<sup>(224)</sup> DCLK frequency of 100 MHz using external CLKUSR.

(225) Max FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic.

