



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

## **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 19811                                                      |
| Number of Logic Elements/Cells | 420000                                                     |
| Total RAM Bits                 | 23625728                                                   |
| Number of I/O                  | 704                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 1.12V ~ 1.18V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                         |
| Package / Case                 | 1517-BBGA                                                  |
| Supplier Device Package        | 1517-FBGA (40x40)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5agxfb5k4f40i3n |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Transceiver Power Supply Operating Conditions**

Table 1-4: Transceiver Power Supply Operating Conditions for Arria V Devices

| Symbol                | Description                                           | Minimum <sup>(5)</sup> | Typical                 | Maximum <sup>(5)</sup> | Unit |
|-----------------------|-------------------------------------------------------|------------------------|-------------------------|------------------------|------|
| V <sub>CCA_GXBL</sub> | Transceiver high voltage power (left side)            | 2.375                  | 2.500                   | 2.625                  | V    |
| V <sub>CCA_GXBR</sub> | Transceiver high voltage power (right side)           | 2.373                  | 2.300                   | 2.023                  | V    |
| V <sub>CCR_GXBL</sub> | GX and SX speed grades—receiver power (left side)     | 1.08/1.12              | 1.1/1.15(6)             | 1.14/1.18              | V    |
| V <sub>CCR_GXBR</sub> | GX and SX speed grades—receiver power (right side)    | 1.00/1.12              | 1.1/1.13                | 1.14/1.10              | v    |
| V <sub>CCR_GXBL</sub> | GT and ST speed grades—receiver power (left side)     | 1.17                   | 1.20                    | 1.23                   | V    |
| V <sub>CCR_GXBR</sub> | GT and ST speed grades—receiver power (right side)    | 1.17                   | 1.20                    | 1.23                   | V    |
| V <sub>CCT_GXBL</sub> | GX and SX speed grades—transmitter power (left side)  | 1 00/1 12              | 1.1/1.15 <sup>(6)</sup> | 1.14/1.18              | V    |
| V <sub>CCT_GXBR</sub> | GX and SX speed grades—transmitter power (right side) | 1.08/1.12              | 1.1/1.13                | 1.14/1.10              | V    |
| V <sub>CCT_GXBL</sub> | GT and ST speed grades—transmitter power (left side)  | 1.17                   | 1.20                    | 1.23                   | V    |
| V <sub>CCT_GXBR</sub> | GT and ST speed grades—transmitter power (right side) | 1.17                   | 1.20                    |                        | V    |
| V <sub>CCH_GXBL</sub> | Transmitter output buffer power (left side)           | 1 425                  | 1 500                   | 1 575                  | V    |
| V <sub>CCH_GXBR</sub> | Transmitter output buffer power (right side)          | 1.425                  | 1.500                   | 1.575                  | V    |

<sup>(5)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

Arria V GX, GT, SX, and ST Device Datasheet

**Altera Corporation** 



<sup>(6)</sup> For data rate <= 3.2 Gbps, connect V<sub>CCR\_GXBL/R</sub>, V<sub>CCT\_GXBL/R</sub>, or V<sub>CCL\_GXBL/R</sub> to either 1.1-V or 1.15-V power supply. For data rate >3.2 Gbps, connect V<sub>CCR\_GXBL/R</sub>, V<sub>CCT\_GXBL/R</sub>, or V<sub>CCL\_GXBL/R</sub> to a 1.15-V power supply. For details, refer to the Arria V GT, GX, ST, and SX Device Family Pin Connection Guidelines.

| Symbol/Description                               | Condition                                            | Transceiver Speed Grade 4 |              | Transceiver Speed Grade 6 |     |              | Unit |        |
|--------------------------------------------------|------------------------------------------------------|---------------------------|--------------|---------------------------|-----|--------------|------|--------|
| Symbol/Description                               | Condition                                            | Min                       | Тур          | Max                       | Min | Тур          | Max  | Unit   |
| Spread-spectrum<br>modulating clock<br>frequency | PCI Express® (PCIe)                                  | 30                        | _            | 33                        | 30  | _            | 33   | kHz    |
| Spread-spectrum<br>downspread                    | PCIe                                                 | _                         | 0 to -0.5%   | _                         | _   | 0 to -0.5%   | _    | _      |
| On-chip termination resistors                    | _                                                    | _                         | 100          | _                         | _   | 100          | _    | Ω      |
| V <sub>ICM</sub> (AC coupled)                    | _                                                    | _                         | 1.1/1.15(26) | _                         | _   | 1.1/1.15(26) | _    | V      |
| V <sub>ICM</sub> (DC coupled)                    | HCSL I/O standard for<br>the PCIe reference<br>clock | 250                       | _            | 550                       | 250 | _            | 550  | mV     |
|                                                  | 10 Hz                                                | _                         | _            | -50                       | _   | _            | -50  | dBc/Hz |
|                                                  | 100 Hz                                               | _                         | _            | -80                       | _   | _            | -80  | dBc/Hz |
| Transmitter REFCLK phase                         | 1 KHz                                                | _                         | _            | -110                      | _   | _            | -110 | dBc/Hz |
| noise <sup>(27)</sup>                            | 10 KHz                                               | _                         | _            | -120                      | _   | _            | -120 | dBc/Hz |
|                                                  | 100 KHz                                              | _                         | _            | -120                      | _   | _            | -120 | dBc/Hz |
|                                                  | ≥1 MHz                                               | _                         | _            | -130                      | _   | _            | -130 | dBc/Hz |
| $R_{REF}$                                        | _                                                    | _                         | 2000 ±1%     | _                         | _   | 2000 ±1%     | _    | Ω      |



For data rate  $\leq$  3.2 Gbps, connect  $V_{CCR\_GXBL/R}$  to either 1.1-V or 1.15-V power supply. For data rate > 3.2 Gbps, connect  $V_{CCR\_GXBL/R}$  to a 1.15-V power supply. For details, refer to the Arria V GT, GX, ST, and SX Device Family Pin Connection Guidelines.

The transmitter REFCLK phase jitter is 30 ps p-p at bit error rate (BER) 10<sup>-12</sup>.

| Sumbal/Dassvintian                                                                 | Condition                 | Transceiver Speed Grade 4                     |                                  |     | Transceiver Speed Grade 6 |                                  |     | Unit |
|------------------------------------------------------------------------------------|---------------------------|-----------------------------------------------|----------------------------------|-----|---------------------------|----------------------------------|-----|------|
| Symbol/Description                                                                 | Condition                 | Min                                           | Тур                              | Max | Min                       | Тур                              | Max | Onit |
| Minimum differential eye opening at the receiver serial input pins <sup>(30)</sup> | _                         | 100                                           | _                                | _   | 100                       | _                                | _   | mV   |
| V <sub>ICM</sub> (AC coupled)                                                      | _                         | _                                             | 0.7/0.75/<br>0.8 <sup>(31)</sup> | _   | _                         | 0.7/0.75/<br>0.8 <sup>(31)</sup> | _   | mV   |
| V <sub>ICM</sub> (DC coupled)                                                      | ≤ 3.2Gbps <sup>(32)</sup> | 670                                           | 700                              | 730 | 670                       | 700                              | 730 | mV   |
|                                                                                    | 85- $\Omega$ setting      | _                                             | 85                               | _   | _                         | 85                               | _   | Ω    |
| Differential on-chip                                                               | 100- $\Omega$ setting     | _                                             | 100                              | _   | _                         | 100                              |     | Ω    |
| termination resistors                                                              | 120- $Ω$ setting          | _                                             | 120                              | _   | _                         | 120                              | _   | Ω    |
|                                                                                    | 150- $\Omega$ setting     | _                                             | 150                              | _   | _                         | 150                              | _   | Ω    |
| t <sub>LTR</sub> <sup>(33)</sup>                                                   | _                         | _                                             | _                                | 10  | _                         | _                                | 10  | μs   |
| t <sub>LTD</sub> <sup>(34)</sup>                                                   | _                         | 4                                             | _                                | _   | 4                         | _                                | _   | μs   |
| t <sub>LTD_manual</sub> (35)                                                       | _                         | 4                                             | _                                | _   | 4                         | _                                | _   | μs   |
| t <sub>LTR_LTD_manual</sub> (36)                                                   | _                         | 15                                            | _                                | _   | 15                        | _                                | _   | μs   |
| Programmable ppm detector <sup>(37)</sup>                                          | _                         | ±62.5, 100, 125, 200, 250, 300, 500, and 1000 |                                  |     |                           | ppm                              |     |      |

<sup>(30)</sup> The differential eye opening specification at the receiver input pins assumes that you have disabled the **Receiver Equalization** feature. If you enable the **Receiver Equalization** feature, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level.



The AC coupled  $V_{ICM} = 700$  mV for Arria V GX and SX in PCIe mode only. The AC coupled  $V_{ICM} = 750$  mV for Arria V GT and ST in PCIe mode only.

<sup>(32)</sup> For standard protocol compliance, use AC coupling.

<sup>(33)</sup> t<sub>LTR</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset.

<sup>(34)</sup> t<sub>LTD</sub> is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high.

t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode.

 $t_{LTR\_LTD\_manual}$  is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode.

Table 1-31: Transceiver-FPGA Fabric Interface Specifications for Arria V GT and ST Devices

| Symbol/Description                  | Transceiver S | peed Grade 3                                | Unit |  |
|-------------------------------------|---------------|---------------------------------------------|------|--|
| Symbol/Description                  | Min           | Max                                         | Onit |  |
| Interface speed (PMA direct mode)   | 50            | 153.6 <sup>(56)</sup> , 161 <sup>(57)</sup> | MHz  |  |
| Interface speed (single-width mode) | 25            | 187.5                                       | MHz  |  |
| Interface speed (double-width mode) | 25            | 163.84                                      | MHz  |  |

#### **Related Information**

- CTLE Response at Data Rates > 3.25 Gbps across Supported AC Gain and DC Gain on page 1-35
- CTLE Response at Data Rates ≤ 3.25 Gbps across Supported AC Gain and DC Gain on page 1-36

<sup>(56)</sup> The maximum frequency when core transceiver local routing is selected.

<sup>(57)</sup> The maximum frequency when core transceiver network routing (GCLK, RCLK, or PCLK) is selected.

| Quartus Prime 1st                 | Quartus Prime V <sub>OD</sub> Setting |             |             |             |             |             |              |      |
|-----------------------------------|---------------------------------------|-------------|-------------|-------------|-------------|-------------|--------------|------|
| Post Tap Pre-<br>Emphasis Setting | 10 (200 mV)                           | 20 (400 mV) | 30 (600 mV) | 35 (700 mV) | 40 (800 mV) | 45 (900 mV) | 50 (1000 mV) | Unit |
| 16                                | _                                     | _           | 9.56        | 7.73        | 6.49        | _           | _            | dB   |
| 17                                | _                                     | _           | 10.43       | 8.39        | 7.02        | _           | _            | dB   |
| 18                                | _                                     | _           | 11.23       | 9.03        | 7.52        | _           | _            | dB   |
| 19                                | _                                     | _           | 12.18       | 9.7         | 8.02        | _           | _            | dB   |
| 20                                | _                                     | _           | 13.17       | 10.34       | 8.59        | _           | _            | dB   |
| 21                                | _                                     | _           | 14.2        | 11.1        | _           | _           | _            | dB   |
| 22                                | _                                     | _           | 15.38       | 11.87       | _           | _           | _            | dB   |
| 23                                | _                                     | _           | _           | 12.67       | _           | _           | _            | dB   |
| 24                                | _                                     | _           | _           | 13.48       | _           | _           | _            | dB   |
| 25                                | _                                     | _           | _           | 14.37       | _           | _           | _            | dB   |
| 26                                | _                                     | _           | _           | _           | _           | _           | _            | dB   |
| 27                                | _                                     | _           | _           | _           | _           | _           | _            | dB   |
| 28                                | _                                     | _           | _           | _           | _           | _           | _            | dB   |
| 29                                | _                                     | _           | _           | _           | _           | _           | _            | dB   |
| 30                                | _                                     | _           | _           | _           | _           | _           | _            | dB   |
| 31                                | _                                     | _           | _           | _           | _           | _           | _            | dB   |

#### **Related Information**

**SPICE Models for Altera Devices** 

Provides the Arria V HSSI HSPICE models.

# **Transceiver Compliance Specification**

The following table lists the physical medium attachment (PMA) specification compliance of all supported protocol for Arria V GX, GT, SX, and ST devices. For more information about the protocol parameter details and compliance specifications, contact your Altera Sales Representative.



| Protocol                             | Sub-protocol      | Data Rate (Mbps) |
|--------------------------------------|-------------------|------------------|
|                                      | CPRI E6LV         | 614.4            |
|                                      | CPRI E6HV         | 614.4            |
|                                      | CPRI E6LVII       | 614.4            |
|                                      | CPRI E12LV        | 1,228.8          |
|                                      | CPRI E12HV        | 1,228.8          |
|                                      | CPRI E12LVII      | 1,228.8          |
| Common Public Radio Interface (CPRI) | CPRI E24LV        | 2,457.6          |
|                                      | CPRI E24LVII      | 2,457.6          |
|                                      | CPRI E30LV        | 3,072            |
|                                      | CPRI E30LVII      | 3,072            |
|                                      | CPRI E48LVII      | 4,915.2          |
|                                      | CPRI E60LVII      | 6,144            |
|                                      | CPRI E96LVIII(60) | 9,830.4          |
| Gbps Ethernet (GbE)                  | GbE 1250          | 1,250            |
|                                      | OBSAI 768         | 768              |
| OBSAI                                | OBSAI 1536        | 1,536            |
| OBSAI                                | OBSAI 3072        | 3,072            |
|                                      | OBSAI 6144        | 6,144            |
|                                      | SDI 270 SD        | 270              |
| Serial digital interface (SDI)       | SDI 1485 HD       | 1,485            |
|                                      | SDI 2970 3G       | 2,970            |



<sup>(60)</sup> You can achieve compliance with TX channel restriction of one HSSI channel per six-channel transceiver bank.

| Symbol                      | Parameter                                                                                                | Condition                     | Min         | Тур | Max                 | Unit     |
|-----------------------------|----------------------------------------------------------------------------------------------------------|-------------------------------|-------------|-----|---------------------|----------|
|                             |                                                                                                          | −3 speed grade                | _           | _   | 670(63)             | MHz      |
| f                           | Output frequency for external clock                                                                      | -4 speed grade                | _           | _   | 670 <sup>(63)</sup> | MHz      |
| $f_{OUT\_EXT}$              | output                                                                                                   | −5 speed grade                | _           | _   | 622(63)             | MHz      |
|                             |                                                                                                          | −6 speed grade                |             | _   | 500(63)             | MHz      |
| t <sub>OUTDUTY</sub>        | Duty cycle for external clock output (when set to 50%)                                                   | _                             | 45          | 50  | 55                  | %        |
| t <sub>FCOMP</sub>          | External feedback clock compensation time                                                                | _                             | _           | _   | 10                  | ns       |
| t <sub>DYCONFIGCLK</sub>    | Dynamic configuration clock for mgmt_clk and scanclk                                                     | _                             | _           | _   | 100                 | MHz      |
| t <sub>LOCK</sub>           | Time required to lock from end-of-<br>device configuration or deassertion of<br>areset                   | _                             | _           | _   | 1                   | ms       |
| t <sub>DLOCK</sub>          | Time required to lock dynamically (after switchover or reconfiguring any non-post-scale counters/delays) | _                             | _           | _   | 1                   | ms       |
|                             |                                                                                                          | Low                           | _           | 0.3 | _                   | MHz      |
| $f_{CLBW}$                  | PLL closed-loop bandwidth                                                                                | Medium                        | _           | 1.5 | _                   | MHz      |
|                             |                                                                                                          | High <sup>(64)</sup>          | _           | 4   | _                   | MHz      |
| t <sub>PLL_PSERR</sub>      | Accuracy of PLL phase shift                                                                              | _                             | _           | _   | ±50                 | ps       |
| t <sub>ARESET</sub>         | Minimum pulse width on the areset signal                                                                 | _                             | 10          | _   | _                   | ns       |
| <b>4</b> (65)(66)           | Input aloaly grale to grade iitter                                                                       | $F_{REF} \ge 100 \text{ MHz}$ | _           | _   | 0.15                | UI (p-p) |
| t <sub>INCCJ</sub> (65)(66) | Input clock cycle-to-cycle jitter                                                                        | F <sub>REF</sub> < 100 MHz    | <del></del> | _   | ±750                | ps (p-p) |

 $<sup>^{(64)}</sup>$  High bandwidth PLL settings are not supported in external feedback mode.



<sup>(65)</sup> A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source with jitter < 120 ps.

<sup>(66)</sup>  $F_{REF}$  is  $f_{IN}/N$ , specification applies when N = 1.

## **DSP Block Performance Specifications**

Table 1-37: DSP Block Performance Specifications for Arria V Devices

| Mode                          |                                                          |          | Performance | Unit |      |
|-------------------------------|----------------------------------------------------------|----------|-------------|------|------|
|                               | Wode                                                     | −I3, −C4 | −I5, −C5    | -C6  | Onit |
|                               | Independent 9 × 9 multiplication                         | 370      | 310         | 220  | MHz  |
|                               | Independent 18 × 19 multiplication                       | 370      | 310         | 220  | MHz  |
|                               | Independent 18 × 25 multiplication                       | 370      | 310         | 220  | MHz  |
| C                             | Independent 20 × 24 multiplication                       | 370      | 310         | 220  | MHz  |
| Block                         | Independent 27 × 27 multiplication                       | 310      | 250         | 200  | MHz  |
|                               | Two 18 × 19 multiplier adder mode                        | 370      | 310         | 220  | MHz  |
|                               | $18 \times 18$ multiplier added summed with 36-bit input | 370      | 310         | 220  | MHz  |
| Modes using Two<br>DSP Blocks | Complex 18 × 19 multiplication                           | 370      | 310         | 220  | MHz  |

# **Memory Block Performance Specifications**

To achieve the maximum memory block performance, use a memory block clock that comes through global clock routing from an on-chip PLL and set to 50% output duty cycle. Use the Quartus Prime software to report timing for the memory block clocking schemes.

When you use the error detection cyclical redundancy check (CRC) feature, there is no degradation in  $f_{MAX}$ .



# **FPP Configuration Timing**

## DCLK-to-DATA[] Ratio (r) for FPP Configuration

Fast passive parallel (FPP) configuration requires a different DCLK-to-DATA[] ratio when you turn on encryption or the compression feature.

Depending on the DCLK-to-DATA[] ratio, the host must send a DCLK frequency that is r times the DATA[] rate in byte per second (Bps) or word per second (Wps). For example, in FPP ×16 where the r is 2, the DCLK frequency must be 2 times the DATA[] rate in Wps.

Table 1-65: DCLK-to-DATA[] Ratio for Arria V Devices

| Configuration Scheme | Encryption | Compression | DCLK-to-DATA[] Ratio (r) |
|----------------------|------------|-------------|--------------------------|
|                      | Off        | Off         | 1                        |
| FPP (8-bit wide)     | On         | Off         | 1                        |
| TTT (o-bit wide)     | Off        | On          | 2                        |
|                      | On         | On          | 2                        |
|                      | Off        | Off         | 1                        |
| FPP (16-bit wide)    | On         | Off         | 2                        |
| i'rr (10-bit wide)   | Off        | On          | 4                        |
|                      | On         | On          | 4                        |

## FPP Configuration Timing when DCLK-to-DATA[] = 1

When you enable decompression or the design security feature, the DCLK-to-DATA[] ratio varies for FPP ×8 and FPP ×16. For the respective DCLK-to-DATA[] ratio, refer to the DCLK-to-DATA[] Ratio for Arria V Devices table.

Table 1-66: FPP Timing Parameters When DCLK-to-DATA[] Ratio is 1 for Arria V Devices

| Symbol              | Parameter                    | Minimum | Maximum | Unit |
|---------------------|------------------------------|---------|---------|------|
| $t_{CF2CD}$         | nconfig low to conf_done low | _       | 600     | ns   |
| t <sub>CF2ST0</sub> | nconfig low to nstatus low   | _       | 600     | ns   |
| t <sub>CFG</sub>    | nCONFIG low pulse width      | 2       | _       | μs   |

Arria V GX, GT, SX, and ST Device Datasheet

**Altera Corporation** 



| Variant    | Member Code | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) |
|------------|-------------|--------------------------------|------------------------|
|            | A1          | 71,015,712                     | 439,960                |
|            | A3          | 71,015,712                     | 439,960                |
|            | A5          | 101,740,800                    | 446,360                |
| Arria V GX | A7          | 101,740,800                    | 446,360                |
| Allia V GA | B1          | 137,785,088                    | 457,368                |
|            | В3          | 137,785,088                    | 457,368                |
|            | B5          | 185,915,808                    | 463,128                |
|            | B7          | 185,915,808                    | 463,128                |
|            | C3          | 71,015,712                     | 439,960                |
| Arria V GT | C7          | 101,740,800                    | 446,360                |
| Ailia V G1 | D3          | 137,785,088                    | 457,368                |
|            | D7          | 185,915,808                    | 463,128                |
| Arria V SX | В3          | 185,903,680                    | 450,968                |
| Airia V SA | B5          | 185,903,680                    | 450,968                |
| Arria V ST | D3          | 185,903,680                    | 450,968                |
| 7111a V 31 | D5          | 185,903,680                    | 450,968                |

# **Minimum Configuration Time Estimation**

# Table 1-73: Minimum Configuration Time Estimation for Arria V Devices

The estimated values are based on the configuration .rbf sizes in Uncompressed .rbf Sizes for Arria V Devices table.





Arria V GX, GT, SX, and ST Device Datasheet

**Altera Corporation** 



| Date          | Version            | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|---------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| December 2015 | Version 2015.12.16 | <ul> <li>Updated Quad Serial Peripheral Interface (SPI) Flash Timing Requirements for Arria V Devices table.</li> <li>Updated F<sub>clk</sub>, T<sub>dutycycle</sub>, and T<sub>dssfrst</sub> specifications.</li> <li>Added T<sub>qspi_clk</sub>, T<sub>din_start</sub>, and T<sub>din_end</sub> specifications.</li> <li>Removed T<sub>dinmax</sub> specification for T<sub>clk</sub> to 16.67 ns and removed the maximum specification in SPI Master Timing Requirements for Arria V Devices table.</li> <li>Updated Secure Digital (SD)/MultiMediaCard (MMC) Timing Requirements for Arria V Devices table.</li> <li>Updated T<sub>clk</sub> to T<sub>sdmmc_clk_out</sub> symbol.</li> <li>Updated T<sub>sdmmc_clk_out</sub> and T<sub>d</sub> specifications.</li> <li>Added T<sub>sdmmc_clk_out</sub> and T<sub>h</sub> specifications.</li> <li>Removed T<sub>dinmax</sub> specifications.</li> <li>Updated the following diagrams:</li> <li>Quad SPI Flash Timing Diagram</li> <li>Updated configuration .rbf sizes for Arria V devices.</li> </ul> |
|               |                    | Changed instances of Quartus II to Quartus Prime.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

| Date          | Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| July 2014     | 3.8     | <ul> <li>Added a note in Table 3, Table 4, and Table 5: The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.</li> <li>Updated V<sub>CC_HPS</sub> specification in Table 5.</li> <li>Added a note in Table 19: Differential inputs are powered by V<sub>CCPD</sub> which requires 2.5 V.</li> <li>Updated "Minimum differential eye opening at the receiver serial input pins" specification in Table 20 and Table 21.</li> <li>Updated description in "HPS PLL Specifications" section.</li> <li>Updated VCO range maximum specification in Table 39.</li> <li>Updated T<sub>d</sub> and T<sub>h</sub> specifications in Table 45.</li> <li>Added T<sub>h</sub> specification in Table 47 and Figure 13.</li> <li>Updated a note in Figure 20, Figure 21, and Figure 23 as follows: Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required.</li> <li>Removed "Remote update only in AS mode" specification in Table 58.</li> <li>Added DCLK device initialization clock source specification in Table 60.</li> <li>Added description in "Configuration Files" section: The IOCSR .rbf size is specifically for the Configuration via Protocol (CvP) feature.</li> <li>Removed f<sub>MAX_RU_CLK</sub> specification in Table 63.</li> </ul> |
| February 2014 | 3.7     | $ \begin{array}{ll} \bullet & \mbox{Updated $V_{CCRSTCLK\_HPS}$ maximum specification in Table 1.} \\ \bullet & \mbox{Added $V_{CC\_AUX\_SHARED}$ specification in Table 1.} \end{array} $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| December 2013 | 3.6     | <ul> <li>Added "HPS PLL Specifications".</li> <li>Added Table 24, Table 39, and Table 40.</li> <li>Updated Table 1, Table 3, Table 5, Table 19, Table 20, Table 21, Table 38, Table 41, Table 42, Table 43, Table 44, Table 45, Table 46, Table 47, Table 48, Table 49, Table 50, Table 51, Table 55, Table 56, and Table 59.</li> <li>Updated Figure 7, Figure 13, Figure 15, Figure 16, and Figure 19.</li> <li>Removed table: GPIO Pulse Width for Arria V Devices.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |



| Date        | Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| August 2013 | 3.5     | <ul><li>Removed "Pending silicon characterization" note in Table 29.</li><li>Updated Table 25.</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| August 2013 | 3.4     | <ul> <li>Removed Preliminary tags for Table 1, Table 2, Table 3, Table 4, Table 5, Table 6, Table 7, Table 9, Table 12, Table 13, Table 14, Table 15, Table 16, Table 17, Table 18, Table 19, Table 20, Table 21, Table 22, Table 23, Table 24, Table 25, Table 26, Table 27, Table 28, Table 29, Table 30, Table 31, Table 35, Table 36, Table 51, Table 53, Table 54, Table 55, Table 56, Table 57, Table 60, Table 62, and Table 64.</li> <li>Updated Table 1, Table 3, Table 11, Table 19, Table 20, Table 21, Table 22, Table 25, and Table 29.</li> </ul> |
| June 2013   | 3.3     | Updated Table 20, Table 21, Table 25, and Table 38.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| May 2013    | 3.2     | <ul> <li>Added Table 37.</li> <li>Updated Figure 8, Figure 9, Figure 20, Figure 22, and Figure 23.</li> <li>Updated Table 1, Table 5, Table 10, Table 13, Table 19, Table 20, Table 21, Table 23, Table 29, Table 39, Table 40, Table 46, Table 56, Table 57, Table 60, and Table 64.</li> <li>Updated industrial junction temperature range for -I3 speed grade in "PLL Specifications" section.</li> </ul>                                                                                                                                                    |
| March 2013  | 3.1     | <ul> <li>Added HPS reset information in the "HPS Specifications" section.</li> <li>Added Table 60.</li> <li>Updated Table 1, Table 3, Table 17, Table 20, Table 29, and Table 59.</li> <li>Updated Figure 21.</li> </ul>                                                                                                                                                                                                                                                                                                                                        |

Arria V GX, GT, SX, and ST Device Datasheet





| Date          | Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| November 2012 | 3.0     | <ul> <li>Updated Table 2, Table 4, Table 9, Table 14, Table 16, Table 17, Table 20, Table 21, Table 25, Table 29, Table 36, Table 56, Table 57, and Table 60.</li> <li>Removed table: Transceiver Block Jitter Specifications for Arria V Devices.</li> <li>Added HPS information: <ul> <li>Added "HPS Specifications" section.</li> <li>Added Table 38, Table 39, Table 40, Table 41, Table 42, Table 43, Table 44, Table 45, Table 46, Table 47, Table 48, Table 49, and Table 50.</li> <li>Added Figure 7, Figure 8, Figure 9, Figure 10, Figure 11, Figure 12, Figure 13, Figure 14, Figure 15, Figure 16, Figure 17, Figure 18, and Figure 19.</li> <li>Updated Table 3 and Table 5.</li> </ul> </li> </ul> |
| October 2012  | 2.4     | <ul> <li>Updated Arria V GX V<sub>CCR_GXBL/R</sub>, V<sub>CCT_GXBL/R</sub>, and V<sub>CCL_GXBL/R</sub> minimum and maximum values, and data rate in Table 4.</li> <li>Added receiver V<sub>ICM</sub> (AC coupled) and V<sub>ICM</sub> (DC coupled) values, and transmitter V<sub>OCM</sub> (AC coupled) and V<sub>OCM</sub> (DC coupled) values in Table 20 and Table 21.</li> </ul>                                                                                                                                                                                                                                                                                                                             |
| August 2012   | 2.3     | Updated the SERDES factor condition in Table 30.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| July 2012     | 2.2     | <ul> <li>Updated the maximum voltage for V<sub>I</sub> (DC input voltage) in Table 1.</li> <li>Updated Table 20 to include the Arria V GX -I3 speed grade.</li> <li>Updated the minimum value of the fixedclk clock frequency in Table 20 and Table 21.</li> <li>Updated the SERDES factor condition in Table 30.</li> <li>Updated Table 50 to include the IOE programmable delay settings for the Arria V GX -I3 speed grade.</li> </ul>                                                                                                                                                                                                                                                                        |
| June 2012     | 2.1     | Updated $V_{CCR\_GXBL/R}$ , $V_{CCT\_GXBL/R}$ , and $V_{CCL\_GXBL/R}$ values in Table 4.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |



| Symbol                      | Description                                         | Minimum <sup>(118)</sup> | Typical | Maximum <sup>(118)</sup> | Unit |
|-----------------------------|-----------------------------------------------------|--------------------------|---------|--------------------------|------|
| V <sub>CCR_GXBL</sub> (121) |                                                     | 0.82                     | 0.85    | 0.88                     |      |
|                             | Receiver analog power supply (left side)            | 0.97                     | 1.0     | 1.03                     | V    |
|                             |                                                     | 1.03                     | 1.05    | 1.07                     |      |
|                             |                                                     | 0.82                     | 0.85    | 0.88                     |      |
| $V_{CCR\_GXBR}^{(121)}$     | Receiver analog power supply (right side)           | 0.97                     | 1.0     | 1.03                     | V    |
|                             |                                                     | 1.03                     | 1.05    | 1.07                     |      |
|                             |                                                     | 0.82                     | 0.85    | 0.88                     | V    |
| $V_{CCT\_GXBL}^{(121)}$     | Transmitter analog power supply (left side)         | 0.97                     | 1.0     | 1.03                     |      |
|                             |                                                     | 1.03                     | 1.05    | 1.07                     |      |
|                             |                                                     | 0.82                     | 0.85    | 0.88                     |      |
| $V_{CCT\_GXBR}^{(121)}$     | Transmitter analog power supply (right side)        | 0.97                     | 1.0     | 1.03                     | V    |
|                             |                                                     | 1.03                     | 1.05    | 1.07                     |      |
| V <sub>CCH_GXBL</sub>       | Transmitter output buffer power supply (left side)  | 1.425                    | 1.5     | 1.575                    | V    |
| V <sub>CCH_GXBR</sub>       | Transmitter output buffer power supply (right side) | 1.425                    | 1.5     | 1.575                    | V    |



<sup>(118)</sup> This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

<sup>(121)</sup> This supply must be connected to 1.0 V if the transceiver is configured at a data rate > 6.5 Gbps, and to 1.05 V if configured at a data rate > 10.3 Gbps when DFE is used. For data rate up to 6.5 Gbps, you can connect this supply to 0.85 V.

| Symbol                                                                                       | Description                                                                                                                        | Conditions                                    | Calibration Accuracy |               | Unit  |  |
|----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|----------------------|---------------|-------|--|
| Syllibol                                                                                     | Description                                                                                                                        | Conditions                                    | C3, I3L              | C4, I4        | Offic |  |
| 25- $\Omega$ R <sub>S</sub>                                                                  | Internal series termination with calibration (25- $\Omega$ setting)                                                                | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 V | ±15                  | ±15           | %     |  |
| 50-Ω R <sub>S</sub>                                                                          | Internal series termination with calibration (50- $\Omega$ setting)                                                                | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 V | ±15                  | ±15           | %     |  |
| 34-Ω and 40-Ω $R_{S}$                                                                        | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting)                                               | V <sub>CCIO</sub> = 1.5, 1.35, 1.25, 1.2 V    | ±15                  | ±15           | %     |  |
| $48$ - $\Omega$ , $60$ - $\Omega$ , $80$ - $\Omega$ , and $240$ - $\Omega$ R <sub>S</sub>    | Internal series termination with calibration (48- $\Omega$ , 60- $\Omega$ , 80- $\Omega$ , and 240- $\Omega$ setting)              | V <sub>CCIO</sub> = 1.2 V                     | ±15                  | ±15           | %     |  |
| 50-Ω R <sub>T</sub>                                                                          | Internal parallel termination with calibration (50- $\Omega$ setting)                                                              | V <sub>CCIO</sub> = 2.5, 1.8, 1.5, 1.2 V      | -10 to +40           | -10 to<br>+40 | %     |  |
| 20- $\Omega$ , 30- $\Omega$ , 40- $\Omega$ , 60- $\Omega$ , and 120- $\Omega$ R <sub>T</sub> | Internal parallel termination with calibration ( $20-\Omega$ , $30-\Omega$ , $40-\Omega$ , $60-\Omega$ , and $120-\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35, 1.25 V         | -10 to +40           | -10 to<br>+40 | %     |  |
| 60- $\Omega$ and 120- $\Omega$ R <sub>T</sub>                                                | Internal parallel termination with calibration (60- $\Omega$ and 120- $\Omega$ setting)                                            | V <sub>CCIO</sub> = 1.2                       | -10 to +40           | -10 to<br>+40 | %     |  |
| 25-Ω R <sub>S_left_shift</sub>                                                               | Internal left shift series termination with calibration (25- $\Omega$ R <sub>S_left_shift</sub> setting)                           | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 V | ±15                  | ±15           | %     |  |

# Table 2-11: OCT Without Calibration Resistance Tolerance Specifications for Arria V GZ Devices

| Symbol                                      | Description                                                            | Conditions                        | Resistance | Unit   |       |
|---------------------------------------------|------------------------------------------------------------------------|-----------------------------------|------------|--------|-------|
| Symbol                                      | Description                                                            | Conditions                        | C3, I3L    | C4, I4 | Offic |
| 25- $\Omega$ R, 50- $\Omega$ R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0 and 2.5 V | ±40        | ±40    | %     |



| Symbol/Description                                 | Conditions Transce          |     | ceiver Speed Grade 2 |      | Transceiver Speed Grade 3 |          |      | Unit     |
|----------------------------------------------------|-----------------------------|-----|----------------------|------|---------------------------|----------|------|----------|
| Symbol/Description                                 | Conditions                  | Min | Тур                  | Max  | Min                       | Тур      | Max  | Onit     |
|                                                    | 100 Hz                      | _   | _                    | -70  | _                         | _        | -70  | dBc/Hz   |
|                                                    | 1 kHz                       | _   | _                    | -90  | _                         | _        | -90  | dBc/Hz   |
| Transmitter REFCLK Phase<br>Noise (622 MHz) (141)  | 10 kHz                      | _   | _                    | -100 | _                         | _        | -100 | dBc/Hz   |
| 1,000 (022 11112)                                  | 100 kHz                     | _   | _                    | -110 | _                         | _        | -110 | dBc/Hz   |
|                                                    | ≥1 MHz                      | _   | _                    | -120 | _                         | _        | -120 | dBc/Hz   |
| Transmitter REFCLK Phase<br>Jitter (100 MHz) (142) | 10 kHz to 1.5 MHz<br>(PCIe) | _   | _                    | 3    | _                         | _        | 3    | ps (rms) |
| R <sub>REF</sub>                                   | _                           | _   | 1800 ±1%             | _    | _                         | 1800 ±1% | _    | Ω        |

#### **Related Information**

#### Arria V Device Overview

For more information about device ordering codes.

### **Transceiver Clocks**

## Table 2-23: Transceiver Clocks Specifications for Arria V GZ Devices

Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the *Arria V Device Overview*.



To calculate the REFCLK phase noise requirement at frequencies other than 622 MHz, use the following formula: REFCLK phase noise at f(MHz) = REFCLK phase noise at

To calculate the REFCLK rms phase jitter requirement for PCIe at reference clock frequencies other than 100 MHz, use the following formula: REFCLK rms phase jitter at f(MHz) = REFCLK rms phase jitter at  $100 MHz \times 100/f$ .

# **DLL Range Specifications**

## Table 2-47: DLL Range Specifications for Arria V GZ Devices

Arria V GZ devices support memory interface frequencies lower than 300 MHz, although the reference clock that feeds the DLL must be at least 300 MHz. To support interfaces below 300 MHz, multiply the reference clock feeding the DLL to ensure the frequency is within the supported range of the DLL.

| Parameter                     | C3, I3L   | C4, I4    | Unit |  |
|-------------------------------|-----------|-----------|------|--|
| DLL operating frequency range | 300 – 890 | 300 – 890 | MHz  |  |

## **DQS Logic Block Specifications**

## Table 2-48: DQS Phase Offset Delay Per Setting for Arria V GZ Devices

The typical value equals the average of the minimum and maximum values.

The delay settings are linear with a cumulative delay variation of 40 ps for all speed grades. For example, when using a -3 speed grade and applying a 10-phase offset setting to a 90° phase shift at 400 MHz, the expected average cumulative delay is  $[625 \text{ ps} + (10 \times 11 \text{ ps}) \pm 20 \text{ ps}] = 735 \text{ ps} \pm 20 \text{ ps}$ .

| Speed Grade | Min | Max | Unit |  |
|-------------|-----|-----|------|--|
| C3, I3L     | 8   | 15  | ps   |  |
| C4, I4      | 8   | 16  | ps   |  |

## Table 2-49: DQS Phase Shift Error Specification for DLL-Delayed Clock (t<sub>DOS PSERR</sub>) for Arria V GZ Devices

This error specification is the absolute maximum and minimum error. For example, skew on three DQS delay buffers in a -3 speed grade is  $\pm 84$  ps or  $\pm 42$  ps.

| Number of DQS Delay Buffers | C3, I3L | C4, I4 | Unit |
|-----------------------------|---------|--------|------|
| 1                           | 30      | 32     | ps   |
| 2                           | 60      | 64     | ps   |
| 3                           | 90      | 96     | ps   |



# **Duty Cycle Distortion (DCD) Specifications**

#### Table 2-52: Worst-Case DCD on Arria V GZ I/O Pins

The DCD numbers do not cover the core clock network.

| Symbol            | С   | 3, I3L | C   | Unit |       |
|-------------------|-----|--------|-----|------|-------|
|                   | Min | Max    | Min | Max  | Offic |
| Output Duty Cycle | 45  | 55     | 45  | 55   | %     |

# **Configuration Specification**

# **POR Specifications**

## Table 2-53: Fast and Standard POR Delay Specification for Arria V GZ Devices

Select the POR delay based on the MSEL setting as described in the "Configuration Schemes for Arria V Devices" table in the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter.

| POR Delay | Minimum (ms) | Maximum (ms) |
|-----------|--------------|--------------|
| Fast      | 4            | 12 (202)     |
| Standard  | 100          | 300          |

#### **Related Information**

Configuration, Design Security, and Remote System Upgrades in Arria V Devices

Altera Corporation Arria V GZ Device Datasheet



<sup>(202)</sup> The maximum pulse width of the fast POR delay is 12 ms, providing enough time for the PCIe hard IP to initialize after the POR trip.