# E·XFL

### Intel - 5AGXFB7K4F40I3N Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 23780                                                      |
| Number of Logic Elements/Cells | 504000                                                     |
| Total RAM Bits                 | 27695104                                                   |
| Number of I/O                  | 704                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 1.12V ~ 1.18V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                         |
| Package / Case                 | 1517-BBGA                                                  |
| Supplier Device Package        | 1517-FBGA (40x40)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5agxfb7k4f40i3n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



| Operating Conditions<br>Switching Characteristics<br>Transceiver Performance Specifications<br>Core Performance Specifications<br>Periphery Performance<br>Configuration Specification<br>POR Specifications<br>JTAG Configuration Specifications<br>Fast Passive Parallel (FPP) Configuration Timing<br>Active Serial Configuration Timing | 2-1  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| Switching Characteristics                                                                                                                                                                                                                                                                                                                   | 2-21 |
| Transceiver Performance Specifications                                                                                                                                                                                                                                                                                                      |      |
| Core Performance Specifications                                                                                                                                                                                                                                                                                                             | 2-37 |
| Periphery Performance                                                                                                                                                                                                                                                                                                                       |      |
| Configuration Specification                                                                                                                                                                                                                                                                                                                 | 2-56 |
| POR Specifications                                                                                                                                                                                                                                                                                                                          | 2-56 |
| JTAG Configuration Specifications                                                                                                                                                                                                                                                                                                           |      |
| Fast Passive Parallel (FPP) Configuration Timing                                                                                                                                                                                                                                                                                            |      |
| Active Serial Configuration Timing<br>Passive Serial Configuration Timing                                                                                                                                                                                                                                                                   |      |
| Passive Serial Configuration Timing                                                                                                                                                                                                                                                                                                         | 2-67 |
| Initialization                                                                                                                                                                                                                                                                                                                              |      |
| Initialization                                                                                                                                                                                                                                                                                                                              |      |
| Remote System Upgrades Circuitry Timing Specification                                                                                                                                                                                                                                                                                       | 2-70 |
| User Watchdog Internal Oscillator Frequency Specification                                                                                                                                                                                                                                                                                   | 2-71 |
| I/O Timing                                                                                                                                                                                                                                                                                                                                  | 2-71 |
| Programmable IOE Delay                                                                                                                                                                                                                                                                                                                      | 2-72 |
| Programmable Output Buffer Delay                                                                                                                                                                                                                                                                                                            |      |
| Glossary                                                                                                                                                                                                                                                                                                                                    | 2-73 |
| Programmable Output Buffer Delay<br>Glossary<br>Document Revision History                                                                                                                                                                                                                                                                   | 2-78 |

## Arria V GX, GT, SX, and ST Device Datasheet



This datasheet describes the electrical characteristics, switching characteristics, configuration specifications, and I/O timing for Arria® V devices.

Arria V devices are offered in commercial and industrial grades. Commercial devices are offered in -C4 (fastest), -C5, and -C6 speed grades. Industrial grade devices are offered in the -I3 and -I5 speed grades.

#### **Related Information**

#### Arria V Device Overview

Provides more information about the densities and packages of devices in the Arria V family.

### **Electrical Characteristics**

The following sections describe the operating conditions and power consumption of Arria V devices.

### **Operating Conditions**

Arria V devices are rated according to a set of defined parameters. To maintain the highest possible performance and reliability of the Arria V devices, you must consider the operating requirements described in this section.

### **Absolute Maximum Ratings**

This section defines the maximum operating conditions for Arria V devices. The values are based on experiments conducted with the devices and theoretical modeling of breakdown and damage mechanisms.

The functional operation of the device is not implied for these conditions.

<sup>©</sup> 2017 Intel Corporation. All rights reserved. Intel, the Intel logo, Altera, Arria, Cyclone, Enpirion, MAX, NIOS, Quartus and Stratix words and logos are trademarks of Intel Corporation in the US and/or other countries. Other marks and brands may be claimed as the property of others. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.





| Sumbol/Decovintion                                                                       | Condition                     | Transc                                        | Transceiver Speed Grade 4        |     |     | eiver Speed G                    | Unit |      |
|------------------------------------------------------------------------------------------|-------------------------------|-----------------------------------------------|----------------------------------|-----|-----|----------------------------------|------|------|
| Symbol/Description                                                                       | Condition                     | Min                                           | Тур                              | Max | Min | Тур                              | Max  | Onit |
| Minimum differential eye<br>opening at the receiver<br>serial input pins <sup>(30)</sup> | _                             | 100                                           | _                                | _   | 100 | _                                | _    | mV   |
| V <sub>ICM</sub> (AC coupled)                                                            | _                             | _                                             | 0.7/0.75/<br>0.8 <sup>(31)</sup> | _   | _   | 0.7/0.75/<br>0.8 <sup>(31)</sup> |      | mV   |
| V <sub>ICM</sub> (DC coupled)                                                            | $\leq 3.2 \text{Gbps}^{(32)}$ | 670                                           | 700                              | 730 | 670 | 700                              | 730  | mV   |
|                                                                                          | 85- $\Omega$ setting          |                                               | 85                               | —   |     | 85                               | _    | Ω    |
| Differential on-chip                                                                     | 100- $\Omega$ setting         |                                               | 100                              | _   |     | 100                              |      | Ω    |
| termination resistors                                                                    | 120-Ω setting                 |                                               | 120                              | —   |     | 120                              |      | Ω    |
|                                                                                          | 150-Ω setting                 |                                               | 150                              | _   |     | 150                              |      | Ω    |
| t <sub>LTR</sub> <sup>(33)</sup>                                                         |                               | _                                             | _                                | 10  | _   | _                                | 10   | μs   |
| $t_{LTD}^{(34)}$                                                                         | _                             | 4                                             | _                                | _   | 4   | _                                | _    | μs   |
| t <sub>LTD_manual</sub> <sup>(35)</sup>                                                  | _                             | 4                                             | _                                | —   | 4   | _                                | _    | μs   |
| t <sub>LTR_LTD_manual</sub> <sup>(36)</sup>                                              |                               | 15                                            | _                                |     | 15  |                                  |      | μs   |
| Programmable ppm<br>detector <sup>(37)</sup>                                             | _                             | ±62.5, 100, 125, 200, 250, 300, 500, and 1000 |                                  |     |     |                                  |      | ppm  |

<sup>(30)</sup> The differential eye opening specification at the receiver input pins assumes that you have disabled the **Receiver Equalization** feature. If you enable the **Receiver Equalization** feature, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level.

(31) The AC coupled  $V_{ICM} = 700 \text{ mV}$  for Arria V GX and SX in PCIe mode only. The AC coupled  $V_{ICM} = 750 \text{ mV}$  for Arria V GT and ST in PCIe mode only.

<sup>(32)</sup> For standard protocol compliance, use AC coupling.

 $^{(33)}$  t<sub>LTR</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset.

 $^{(34)}$  t<sub>LTD</sub> is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high.

 $^{(35)}$  t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode.

 $t_{\text{LTR\_LTD\_manual}}$  is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode.



### CTLE Response at Data Rates ≤ 3.25 Gbps across Supported AC Gain and DC Gain

### Figure 1-3: CTLE Response at Data Rates ≤ 3.25 Gbps across Supported AC Gain and DC Gain for Arria V GX, GT, SX, and ST Devices





| Protocol                             | Sub-protocol                  | Data Rate (Mbps) |
|--------------------------------------|-------------------------------|------------------|
|                                      | CPRI E6LV                     | 614.4            |
|                                      | CPRI E6HV                     | 614.4            |
|                                      | CPRI E6LVII                   | 614.4            |
|                                      | CPRI E12LV                    | 1,228.8          |
|                                      | CPRI E12HV                    | 1,228.8          |
|                                      | CPRI E12LVII                  | 1,228.8          |
| Common Public Radio Interface (CPRI) | CPRI E24LV                    | 2,457.6          |
|                                      | CPRI E24LVII                  | 2,457.6          |
|                                      | CPRI E30LV                    | 3,072            |
|                                      | CPRI E30LVII                  | 3,072            |
|                                      | CPRI E48LVII                  | 4,915.2          |
|                                      | CPRI E60LVII                  | 6,144            |
|                                      | CPRI E96LVIII <sup>(60)</sup> | 9,830.4          |
| Gbps Ethernet (GbE)                  | GbE 1250                      | 1,250            |
|                                      | OBSAI 768                     | 768              |
| OBSAI                                | OBSAI 1536                    | 1,536            |
| OBSAI                                | OBSAI 3072                    | 3,072            |
|                                      | OBSAI 6144                    | 6,144            |
|                                      | SDI 270 SD                    | 270              |
| Serial digital interface (SDI)       | SDI 1485 HD                   | 1,485            |
|                                      | SDI 2970 3G                   | 2,970            |



<sup>&</sup>lt;sup>(60)</sup> You can achieve compliance with TX channel restriction of one HSSI channel per six-channel transceiver bank.

### DSP Block Performance Specifications

| Mode —                        |                                                              |     | Performance | Unit |      |
|-------------------------------|--------------------------------------------------------------|-----|-------------|------|------|
|                               | moue                                                         |     | -I5, -C5    | -C6  | Onit |
|                               | Independent $9 \times 9$ multiplication                      | 370 | 310         | 220  | MHz  |
|                               | Independent $18 \times 19$ multiplication                    | 370 | 310         | 220  | MHz  |
|                               | Independent 18 × 25 multiplication                           | 370 | 310         | 220  | MHz  |
| Modes using One DSP           | Independent $20 \times 24$ multiplication                    | 370 | 310         | 220  | MHz  |
| Block                         | Independent $27 \times 27$ multiplication                    | 310 | 250         | 200  | MHz  |
|                               | Two $18 \times 19$ multiplier adder mode                     | 370 | 310         | 220  | MHz  |
|                               | $18 \times 18$ multiplier added summed with 36-<br>bit input | 370 | 310         | 220  | MHz  |
| Modes using Two<br>DSP Blocks | Complex 18 × 19 multiplication                               | 370 | 310         | 220  | MHz  |

### Memory Block Performance Specifications

To achieve the maximum memory block performance, use a memory block clock that comes through global clock routing from an on-chip PLL and set to 50% output duty cycle. Use the Quartus Prime software to report timing for the memory block clocking schemes.

When you use the error detection cyclical redundancy check (CRC) feature, there is no degradation in  $f_{MAX}$ .

Arria V GX, GT, SX, and ST Device Datasheet



| Symbol                                                                                                           | Condition                                                                                    | Condition –I3, –C4 |     | –I5, –C5 |     |     | -C6  |     |     | Unit |      |
|------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|--------------------|-----|----------|-----|-----|------|-----|-----|------|------|
| Symbol                                                                                                           | Condition                                                                                    | Min                | Тур | Max      | Min | Тур | Мах  | Min | Тур | Max  | Unit |
| t <sub>x Jitter</sub> -Emulated<br>Differential I/O<br>Standards with Three                                      | Total Jitter for Data<br>Rate 600 Mbps – 1.25<br>Gbps                                        | _                  | -   | 260      |     | _   | 300  | _   | _   | 350  | ps   |
| External Output Resistor<br>Network                                                                              | Total Jitter for Data<br>Rate < 600 Mbps                                                     | —                  | _   | 0.16     |     | _   | 0.18 | _   |     | 0.21 | UI   |
| t <sub>x Jitter</sub> -Emulated<br>Differential I/O<br>Standards with One<br>External Output<br>Resistor Network | _                                                                                            |                    |     | 0.15     |     |     | 0.15 |     |     | 0.15 | UI   |
| t <sub>DUTY</sub>                                                                                                | TX output clock duty<br>cycle for both True<br>and Emulated<br>Differential I/O<br>Standards | 45                 | 50  | 55       | 45  | 50  | 55   | 45  | 50  | 55   | %    |
|                                                                                                                  | True Differential I/O<br>Standards <sup>(82)</sup>                                           | _                  | _   | 160      |     |     | 180  | _   |     | 200  | ps   |
| t <sub>RISE</sub> and t <sub>FALL</sub>                                                                          | Emulated Differential<br>I/O Standards with<br>Three External Output<br>Resistor Network     | _                  |     | 250      |     |     | 250  |     |     | 300  | ps   |
|                                                                                                                  | Emulated Differential<br>I/O Standards with<br>One External Output<br>Resistor Network       |                    |     | 500      |     | _   | 500  |     |     | 500  | ps   |



 $<sup>^{(82)}\,</sup>$  This applies to default pre-emphasis and  $V_{OD}$  settings only.

|                  | Symbol                                                    |                                                         |      | -I3, -C4 |       | –I5, –C5 |     |       | -C6  |     |       | Unit |
|------------------|-----------------------------------------------------------|---------------------------------------------------------|------|----------|-------|----------|-----|-------|------|-----|-------|------|
|                  | Symbol                                                    | Condition                                               | Min  | Тур      | Max   | Min      | Тур | Мах   | Min  | Тур | Max   | Onit |
|                  | TCCS                                                      | True Differential I/O<br>Standards                      | _    | _        | 150   | _        | _   | 150   | _    | _   | 150   | ps   |
|                  | 1003                                                      | Emulated Differential<br>I/O Standards                  | _    | _        | 300   | _        | _   | 300   |      | _   | 300   | ps   |
|                  | True Differential I/O<br>Standards - f <sub>HSDRDPA</sub> | SERDES factor J =3 to $10^{(76)}$                       | 150  |          | 1250  | 150      | _   | 1250  | 150  |     | 1050  | Mbps |
|                  | (data rate)                                               | SERDES factor $J \ge 8$<br>with DPA <sup>(76)(78)</sup> | 150  |          | 1600  | 150      | _   | 1500  | 150  | _   | 1250  | Mbps |
| Receiver         |                                                           | SERDES factor J = 3<br>to 10                            | (77) | _        | (83)  | (77)     | _   | (83)  | (77) | _   | (83)  | Mbps |
|                  | f <sub>HSDR</sub> (data rate)                             | SERDES factor J = 1<br>to 2, uses DDR<br>registers      | (77) |          | (79)  | (77)     |     | (79)  | (77) |     | (79)  | Mbps |
| DPA Mode         | DPA run length                                            | _                                                       | —    | _        | 10000 | _        | _   | 10000 | _    | _   | 10000 | UI   |
| Soft-CDR<br>Mode | Soft-CDR ppm tolerance                                    | _                                                       | _    | _        | 300   | _        | _   | 300   | _    | _   | 300   | ±ppm |
| Non-DPA<br>Mode  | Sampling Window                                           | _                                                       |      | _        | 300   | _        | _   | 300   |      | _   | 300   | ps   |

Arria V GX, GT, SX, and ST Device Datasheet



<sup>&</sup>lt;sup>(83)</sup> You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported.

### Figure 1-11: SD/MMC Timing Diagram



#### **Related Information**

**Booting and Configuration Chapter, Arria V Hard Processor System Technical Reference Manual** Provides more information about CSEL pin settings in the SD/MMC Controller CSEL Pin Settings table.

### **USB Timing Characteristics**

PHYs that support LPM mode may not function properly with the USB controller due to a timing issue. It is recommended that designers use the MicroChip USB3300 PHY device that has been proven to be successful on the development board.

### Table 1-55: USB Timing Requirements for Arria V Devices

| Symbol           | Description                                  | Min | Тур   | Мах | Unit |
|------------------|----------------------------------------------|-----|-------|-----|------|
| T <sub>clk</sub> | USB CLK clock period                         | _   | 16.67 | _   | ns   |
| T <sub>d</sub>   | CLK to USB_STP/USB_DATA[7:0] output delay    | 4.4 | —     | 11  | ns   |
| T <sub>su</sub>  | Setup time for USB_DIR/USB_NXT/USB_DATA[7:0] | 2   |       |     | ns   |
| T <sub>h</sub>   | Hold time for USB_DIR/USB_NXT/USB_DATA[7:0]  | 1   | —     |     | ns   |



| Symbol                          | Description                        | Min | Мах | Unit |
|---------------------------------|------------------------------------|-----|-----|------|
| T <sub>dh</sub> <sup>(89)</sup> | Data to write enable hold time     | 5   | —   | ns   |
| T <sub>cea</sub>                | Chip enable to data access time    |     | 25  | ns   |
| T <sub>rea</sub>                | Read enable to data access time    |     | 16  | ns   |
| T <sub>rhz</sub>                | Read enable to data high impedance |     | 100 | ns   |
| T <sub>rr</sub>                 | Ready to read enable low           | 20  |     | ns   |

### Figure 1-17: NAND Command Latch Timing Diagram





#### 1-80 AS Configuration Timing

| Symbol              | Parameter                                                 | Minimum                                     | Maximum | Unit   |
|---------------------|-----------------------------------------------------------|---------------------------------------------|---------|--------|
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                          | 4 × maximum DCLк period                     | _       |        |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on         | $t_{CD2CU}$ + ( $T_{init}$ × CLKUSR period) |         | _      |
| T <sub>init</sub>   | Number of clock cycles required for device initialization | 8,576                                       |         | Cycles |

#### **Related Information**

### **FPP Configuration Timing**

Provides the FPP configuration timing waveforms.

### **AS Configuration Timing**

### Table 1-68: AS Timing Parameters for AS ×1 and ×4 Configurations in Arria V Devices

The minimum and maximum numbers apply to both the internal oscillator and CLKUSR when either one is used as the clock source for device configuration.

The  $t_{CF2CD}$ ,  $t_{CF2ST0}$ ,  $t_{CFG}$ ,  $t_{STATUS}$ , and  $t_{CF2ST1}$  timing parameters are identical to the timing parameters for passive serial (PS) mode listed in PS Timing Parameters for Arria V Devices table. You can obtain the  $t_{CF2ST1}$  value if you do not delay configuration by externally holding nSTATUS low.

| Symbol              | Parameter                                                 | Minimum                                     | Maximum | Unit   |
|---------------------|-----------------------------------------------------------|---------------------------------------------|---------|--------|
| t <sub>CO</sub>     | DCLK falling edge to the AS_DATA0/ASDO output             |                                             | 2       | ns     |
| t <sub>SU</sub>     | Data setup time before the falling edge on DCLK           | 1.5                                         | _       | ns     |
| t <sub>DH</sub>     | Data hold time after the falling edge on DCLK             | 0                                           |         | ns     |
| t <sub>CD2UM</sub>  | CONF_DONE high to user mode                               | 175                                         | 437     | μs     |
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                          | 4 × maximum DCLK period                     | _       | _      |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on         | $t_{CD2CU}$ + ( $T_{init}$ × Clkusr period) |         | _      |
| T <sub>init</sub>   | Number of clock cycles required for device initialization | 8,576                                       |         | Cycles |



#### **Related Information**

- PS Configuration Timing on page 1-81
- AS Configuration Timing

Provides the AS configuration timing waveform.

### **DCLK Frequency Specification in the AS Configuration Scheme**

### Table 1-69: DCLK Frequency Specification in the AS Configuration Scheme

This table lists the internal clock frequency specification for the AS configuration scheme. The DCLK frequency specification applies when you use the internal oscillator as the configuration clock source. The AS multi-device configuration scheme does not support DCLK frequency of 100 MHz.

| Parameter                                  | Minimum | Typical | Maximum | Unit |
|--------------------------------------------|---------|---------|---------|------|
|                                            | 5.3     | 7.9     | 12.5    | MHz  |
| DCLK frequency in AS configuration scheme  | 10.6    | 15.7    | 25.0    | MHz  |
| Bellk frequency in AS configuration scheme | 21.3    | 31.4    | 50.0    | MHz  |
|                                            | 42.6    | 62.9    | 100.0   | MHz  |

### **PS Configuration Timing**

### Table 1-70: PS Timing Parameters for Arria V Devices

| Symbol              | Parameter                    | Minimum | Maximum               | Unit |
|---------------------|------------------------------|---------|-----------------------|------|
| t <sub>CF2CD</sub>  | nCONFIG low to CONF_DONE low | _       | 600                   | ns   |
| t <sub>CF2ST0</sub> | nCONFIG low to nSTATUS low   |         | 600                   | ns   |
| t <sub>CFG</sub>    | nCONFIG low pulse width      | 2       | _                     | μs   |
| t <sub>STATUS</sub> | nSTATUS low pulse width      | 268     | 1506 <sup>(103)</sup> | μs   |
| t <sub>CF2ST1</sub> | nCONFIG high to nSTATUS high | _       | 1506(104)             | μs   |

 $<sup>^{(103)}\,</sup>$  You can obtain this value if you do not delay configuration by extending the <code>nCONFIG</code> or <code>nSTATUS</code> low pulse width.



<sup>&</sup>lt;sup>(104)</sup> You can obtain this value if you do not delay configuration by externally holding nSTATUS low.

AV-51002 2017.02.10

The Quartus Prime Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete place-and-route.

#### **Related Information**

### Arria V I/O Timing Spreadsheet

Provides the Arria V Excel-based I/O timing spreadsheet.

### Programmable IOE Delay

| Parameter <sup>(112</sup> Available |          | Minimum                 | Fast Model |            | Slow Model |       |       |              | - Unit |    |
|-------------------------------------|----------|-------------------------|------------|------------|------------|-------|-------|--------------|--------|----|
| ) Settings                          | Settings | Offset <sup>(113)</sup> | Industrial | Commercial | -C4        | -C5   | -C6   | - <b>I</b> 3 | -15    |    |
| D1                                  | 32       | 0                       | 0.508      | 0.517      | 0.870      | 1.063 | 1.063 | 0.872        | 1.057  | ns |
| D3                                  | 8        | 0                       | 1.763      | 1.795      | 2.999      | 3.496 | 3.571 | 3.031        | 3.643  | ns |
| D4                                  | 32       | 0                       | 0.508      | 0.518      | 0.869      | 1.063 | 1.063 | 1.063        | 1.057  | ns |
| D5                                  | 32       | 0                       | 0.508      | 0.517      | 0.870      | 1.063 | 1.063 | 0.872        | 1.057  | ns |

### Table 1-76: I/O element (IOE) Programmable Delay for Arria V Devices

### Programmable Output Buffer Delay

### Table 1-77: Programmable Output Buffer Delay for Arria V Devices

This table lists the delay chain settings that control the rising and falling edge delays of the output buffer.

You can set the programmable output buffer delay in the Quartus Prime software by setting the **Output Buffer Delay Control** assignment to either positive, negative, or both edges, with the specific values stated here (in ps) for the **Output Buffer Delay** assignment.



<sup>&</sup>lt;sup>(112)</sup> You can set this value in the Quartus Prime software by selecting **D1**, **D3**, **D4**, and **D5** in the **Assignment Name** column of **Assignment Editor**.

<sup>&</sup>lt;sup>(113)</sup> Minimum offset does not include the intrinsic delay.





| Symbol | Description                                           | V <sub>CCIO</sub> (V) | Typical | Unit |  |
|--------|-------------------------------------------------------|-----------------------|---------|------|--|
|        |                                                       | 3.0                   | 0.0297  |      |  |
|        |                                                       | 2.5                   | 0.0344  |      |  |
| dR/dV  | OCT variation with voltage without re-calibration     | 1.8                   | 0.0499  | %/mV |  |
|        |                                                       | 1.5                   | 0.0744  |      |  |
|        |                                                       | 1.2                   | 0.1241  |      |  |
|        |                                                       | 3.0                   | 0.189   |      |  |
|        |                                                       | 2.5                   | 0.208   |      |  |
| dR/dT  | OCT variation with temperature without re-calibration | 1.8                   | 0.266   | %/°C |  |
|        |                                                       | 1.5                   | 0.273   | -    |  |
|        |                                                       | 1.2                   | 0.317   |      |  |

### Pin Capacitance

### Table 2-13: Pin Capacitance for Arria V GZ Devices

| Symbol             | Description                                                      | Maximum | Unit |
|--------------------|------------------------------------------------------------------|---------|------|
| C <sub>IOTB</sub>  | Input capacitance on the top and bottom I/O pins                 | 6       | pF   |
| C <sub>IOLR</sub>  | Input capacitance on the left and right I/O pins                 | 6       | pF   |
| C <sub>OUTFB</sub> | Input capacitance on dual-purpose clock output and feedback pins | 6       | pF   |



### **Hot Socketing**

### Table 2-14: Hot Socketing Specifications for Arria V GZ Devices

| Symbol                    | Description                                | Maximum               |
|---------------------------|--------------------------------------------|-----------------------|
| I <sub>IOPIN (DC)</sub>   | DC current per I/O pin                     | 300 µA                |
| I <sub>IOPIN (AC)</sub>   | AC current per I/O pin                     | 8 mA <sup>(124)</sup> |
| I <sub>XCVR-TX (DC)</sub> | DC current per transceiver transmitter pin | 100 mA                |
| I <sub>XCVR-RX (DC)</sub> | DC current per transceiver receiver pin    | 50 mA                 |

### Internal Weak Pull-Up Resistor

### Table 2-15: Internal Weak Pull-Up Resistor for Arria V GZ Devices

All I/O pins have an option to enable the weak pull-up resistor except the configuration, test, and JTAG pins. The internal weak pull-down feature is only available for the JTAG TCK pin. The typical value for this internal weak pull-down resistor is approximately 25 k $\Omega$ .

| Symbol   | Description                                                                | V <sub>CCIO</sub> Conditions (V) <sup>(125)</sup> | Value <sup>(126)</sup> | Unit |
|----------|----------------------------------------------------------------------------|---------------------------------------------------|------------------------|------|
|          |                                                                            | 3.0 ±5%                                           | 25                     | kΩ   |
|          |                                                                            | 2.5 ±5%                                           | 25                     | kΩ   |
|          | before and during configuration, as well as<br>user mode if you enable the | 1.8 ±5%                                           | 25                     | kΩ   |
| $R_{PU}$ |                                                                            | 1.5 ±5%                                           | 25                     | kΩ   |
|          |                                                                            | 1.35 ±5%                                          | 25                     | kΩ   |
|          |                                                                            | 1.25 ±5%                                          | 25                     | kΩ   |
|          |                                                                            | 1.2 ±5%                                           | 25                     | kΩ   |

<sup>(124)</sup> The I/O ramp rate is 10 ns or more. For ramp rates faster than 10 ns,  $|I_{IOPIN}| = C dv/dt$ , in which C is the I/O pin capacitance and dv/dt is the slew rate.





 $<sup>^{(125)}</sup>$  The pin pull-up resistance values may be lower if an external source drives the pin higher than  $V_{CCIO}$ .

 $<sup>^{(126)}</sup>$  These specifications are valid with a ±10% tolerance to cover changes over PVT.

#### 2-32 Standard PCS Data Rate

| Clock Network      | ATX PLL                   |                          |                                                                                                       | CMU PLL <sup>(161)</sup>  |                       |                                                | fPLL                      |                       |                                                      |
|--------------------|---------------------------|--------------------------|-------------------------------------------------------------------------------------------------------|---------------------------|-----------------------|------------------------------------------------|---------------------------|-----------------------|------------------------------------------------------|
|                    | Non-bonded<br>Mode (Gbps) | Bonded<br>Mode (Gbps)    | Channel<br>Span                                                                                       | Non-bonded<br>Mode (Gbps) | Bonded<br>Mode (Gbps) | Channel<br>Span                                | Non-bonded<br>Mode (Gbps) | Bonded<br>Mode (Gbps) | Channel<br>Span                                      |
| xN (PCIe)          | _                         | 8.0                      | 8                                                                                                     | _                         | 5.0                   | 8                                              | _                         | _                     | _                                                    |
| xN (Native PHY IP) | 8.0                       | 8.0<br>8.01 to<br>9.8304 | Up to 13<br>channels<br>above and<br>below PLL<br>Up to 7<br>channels<br>above<br>and<br>below<br>PLL | 7.99                      | 7.99                  | Up to 13<br>channels<br>above and<br>below PLL | 3.125                     | 3.125                 | Up to 13<br>channels<br>above<br>and<br>below<br>PLL |

### Standard PCS Data Rate

### Table 2-30: Standard PCS Approximate Maximum Date Rate (Gbps) for Arria V GZ Devices

The maximum data rate is also constrained by the transceiver speed grade. Refer to the "Commercial and Industrial Speed Grade Offering for Arria V GZ Devices" table for the transceiver speed grade.

| Mode (164)<br>FIFO | Transceiver | PMA Width                   | 20  | 20  | 16   | 16   | 10  | 10  | 8    | 8    |
|--------------------|-------------|-----------------------------|-----|-----|------|------|-----|-----|------|------|
|                    | Speed Grade | PCS/Core Width              | 40  | 20  | 32   | 16   | 20  | 10  | 16   | 8    |
|                    | 2           | C3, I3L<br>core speed grade | 9.9 | 9   | 7.84 | 7.2  | 5.3 | 4.7 | 4.24 | 3.76 |
|                    | 3           | C4, I4<br>core speed grade  | 8.8 | 8.2 | 7.2  | 6.56 | 4.8 | 4.3 | 3.84 | 3.44 |

<sup>(161)</sup> ATX PLL is recommended at 8 Gbps and above data rates for improved jitter performance.

<sup>(164)</sup> The Phase Compensation FIFO can be configured in FIFO mode or register mode. In the FIFO mode, the pointers are not fixed, and the latency can vary. In the register mode the pointers are fixed for low latency.



| Symbol                                                    | Conditions                                                                |       | C3, I3L |       | C4, I4 |     |       | Unit |
|-----------------------------------------------------------|---------------------------------------------------------------------------|-------|---------|-------|--------|-----|-------|------|
| Symbol                                                    | Conditions                                                                | Min   | Тур     | Мах   | Min    | Тур | Max   | Ont  |
| True Differential I/O<br>Standards - f <sub>HSDRDPA</sub> | SERDES factor $J = 3$ to 10<br>(192), (193), (194), (195), (196), (197)   | 150   | _       | 1250  | 150    |     | 1050  | Mbps |
|                                                           | SERDES factor $J \ge 4$<br>LVDS RX with DPA<br>(193), (195), (196), (197) | 150   |         | 1600  | 150    |     | 1250  | Mbps |
| (data rate)                                               | SERDES factor J = 2,<br>uses DDR Registers                                | (198) | _       | (199) | (198)  | _   | (199) | Mbps |
|                                                           | SERDES factor J = 1,<br>uses SDR Register                                 | (198) |         | (199) | (198)  |     | (199) | Mbps |
|                                                           | SERDES factor $J = 3$ to 10                                               | (198) | —       | (200) | (198)  | _   | (200) | Mbps |
| f <sub>HSDR</sub> (data rate)                             | SERDES factor J = 2,<br>uses DDR Registers                                | (198) | —       | (199) | (198)  |     | (199) | Mbps |
|                                                           | SERDES factor J = 1,<br>uses SDR Register                                 | (198) | _       | (199) | (198)  | _   | (199) | Mbps |

 $^{(192)}$  The  $F_{MAX}$  specification is based on the fast clock used for serial data. The interface  $F_{MAX}$  is also dependent on the parallel clock domain which is design dependent and requires timing analysis.

<sup>(193)</sup> Arria V GZ RX LVDS will need DPA. For Arria V GZ TX LVDS, the receiver side component must have DPA.

<sup>(194)</sup> Arria V GZ LVDS serialization and de-serialization factor needs to be x4 and above.

<sup>(195)</sup> Requires package skew compensation with PCB trace length.

<sup>(196)</sup> Do not mix single-ended I/O buffer within LVDS I/O bank.

<sup>(197)</sup> Chip-to-chip communication only with a maximum load of 5 pF.

<sup>(198)</sup> The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate.

<sup>(199)</sup> The maximum ideal data rate is the SERDES factor (J) x the PLL maximum output frequency (fOUT) provided you can close the design timing and the signal integrity simulation is clean.

<sup>(200)</sup> You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported.



| Number of DQS Delay Buffers | C3, I3L | C4, I4 | Unit |  |
|-----------------------------|---------|--------|------|--|
| 4                           | 120     | 128    | ps   |  |

### **Memory Output Clock Jitter Specifications**

#### Table 2-50: Memory Output Clock Jitter Specification for Arria V GZ Devices

The clock jitter specification applies to the memory output clock pins generated using differential signal-splitter and DDIO circuits clocked by a PLL output routed on a PHY, regional, or global clock network as specified. Altera recommends using PHY clock networks whenever possible.

The clock jitter specification applies to the memory output clock pins clocked by an integer PLL.

The memory output clock jitter is applicable when an input jitter of 30 ps peak-to-peak is applied with bit error rate (BER) -12, equivalent to 14 sigma.

| Clock Network | Parameter                    | Symbol                 | С3,   | I3L  | C4    | Unit |    |
|---------------|------------------------------|------------------------|-------|------|-------|------|----|
| CIOCK NELWOIK | ralameter                    | Symbol                 | Min   | Мах  | Min   | Мах  |    |
|               | Clock period jitter          | t <sub>JIT(per)</sub>  | -55   | 55   | -55   | 55   | ps |
| Regional      | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub>   | -110  | 110  | -110  | 110  | ps |
|               | Duty cycle jitter            | t <sub>JIT(duty)</sub> | -82.5 | 82.5 | -82.5 | 82.5 | ps |
|               | Clock period jitter          | t <sub>JIT(per)</sub>  | -82.5 | 82.5 | -82.5 | 82.5 | ps |
| Global        | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub>   | -165  | 165  | -165  | 165  | ps |
|               | Duty cycle jitter            | t <sub>JIT(duty)</sub> | -90   | 90   | -90   | 90   | ps |
|               | Clock period jitter          | t <sub>JIT(per)</sub>  | -30   | 30   | -35   | 35   | ps |
| PHY Clock     | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub>   | -60   | 60   | -70   | 70   | ps |
|               | Duty cycle jitter            | t <sub>JIT(duty)</sub> | -45   | 45   | -56   | 56   | ps |



Note: When you enable the decompression or design security feature, the DCLK-to-DATA[] ratio varies for FPP ×8, FPP ×16, and FPP ×32. For the respective DCLK-to-DATA[] ratio, refer to the "DCLK-to-DATA[] Ratio for Arria V GZ Devices" table.

### Table 2-56: FPP Timing Parameters for Arria V GZ Devices When the DCLK-to-DATA[] Ratio is 1

Use these timing parameters when the decompression and design security features are disabled.

| Symbol                      | Parameter                                    | Minimum                | Maximum     | Unit |
|-----------------------------|----------------------------------------------|------------------------|-------------|------|
| t <sub>CF2CD</sub>          | nCONFIG low to CONF_DONE low                 | _                      | 600         | ns   |
| t <sub>CF2ST0</sub>         | nconfig low to nstatus low                   | _                      | 600         | ns   |
| t <sub>CFG</sub>            | nCONFIG low pulse width                      | 2                      | _           | μs   |
| t <sub>STATUS</sub>         | nSTATUS low pulse width                      | 268                    | 1,506 (205) | μs   |
| t <sub>CF2ST1</sub>         | nCONFIG high to nSTATUS high                 |                        | 1,506 (206) | μs   |
| t <sub>CF2CK</sub><br>(207) | nCONFIG high to first rising edge on DCLK    | 1,506                  | _           | μs   |
| t <sub>ST2CK</sub> (20      | hstatus high to first rising edge of DCLK    | 2                      | _           | μs   |
| t <sub>DSU</sub>            | DATA[] setup time before rising edge on DCLK | 5.5                    | _           | ns   |
| t <sub>DH</sub>             | DATA[] hold time after rising edge on DCLK   | 0                      | _           | ns   |
| t <sub>CH</sub>             | DCLK high time                               | $0.45 	imes 1/f_{MAX}$ | —           | s    |
| t <sub>CL</sub>             | DCLK low time                                | $0.45 	imes 1/f_{MAX}$ | —           | s    |
| t <sub>CLK</sub>            | DCLK period                                  | 1/f <sub>MAX</sub>     | —           | s    |
| f <sub>MAX</sub>            | DCLK frequency (FPP ×8/×16)                  |                        | 125         | MHz  |
|                             | DCLK frequency (FPP ×32)                     | —                      | 100         | MHz  |
| t <sub>CD2UM</sub>          | CONF_DONE high to user mode <sup>(208)</sup> | 175                    | 437         | μs   |

<sup>&</sup>lt;sup>(205)</sup> This value is applicable if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width.



<sup>&</sup>lt;sup>(206)</sup> This value is applicable if you do not delay configuration by externally holding the nSTATUS low.

<sup>&</sup>lt;sup>(207)</sup> If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification.