# E·XFL

#### Intel - 5AGXMA1D4F31C4N Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 3537                                                       |
| Number of Logic Elements/Cells | 75000                                                      |
| Total RAM Bits                 | 8666112                                                    |
| Number of I/O                  | 416                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 1.07V ~ 1.13V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 896-BBGA, FCBGA                                            |
| Supplier Device Package        | 896-FBGA (31x31)                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5agxma1d4f31c4n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

**Caution:** Conditions outside the range listed in the following table may cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse effects on the device.

#### Table 1-1: Absolute Maximum Ratings for Arria V Devices

| Symbol                    | Description                                                                                                      | Minimum | Maximum | Unit |
|---------------------------|------------------------------------------------------------------------------------------------------------------|---------|---------|------|
| V <sub>CC</sub>           | Core voltage power supply                                                                                        | -0.50   | 1.43    | V    |
| V <sub>CCP</sub>          | Periphery circuitry, PCIe <sup>®</sup> hardIP block, and transceiver physical coding sublayer (PCS) power supply | -0.50   | 1.43    | V    |
| V <sub>CCPGM</sub>        | Configuration pins power supply                                                                                  | -0.50   | 3.90    | V    |
| V <sub>CC_AUX</sub>       | Auxiliary supply                                                                                                 | -0.50   | 3.25    | V    |
| V <sub>CCBAT</sub>        | Battery back-up power supply for design security volatile key register                                           | -0.50   | 3.90    | V    |
| V <sub>CCPD</sub>         | I/O pre-driver power supply                                                                                      | -0.50   | 3.90    | V    |
| V <sub>CCIO</sub>         | I/O power supply                                                                                                 | -0.50   | 3.90    | V    |
| V <sub>CCD_FPLL</sub>     | Phase-locked loop (PLL) digital power supply                                                                     | -0.50   | 1.80    | V    |
| V <sub>CCA_FPLL</sub>     | PLL analog power supply                                                                                          | -0.50   | 3.25    | V    |
| V <sub>CCA_GXB</sub>      | Transceiver high voltage power                                                                                   | -0.50   | 3.25    | V    |
| V <sub>CCH_GXB</sub>      | Transmitter output buffer power                                                                                  | -0.50   | 1.80    | V    |
| V <sub>CCR_GXB</sub>      | Receiver power                                                                                                   | -0.50   | 1.50    | V    |
| V <sub>CCT_GXB</sub>      | Transmitter power                                                                                                | -0.50   | 1.50    | V    |
| V <sub>CCL_GXB</sub>      | Transceiver clock network power                                                                                  | -0.50   | 1.50    | V    |
| VI                        | DC input voltage                                                                                                 | -0.50   | 3.80    | V    |
| V <sub>CC_HPS</sub>       | HPS core voltage and periphery circuitry power supply                                                            | -0.50   | 1.43    | V    |
| V <sub>CCPD_HPS</sub>     | HPS I/O pre-driver power supply                                                                                  | -0.50   | 3.90    | V    |
| V <sub>CCIO_HPS</sub>     | HPS I/O power supply                                                                                             | -0.50   | 3.90    | V    |
| V <sub>CCRSTCLK_HPS</sub> | HPS reset and clock input pins power supply                                                                      | -0.50   | 3.90    | V    |



| Symbol                     | Description                         | Condition | Minimum <sup>(7)</sup> | Typical | Maximum <sup>(7)</sup> | Unit |
|----------------------------|-------------------------------------|-----------|------------------------|---------|------------------------|------|
| V <sub>CC_AUX_SHARED</sub> | HPS<br>auxiliary<br>power<br>supply | _         | 2.375                  | 2.5     | 2.625                  | V    |

#### **Related Information**

**Recommended Operating Conditions** on page 1-4 Provides the steady-state voltage values for the FPGA portion of the device.

#### DC Characteristics

#### Supply Current and Power Consumption

Altera offers two ways to estimate power for your design-the Excel-based Early Power Estimator (EPE) and the Quartus® Prime PowerPlay Power Analyzer feature.

Use the Excel-based EPE before you start your design to estimate the supply current for your design. The EPE provides a magnitude estimate of the device power because these currents vary greatly with the resources you use.

The Quartus Prime PowerPlay Power Analyzer provides better quality estimates based on the specifics of the design after you complete place-androute. The PowerPlay Power Analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, when combined with detailed circuit models, yields very accurate power estimates.

#### **Related Information**

- PowerPlay Early Power Estimator User Guide Provides more information about power estimation tools.
- PowerPlay Power Analysis chapter, Quartus Prime Handbook Provides more information about power estimation tools.



<sup>&</sup>lt;sup>(7)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

| Symbol/Description                                                          | Condition                                                   | Tran | Unit |     |     |
|-----------------------------------------------------------------------------|-------------------------------------------------------------|------|------|-----|-----|
| Symbol/Description                                                          | Condition                                                   | Min  | Тур  | Max | Ont |
|                                                                             | 85- $\Omega$ setting                                        | —    | 85   | —   | Ω   |
| Differential on-chip termination                                            | 100- $\Omega$ setting                                       | —    | 100  | —   | Ω   |
| resistors                                                                   | 120-Ω setting                                               | —    | 120  | —   | Ω   |
|                                                                             | 150-Ω setting                                               |      | 150  | _   | Ω   |
| Intra-differential pair skew                                                | TX $V_{CM}$ = 0.65 V (AC coupled)<br>and slew rate of 15 ps |      |      | 15  | ps  |
| Intra-transceiver block transmitter channel-to-channel skew                 | ×6 PMA bonded mode                                          |      |      | 180 | ps  |
| Inter-transceiver block transmitter channel-to-channel skew <sup>(55)</sup> | × <i>N</i> PMA bonded mode                                  |      |      | 500 | ps  |

# Table 1-30: CMU PLL Specifications for Arria V GT and ST Devices

| Symbol/Description        | Transceiver S | peed Grade 3 | Unit |  |
|---------------------------|---------------|--------------|------|--|
| Symbol Description        | Min           | Max          | onit |  |
| Supported data range      | 0.611         | 10.3125      | Gbps |  |
| fPLL supported data range | 611           | 3125         | Mbps |  |

<sup>(55)</sup> This specification is only applicable to channels on one side of the device across two transceiver banks.



# Typical TX V<sub>OD</sub> Setting for Arria V Transceiver Channels with termination of 100 $\Omega$

| Table 1-32: Typical TX Vor | Setting for Arria V Tran | sceiver Channels with | termination of 100 $\Omega$ |
|----------------------------|--------------------------|-----------------------|-----------------------------|
|                            |                          |                       |                             |

| Symbol                                               | V <sub>OD</sub> Setting <sup>(58)</sup> | V <sub>OD</sub> Value (mV) | V <sub>OD</sub> Setting <sup>(58)</sup> | V <sub>OD</sub> Value (mV) |
|------------------------------------------------------|-----------------------------------------|----------------------------|-----------------------------------------|----------------------------|
|                                                      | 6 <sup>(59)</sup>                       | 120                        | 34                                      | 680                        |
|                                                      | 7 <sup>(59)</sup>                       | 140                        | 35                                      | 700                        |
|                                                      | 8(59)                                   | 160                        | 36                                      | 720                        |
|                                                      | 9                                       | 180                        | 37                                      | 740                        |
|                                                      | 10                                      | 200                        | 38                                      | 760                        |
|                                                      | 11                                      | 220                        | 39                                      | 780                        |
|                                                      | 12                                      | 240                        | 40                                      | 800                        |
|                                                      | 13                                      | 260                        | 41                                      | 820                        |
|                                                      | 14                                      | 280                        | 42                                      | 840                        |
| V <sub>OD</sub> differential peak-to-peak<br>typical | 15                                      | 300                        | 43                                      | 860                        |
| 71                                                   | 16                                      | 320                        | 44                                      | 880                        |
|                                                      | 17                                      | 340                        | 45                                      | 900                        |
|                                                      | 18                                      | 360                        | 46                                      | 920                        |
|                                                      | 19                                      | 380                        | 47                                      | 940                        |
|                                                      | 20                                      | 400                        | 48                                      | 960                        |
|                                                      | 21                                      | 420                        | 49                                      | 980                        |
|                                                      | 22                                      | 440                        | 50                                      | 1000                       |
|                                                      | 23                                      | 460                        | 51                                      | 1020                       |
|                                                      | 24                                      | 480                        | 52                                      | 1040                       |

<sup>(58)</sup> Convert these values to their binary equivalent form if you are using the dynamic reconfiguration mode for PMA analog controls.

<sup>(59)</sup> Only valid for data rates  $\leq$  5 Gbps.



| Symbol | V <sub>OD</sub> Setting <sup>(58)</sup> | V <sub>OD</sub> Value (mV) | V <sub>OD</sub> Setting <sup>(58)</sup> | V <sub>OD</sub> Value (mV) |
|--------|-----------------------------------------|----------------------------|-----------------------------------------|----------------------------|
|        | 25                                      | 500                        | 53                                      | 1060                       |
|        | 26                                      | 520                        | 54                                      | 1080                       |
|        | 27                                      | 540                        | 55                                      | 1100                       |
|        | 28                                      | 560                        | 56                                      | 1120                       |
|        | 29                                      | 580                        | 57                                      | 1140                       |
|        | 30                                      | 600                        | 58                                      | 1160                       |
|        | 31                                      | 620                        | 59                                      | 1180                       |
|        | 32                                      | 640                        | 60                                      | 1200                       |
|        | 33                                      | 660                        |                                         |                            |

# **Transmitter Pre-Emphasis Levels**

The following table lists the simulation data on the transmitter pre-emphasis levels in dB for the first post tap under the following conditions:

- Low-frequency data pattern—five 1s and five 0s
- Data rate—2.5 Gbps

The levels listed are a representation of possible pre-emphasis levels under the specified conditions only and the pre-emphasis levels may change with data pattern and data rate.

Arria V devices only support 1st post tap pre-emphasis with the following conditions:

- The 1st post tap pre-emphasis settings must satisfy  $|B| + |C| \le 60$  where  $|B| = V_{OD}$  setting with termination value,  $R_{TERM} = 100 \Omega$  and |C| = 1st post tap pre-emphasis setting.
- |B| |C| > 5 for data rates < 5 Gbps and |B| |C| > 8.25 for data rates > 5 Gbps.
- $(V_{MAX}/V_{MIN} 1)\% < 600\%$ , where  $V_{MAX} = |B| + |C|$  and  $V_{MIN} = |B| |C|$ .

Exception for PCIe Gen2 design:  $V_{OD}$  setting = 43 and pre-emphasis setting = 19 are allowed for PCIe Gen2 design with transmit de-emphasis – 6dB setting (pipe\_txdeemp = 1'b0) using Altera PCIe Hard IP and PIPE IP cores.



<sup>&</sup>lt;sup>(58)</sup> Convert these values to their binary equivalent form if you are using the dynamic reconfiguration mode for PMA analog controls.

#### 1-62 SPI Timing Characteristics

| Symbol                 | Description                                       | Min | Max | Unit |
|------------------------|---------------------------------------------------|-----|-----|------|
| T <sub>h</sub>         | SPI MISO hold time                                | 1   | _   | ns   |
| T <sub>dutycycle</sub> | SPI_CLK duty cycle                                | 45  | 55  | %    |
| T <sub>dssfrst</sub>   | Output delay SPI_SS valid before first clock edge | 8   |     | ns   |
| T <sub>dsslst</sub>    | Output delay SPI_SS valid after last clock edge   | 8   |     | ns   |
| T <sub>dio</sub>       | Master-out slave-in (MOSI) output delay           | -1  | 1   | ns   |

**Altera Corporation** 

Arria V GX, GT, SX, and ST Device Datasheet



<sup>(86)</sup> This value is based on rx\_sample\_dly = 1 and spi\_m\_clk = 120 MHz. spi\_m\_clk is the internal clock that is used by SPI Master to derive it's SCLK\_OUT. These timings are based on rx\_sample\_dly of 1. This delay can be adjusted as needed to accommodate slower response times from the slave. Note that a delay of 0 is not allowed. The setup time can be used as a reference starting point. It is very crucial to do a calibration to get the correct rx\_sample\_dly value because each SPI slave device may have different output delay and each application board may have different path delay. For more information about rx\_sample\_delay, refer to the SPI Controller chapter in the Hard Processor System Technical Reference Manual.

#### Figure 1-11: SD/MMC Timing Diagram



#### **Related Information**

**Booting and Configuration Chapter, Arria V Hard Processor System Technical Reference Manual** Provides more information about CSEL pin settings in the SD/MMC Controller CSEL Pin Settings table.

#### **USB Timing Characteristics**

PHYs that support LPM mode may not function properly with the USB controller due to a timing issue. It is recommended that designers use the MicroChip USB3300 PHY device that has been proven to be successful on the development board.

#### Table 1-55: USB Timing Requirements for Arria V Devices

| Symbol           | Description                                  | Min | Тур   | Мах | Unit |
|------------------|----------------------------------------------|-----|-------|-----|------|
| T <sub>clk</sub> | USB CLK clock period                         | —   | 16.67 | _   | ns   |
| T <sub>d</sub>   | CLK to USB_STP/USB_DATA[7:0] output delay    | 4.4 | _     | 11  | ns   |
| T <sub>su</sub>  | Setup time for USB_DIR/USB_NXT/USB_DATA[7:0] | 2   |       |     | ns   |
| T <sub>h</sub>   | Hold time for USB_DIR/USB_NXT/USB_DATA[7:0]  | 1   |       |     | ns   |



#### Table 1-57: RGMII RX Timing Requirements for Arria V Devices

| Symbol                        | Description            | Min | Тур | Unit |
|-------------------------------|------------------------|-----|-----|------|
| T <sub>clk</sub> (1000Base-T) | RX_CLK clock period    |     | 8   | ns   |
| T <sub>clk</sub> (100Base-T)  | RX_CLK clock period    |     | 40  | ns   |
| T <sub>clk</sub> (10Base-T)   | RX_CLK clock period    |     | 400 | ns   |
| T <sub>su</sub>               | RX_D/RX_CTL setup time | 1   |     | ns   |
| T <sub>h</sub>                | RX_D/RX_CTL hold time  | 1   |     | ns   |

# Figure 1-14: RGMII RX Timing Diagram



# Table 1-58: Management Data Input/Output (MDIO) Timing Requirements for Arria V Devices

| Symbol           | Description                   | Min | Тур | Мах | Unit |
|------------------|-------------------------------|-----|-----|-----|------|
| T <sub>clk</sub> | MDC clock period              | —   | 400 | _   | ns   |
| T <sub>d</sub>   | MDC to MDIO output data delay | 10  |     | 20  | ns   |
| T <sub>s</sub>   | Setup time for MDIO data      | 10  | _   |     | ns   |
| T <sub>h</sub>   | Hold time for MDIO data       | 0   |     |     | ns   |



# Figure 1-18: NAND Address Latch Timing Diagram







#### 2-2 Absolute Maximum Ratings

Lower number refers to faster speed grade.

L = Low power devices.

| Transcoiver Speed Grade |     | Core Speed Grade |     |     |  |  |  |  |  |
|-------------------------|-----|------------------|-----|-----|--|--|--|--|--|
|                         | C3  | C4               | I3L | 14  |  |  |  |  |  |
| 2                       | Yes | _                | Yes | _   |  |  |  |  |  |
| 3                       |     | Yes              |     | Yes |  |  |  |  |  |

#### **Absolute Maximum Ratings**

Absolute maximum ratings define the maximum operating conditions for Arria V GZ devices. The values are based on experiments conducted with the devices and theoretical modeling of breakdown and damage mechanisms. The functional operation of the device is not implied for these conditions.

**Caution:** Conditions other than those listed in the following table may cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse effects on the device.

#### Table 2-2: Absolute Maximum Ratings for Arria V GZ Devices

| Symbol                | Description                                                            | Minimum | Maximum | Unit |
|-----------------------|------------------------------------------------------------------------|---------|---------|------|
| V <sub>CC</sub>       | Power supply for core voltage and periphery circuitry                  | -0.5    | 1.35    | V    |
| V <sub>CCPT</sub>     | Power supply for programmable power technology                         | -0.5    | 1.8     | V    |
| V <sub>CCPGM</sub>    | Power supply for configuration pins                                    | -0.5    | 3.9     | V    |
| V <sub>CC_AUX</sub>   | Auxiliary supply for the programmable power technology                 | -0.5    | 3.4     | V    |
| V <sub>CCBAT</sub>    | Battery back-up power supply for design security volatile key register | -0.5    | 3.9     | V    |
| V <sub>CCPD</sub>     | I/O pre-driver power supply                                            | -0.5    | 3.9     | V    |
| V <sub>CCIO</sub>     | I/O power supply                                                       | -0.5    | 3.9     | V    |
| V <sub>CCD_FPLL</sub> | PLL digital power supply                                               | -0.5    | 1.8     | V    |
| V <sub>CCA_FPLL</sub> | PLL analog power supply                                                | -0.5    | 3.4     | V    |



| Symbol           | Description                    | Minimum | Maximum | Unit |
|------------------|--------------------------------|---------|---------|------|
| V <sub>I</sub>   | DC input voltage               | -0.5    | 3.8     | V    |
| T <sub>J</sub>   | Operating junction temperature | -55     | 125     | °C   |
| T <sub>STG</sub> | Storage temperature (No bias)  | -65     | 150     | °C   |
| I <sub>OUT</sub> | DC output current per pin      | -25     | 40      | mA   |

# Table 2-3: Transceiver Power Supply Absolute Conditions for Arria V GZ Devices

| Symbol                | Description                                         | Minimum | Maximum | Unit |
|-----------------------|-----------------------------------------------------|---------|---------|------|
| V <sub>CCA_GXBL</sub> | Transceiver channel PLL power supply (left side)    | -0.5    | 3.75    | V    |
| V <sub>CCA_GXBR</sub> | Transceiver channel PLL power supply (right side)   | -0.5    | 3.75    | V    |
| V <sub>CCHIP_L</sub>  | Transceiver hard IP power supply (left side)        | -0.5    | 1.35    | V    |
| V <sub>CCHSSI_L</sub> | Transceiver PCS power supply (left side)            | -0.5    | 1.35    | V    |
| V <sub>CCHSSI_R</sub> | Transceiver PCS power supply (right side)           | -0.5    | 1.35    | V    |
| V <sub>CCR_GXBL</sub> | Receiver analog power supply (left side)            | -0.5    | 1.35    | V    |
| V <sub>CCR_GXBR</sub> | Receiver analog power supply (right side)           | -0.5    | 1.35    | V    |
| V <sub>CCT_GXBL</sub> | Transmitter analog power supply (left side)         |         | 1.35    | V    |
| V <sub>CCT_GXBR</sub> | Transmitter analog power supply (right side)        |         | 1.35    | V    |
| V <sub>CCH_GXBL</sub> | Transmitter output buffer power supply (left side)  | -0.5    | 1.8     | V    |
| V <sub>CCH_GXBR</sub> | Transmitter output buffer power supply (right side) | -0.5    | 1.8     | V    |

# Maximum Allowed Overshoot and Undershoot Voltage

During transitions, input signals may overshoot to the voltage shown in the following table. They may also undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.



| Symbol/Description                                 | Conditions              | Transceiver Speed Grade 2 |               |     | Transceiver Speed Grade 3 |               |     | Unit |
|----------------------------------------------------|-------------------------|---------------------------|---------------|-----|---------------------------|---------------|-----|------|
| Symbol/Description                                 | Conditions              | Min                       | Тур           | Max | Min                       | Тур           | Max | Onit |
| fixedclk clock frequency                           | PCIe<br>Receiver Detect | _                         | 100 or<br>125 | _   | _                         | 100 or<br>125 | _   | MHz  |
| Reconfiguration clock (mgmt_clk_<br>clk) frequency | —                       | 100                       |               | 125 | 100                       | _             | 125 | MHz  |

#### **Related Information**

#### Arria V Device Overview

For more information about device ordering codes.

#### Receiver

#### Table 2-24: Receiver Specifications for Arria V GZ Devices

Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the *Arria V Device Overview*.

| Symbol/Description                                                 | Conditions                                           | Transceiver Speed Grade 2 |     |       | Transceiver Speed Grade 3 |     |         | Unit |
|--------------------------------------------------------------------|------------------------------------------------------|---------------------------|-----|-------|---------------------------|-----|---------|------|
| Symbol/Description                                                 | Conditions                                           | Min                       | Тур | Max   | Min                       | Тур | Мах     | Onic |
| Supported I/O Standards                                            | 1.4-V PCML, 1.5-V PCML, 2.5-V PCML, LVPECL, and LVDS |                           |     |       |                           |     |         |      |
| Data rate (Standard PCS) (143), (144)                              | —                                                    | 600                       |     | 9900  | 600                       | _   | 8800    | Mbps |
| Data rate (10G PCS) (143), (144)                                   | _                                                    | 600                       |     | 12500 | 600                       | _   | 10312.5 | Mbps |
| Absolute $\mathrm{V}_{\mathrm{MAX}}$ for a receiver pin $^{(145)}$ | —                                                    |                           |     | 1.2   |                           |     | 1.2     | V    |
| Absolute $V_{MIN}$ for a receiver pin                              | _                                                    | -0.4                      | _   |       | -0.4                      | _   | _       | V    |

<sup>&</sup>lt;sup>(143)</sup> The line data rate may be limited by PCS-FPGA interface speed grade.

<sup>(144)</sup> To support data rates lower than the minimum specification through oversampling, use the CDR in LTR mode only.



<sup>&</sup>lt;sup>(145)</sup> The device cannot tolerate prolonged operation at this absolute maximum.

#### Table 2-26: CMU PLL Specifications for Arria V GZ Devices

Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the Arria V Device Overview.

| Symbol/Description                          | Conditions | Transceiver Speed Grade 2 |     |       | Transc | Unit |         |      |
|---------------------------------------------|------------|---------------------------|-----|-------|--------|------|---------|------|
|                                             | Conditions | Min                       | Тур | Max   | Min    | Тур  | Мах     |      |
| Supported data range                        | _          | 600                       | _   | 12500 | 600    | _    | 10312.5 | Mbps |
| t <sub>pll_powerdown</sub> <sup>(153)</sup> | —          | 1                         |     |       | 1      | _    |         | μs   |
| t <sub>pll_lock</sub> <sup>(154)</sup>      | _          |                           |     | 10    |        |      | 10      | μs   |

#### **Related Information**

#### Arria V Device Overview

For more information about device ordering codes.

# ATX PLL

#### Table 2-27: ATX PLL Specifications for Arria V GZ Devices

Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the Arria V Device Overview.

Arria V GZ Device Datasheet



 $t_{pll\_powerdown}$  is the PLL powerdown minimum pulse width. (153)

<sup>(154)</sup>  $t_{\text{pll} \text{ lock}}$  is the time required for the transmitter CMU/ATX PLL to lock to the input reference clock frequency after coming out of reset.

| Symbol                                                       | V <sub>OD</sub> Setting | V <sub>OD</sub> Value (mV) | V <sub>OD</sub> Setting | V <sub>OD</sub> Value (mV) |
|--------------------------------------------------------------|-------------------------|----------------------------|-------------------------|----------------------------|
|                                                              | 15                      | 300                        | 47                      | 940                        |
|                                                              | 16                      | 320                        | 48                      | 960                        |
|                                                              | 17                      | 340                        | 49                      | 980                        |
|                                                              | 18                      | 360                        | 50                      | 1000                       |
|                                                              | 19                      | 380                        | 51                      | 1020                       |
|                                                              | 20                      | 400                        | 52                      | 1040                       |
|                                                              | 21                      | 420                        | 53                      | 1060                       |
|                                                              | 22                      | 440                        | 54                      | 1080                       |
| $\mathrm{V}_{\mathrm{OD}}$ differential peak to peak typical | 23                      | 460                        | 55                      | 1100                       |
|                                                              | 24                      | 480                        | 56                      | 1120                       |
|                                                              | 25                      | 500                        | 57                      | 1140                       |
|                                                              | 26                      | 520                        | 58                      | 1160                       |
|                                                              | 27                      | 540                        | 59                      | 1180                       |
|                                                              | 28                      | 560                        | 60                      | 1200                       |
|                                                              | 29                      | 580                        | 61                      | 1220                       |
|                                                              | 30                      | 600                        | 62                      | 1240                       |
|                                                              | 31                      | 620                        | 63                      | 1260                       |



# Figure 2-2: AC Gain Curves for Arria V GZ Channels (full bandwidth)







t<sub>ARESET</sub>

| Symbol                                                                                                          | Parameter                                                                           | Min | Тур | Max | Unit |
|-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-----|-----|-----|------|
| f                                                                                                               | Output frequency for an internal global or regional clock (C3, I3L speed grade)     | _   | _   | 650 | MHz  |
| OUT                                                                                                             | Output frequency for an internal global or regional clock (C4, I4 speed grade)      | _   |     | 580 | MHz  |
| f (169)                                                                                                         | Output frequency for an external clock output (C3, I3L speed grade)                 |     | _   | 667 | MHz  |
| LOUT_EXT                                                                                                        | Output frequency for an external clock output (C4, I4 speed grade)                  | _   | _   | 533 | MHz  |
| toutduty                                                                                                        | Duty cycle for a dedicated external clock output (when set to 50%)                  | 45  | 50  | 55  | %    |
| t <sub>FCOMP</sub>                                                                                              | External feedback clock compensation time                                           | —   |     | 10  | ns   |
| f <sub>DYCONFIGCLK</sub>                                                                                        | Dynamic configuration clock for mgmt_clk and scanclk                                | _   | _   | 100 | MHz  |
| t <sub>LOCK</sub>                                                                                               | Time required to lock from the end-of-device configuration or deassertion of areset |     | _   | 1   | ms   |
| Time required to lock dynamically (after switchover<br>or reconfiguring any non-post-scale counters/<br>delays) |                                                                                     | _   | —   | 1   | ms   |
|                                                                                                                 | PLL closed-loop low bandwidth                                                       | _   | 0.3 |     | MHz  |
| f <sub>CLBW</sub>                                                                                               | PLL closed-loop medium bandwidth                                                    | —   | 1.5 |     | MHz  |
|                                                                                                                 | PLL closed-loop high bandwidth (170)                                                | _   | 4   |     | MHz  |
| t <sub>PLL_PSERR</sub>                                                                                          | Accuracy of PLL phase shift                                                         | _   | _   | ±50 | ps   |

10

\_\_\_\_

\_

Minimum pulse width on the areset signal





ns

 $<sup>^{(169)}</sup>$  This specification is limited by the lower of the two: I/O  $f_{MAX}$  or  $f_{OUT}$  of the PLL.

<sup>&</sup>lt;sup>(170)</sup> High bandwidth PLL settings are not supported in external feedback mode.

| Momony                                 | Modo                                                                                             | Resources Used |        |     | Unit |     |     |     |
|----------------------------------------|--------------------------------------------------------------------------------------------------|----------------|--------|-----|------|-----|-----|-----|
| Memory                                 | moue                                                                                             | ALUTs          | Memory | C3  | C4   | I3L | 14  |     |
|                                        | Single-port, all supported widths                                                                | 0              | 1      | 650 | 550  | 500 | 450 | MHz |
| Simple dual-port, all supported widths |                                                                                                  | 0              | 1      | 650 | 550  | 500 | 450 | MHz |
|                                        | Simple dual-port with the read-during-write option set to <b>Old Data</b> , all supported widths | 0              | 1      | 455 | 400  | 455 | 400 | MHz |
| M20K<br>Block                          | Simple dual-port with ECC enabled, $512 \times 32$                                               | 0              | 1      | 400 | 350  | 400 | 350 | MHz |
| Diock                                  | Simple dual-port with ECC and optional pipeline registers enabled, 512 × 32                      | 0              | 1      | 500 | 450  | 500 | 450 | MHz |
|                                        | True dual port, all supported widths                                                             | 0              | 1      | 650 | 550  | 500 | 450 | MHz |
|                                        | ROM, all supported widths                                                                        | 0              | 1      | 650 | 550  | 500 | 450 | MHz |

# **Temperature Sensing Diode Specifications**

# Table 2-37: Internal Temperature Sensing Diode Specification

| Temperature Range | Accuracy | Offset Calibrated<br>Option | Sampling Rate  | Conversion Time | Resolution | Minimum Resolution<br>with no Missing<br>Codes |
|-------------------|----------|-----------------------------|----------------|-----------------|------------|------------------------------------------------|
| -40°C to 100°C    | ±8°C     | No                          | 1 MHz, 500 kHz | < 100 ms        | 8 bits     | 8 bits                                         |

# Table 2-38: External Temperature Sensing Diode Specifications for Arria V GZ Devices

| Description                              | Min | Тур | Max | Unit |
|------------------------------------------|-----|-----|-----|------|
| I <sub>bias</sub> , diode source current | 8   |     | 200 | μΑ   |
| V <sub>bias,</sub> voltage across diode  | 0.3 |     | 0.9 | V    |
| Series resistance                        |     | _   | < 1 | Ω    |



#### 2-70 Remote System Upgrades Circuitry Timing Specification

#### Table 2-62: Uncompressed .rbf Sizes for Arria V GZ Devices

| Variant    | Member Code | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) <sup>(223)</sup> |
|------------|-------------|--------------------------------|-----------------------------------------|
| Arria V GZ | E1          | 137,598,880                    | 562,208                                 |
|            | E3          | 137,598,880                    | 562,208                                 |
|            | E5          | 213,798,880                    | 561,760                                 |
|            | E7          | 213,798,880                    | 561,760                                 |

#### Table 2-63: Minimum Configuration Time Estimation for Arria V GZ Devices

|            | Member Code | Active Serial <sup>(224)</sup> |            |                         | Fast Passive Parallel <sup>(225)</sup> |            |                         |
|------------|-------------|--------------------------------|------------|-------------------------|----------------------------------------|------------|-------------------------|
| Variant    |             | Width                          | DCLK (MHz) | Min Config Time<br>(ms) | Width                                  | DCLK (MHz) | Min Config Time<br>(ms) |
| Arria V GZ | E1          | 4                              | 100        | 344                     | 32                                     | 100        | 43                      |
|            | E3          | 4                              | 100        | 344                     | 32                                     | 100        | 43                      |
|            | E5          | 4                              | 100        | 534                     | 32                                     | 100        | 67                      |
|            | E7          | 4                              | 100        | 534                     | 32                                     | 100        | 67                      |

# **Remote System Upgrades Circuitry Timing Specification**

# Table 2-64: Remote System Upgrade Circuitry Timing Specifications

| Parameter                                 | Minimum | Maximum | Unit |
|-------------------------------------------|---------|---------|------|
| t <sub>RU_nCONFIG</sub> <sup>(226)</sup>  | 250     | —       | ns   |
| t <sub>RU_nRSTIMER</sub> <sup>(227)</sup> | 250     | _       | ns   |

<sup>(223)</sup> The IOCSR **.rbf** size is specifically for the Configuration via Protocol (CvP) feature.

<sup>(224)</sup> DCLK frequency of 100 MHz using external CLKUSR.

<sup>(225)</sup> Max FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic.



#### **Related Information**

- Configuration, Design Security, and Remote System Upgrades in Arria V Devices For more information about the reconfiguration input for the ALTREMOTE\_UPDATE IP core, refer to the "User Watchdog Timer" section.
- Configuration, Design Security, and Remote System Upgrades in Arria V Devices For more information about the reset\_timer input for the ALTREMOTE\_UPDATE IP core, refer to the "Remote System Upgrade State Machine" section.

# User Watchdog Internal Oscillator Frequency Specification

#### Table 2-65: User Watchdog Internal Oscillator Frequency Specifications

| Minimum | Typical | Maximum | Unit |  |
|---------|---------|---------|------|--|
| 5.3     | 7.9     | 12.5    | MHz  |  |

# I/O Timing

Altera offers two ways to determine I/O timing—the Excel-based I/O Timing and the Quartus II Timing Analyzer.

Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis.

The Quartus II Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete placeand-route.

#### **Related Information**

# **Arria V Devices Documentation page**

For the Excel-based I/O Timing spreadsheet

#### Arria V GZ Device Datasheet



<sup>&</sup>lt;sup>(226)</sup> This is equivalent to strobing the reconfiguration input of the ALTREMOTE\_UPDATE IP core high for the minimum timing specification. For more information, refer to the "Remote System Upgrade State Machine" section in the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter.

<sup>&</sup>lt;sup>(227)</sup> This is equivalent to strobing the reset\_timer input of the ALTREMOTE\_UPDATE IP core high for the minimum timing specification. For more information, refer to the "User Watchdog Timer" section in the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter.

# Glossary

#### Table 2-68: Glossary



