# E·XFL

#### Intel - 5AGXMA3D4F31C4N Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 7362                                                       |
| Number of Logic Elements/Cells | 156000                                                     |
| Total RAM Bits                 | 11746304                                                   |
| Number of I/O                  | 416                                                        |
| Number of Gates                |                                                            |
| Voltage - Supply               | 1.07V ~ 1.13V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 896-BBGA, FCBGA                                            |
| Supplier Device Package        | 896-FBGA (31x31)                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5agxma3d4f31c4n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Symbol                | Description                                                | Minimum <sup>(5)</sup> | Typical          | Maximum <sup>(5)</sup> | Unit |
|-----------------------|------------------------------------------------------------|------------------------|------------------|------------------------|------|
| V <sub>CCL_GXBL</sub> | GX and SX speed grades—clock network power (left side)     | 1.08/1.12              | $1.1/1.15^{(6)}$ | 1.14/1.18              | V    |
| V <sub>CCL_GXBR</sub> | GX and SX speed grades—clock network power<br>(right side) | 1.00/1.12              | 1.1/1.13         | 1.14/1.10              | v    |
| V <sub>CCL_GXBL</sub> | GT and ST speed grades—clock network power (left side)     | 1.17                   | 1.20             | 1.23                   | V    |
| V <sub>CCL_GXBR</sub> | GT and ST speed grades—clock network power (right side)    | 1.17                   | 1.20             | 1.23                   | v    |

#### **Related Information**

#### Arria V GT, GX, ST, and SX Device Family Pin Connection Guidelines

Provides more information about the power supply connection for different data rates.

#### **HPS Power Supply Operating Conditions**

#### Table 1-5: HPS Power Supply Operating Conditions for Arria V SX and ST Devices

This table lists the steady-state voltage and current values expected from Arria V system-on-a-chip (SoC) devices with ARM®-based hard processor system (HPS). Power supply ramps must all be strictly monotonic, without plateaus. Refer to Recommended Operating Conditions for Arria V Devices table for the steady-state voltage values expected from the FPGA portion of the Arria V SoC devices.

| Symbol              | Description                                              | Condition          | Minimum <sup>(7)</sup> | Typical | Maximum <sup>(7)</sup> | Unit |
|---------------------|----------------------------------------------------------|--------------------|------------------------|---------|------------------------|------|
|                     | HPS core                                                 | -C4, -I5, -C5, -C6 | 1.07                   | 1.1     | 1.13                   | V    |
| V <sub>CC_HPS</sub> | voltage and<br>periphery<br>circuitry<br>power<br>supply | -I3                | 1.12                   | 1.15    | 1.18                   | V    |

<sup>&</sup>lt;sup>(5)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.



<sup>&</sup>lt;sup>(7)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

| Symbol | Description                                          | V <sub>CCIO</sub> (V) | Value | Unit |
|--------|------------------------------------------------------|-----------------------|-------|------|
|        |                                                      | 3.0                   | 0.189 |      |
|        |                                                      | 2.5                   | 0.208 |      |
|        | OCT variation with temperature without recalibration | 1.8                   | 0.266 | -    |
| dR/dT  |                                                      | 1.5                   | 0.273 | %/°C |
|        |                                                      | 1.35                  | 0.200 |      |
|        |                                                      | 1.25                  | 0.200 | -    |
|        |                                                      | 1.2                   | 0.317 |      |

# **Pin Capacitance**

# Table 1-11: Pin Capacitance for Arria V Devices

| Symbol              | Description                                                  | Maximum | Unit |
|---------------------|--------------------------------------------------------------|---------|------|
| C <sub>IOTB</sub>   | Input capacitance on top/bottom I/O pins                     | 6       | pF   |
| C <sub>IOLR</sub>   | Input capacitance on left/right I/O pins                     | 6       | pF   |
| C <sub>OUTFB</sub>  | Input capacitance on dual-purpose clock output/feedback pins | 6       | pF   |
| C <sub>IOVREF</sub> | Input capacitance on V <sub>REF</sub> pins                   | 48      | pF   |

# **Hot Socketing**

# Table 1-12: Hot Socketing Specifications for Arria V Devices

| Symbol                    | Description                                     | Maximum | Unit |
|---------------------------|-------------------------------------------------|---------|------|
| I <sub>IOPIN (DC)</sub>   | DC current per I/O pin                          | 300     | μΑ   |
| I <sub>IOPIN (AC)</sub>   | AC current per I/O pin                          | 8(10)   | mA   |
| I <sub>XCVR-TX (DC)</sub> | DC current per transceiver transmitter (TX) pin | 100     | mA   |

#### Arria V GX, GT, SX, and ST Device Datasheet



| Symbol                    | Description                                  | Maximum | Unit |
|---------------------------|----------------------------------------------|---------|------|
| I <sub>XCVR-RX (DC)</sub> | DC current per transceiver receiver (RX) pin | 50      | mA   |

#### Internal Weak Pull-Up Resistor

All I/O pins, except configuration, test, and JTAG pins, have an option to enable weak pull-up.

#### Table 1-13: Internal Weak Pull-Up Resistor Values for Arria V Devices

| Symbol          | Description                                                                                       | Condition (V) <sup>(11)</sup> | Value <sup>(12)</sup> | Unit |
|-----------------|---------------------------------------------------------------------------------------------------|-------------------------------|-----------------------|------|
|                 |                                                                                                   | $V_{CCIO} = 3.3 \pm 5\%$      | 25                    | kΩ   |
|                 |                                                                                                   | $V_{CCIO} = 3.0 \pm 5\%$      | 25                    | kΩ   |
|                 |                                                                                                   | $V_{CCIO} = 2.5 \pm 5\%$      | 25                    | kΩ   |
| R <sub>PU</sub> | configuration, as well as user mode if you have enabled the programmable pull-up resistor option. | $V_{CCIO} = 1.8 \pm 5\%$      | 25                    | kΩ   |
| Кру             |                                                                                                   | $V_{CCIO} = 1.5 \pm 5\%$      | 25                    | kΩ   |
|                 |                                                                                                   | $V_{CCIO} = 1.35 \pm 5\%$     | 25                    | kΩ   |
|                 |                                                                                                   | $V_{CCIO} = 1.25 \pm 5\%$     | 25                    | kΩ   |
|                 |                                                                                                   | $V_{CCIO} = 1.2 \pm 5\%$      | 25                    | kΩ   |

#### **Related Information**

#### Arria V GT, GX, ST, and SX Device Family Pin Connection Guidelines

Provides more information about the pins that support internal weak pull-up and internal weak pull-down features.



<sup>(10)</sup> The I/O ramp rate is 10 ns or more. For ramp rates faster than 10 ns,  $|I_{IOPIN}| = C dv/dt$ , in which C is the I/O pin capacitance and dv/dt is the slew rate.

 $<sup>^{(11)}</sup>$  Pin pull-up resistance values may be lower if an external source drives the pin higher than V<sub>CCIO</sub>.

<sup>&</sup>lt;sup>(12)</sup> Valid with  $\pm 10\%$  tolerances to cover changes over PVT.

#### Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications

| I/O Standard        | V <sub>II</sub> | <sub>-(DC)</sub> (V)     | V <sub>IH(D</sub>        | <sub>C)</sub> (V) | V <sub>IL(AC)</sub> (V)  | V <sub>IH(AC)</sub> (V)  | V <sub>OL</sub> (V)     | V <sub>OH</sub> (V)       | I <sub>OL</sub> <sup>(14)</sup> | I <sub>OH</sub> <sup>(14)</sup> (mA) |
|---------------------|-----------------|--------------------------|--------------------------|-------------------|--------------------------|--------------------------|-------------------------|---------------------------|---------------------------------|--------------------------------------|
| i/O Stanuaru        | Min             | Мах                      | Min                      | Мах               | Max                      | Min                      | Мах                     | Min                       | (mA)                            | IOH, (IIIIA)                         |
| SSTL-2<br>Class I   | -0.3            | V <sub>REF</sub> – 0.15  | V <sub>REF</sub> + 0.15  | $V_{CCIO} + 0.3$  | V <sub>REF</sub> – 0.31  | V <sub>REF</sub> + 0.31  | V <sub>TT</sub> – 0.608 | V <sub>TT</sub> + 0.608   | 8.1                             | -8.1                                 |
| SSTL-2<br>Class II  | -0.3            | V <sub>REF</sub> – 0.15  | V <sub>REF</sub> + 0.15  | $V_{CCIO} + 0.3$  | V <sub>REF</sub> – 0.31  | V <sub>REF</sub> + 0.31  | V <sub>TT</sub> – 0.81  | V <sub>TT</sub> + 0.81    | 16.2                            | -16.2                                |
| SSTL-18<br>Class I  | -0.3            | V <sub>REF</sub> - 0.125 | V <sub>REF</sub> + 0.125 | $V_{CCIO} + 0.3$  | V <sub>REF</sub> – 0.25  | V <sub>REF</sub> + 0.25  | V <sub>TT</sub> – 0.603 | V <sub>TT</sub> + 0.603   | 6.7                             | -6.7                                 |
| SSTL-18<br>Class II | -0.3            | V <sub>REF</sub> - 0.125 | V <sub>REF</sub> + 0.125 | $V_{CCIO} + 0.3$  | V <sub>REF</sub> – 0.25  | V <sub>REF</sub> + 0.25  | 0.28                    | V <sub>CCIO</sub> – 0.28  | 13.4                            | -13.4                                |
| SSTL-15<br>Class I  | —               | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | _                 | V <sub>REF</sub> – 0.175 | V <sub>REF</sub> + 0.175 | $0.2 \times V_{CCIO}$   | $0.8 \times V_{CCIO}$     | 8                               | -8                                   |
| SSTL-15<br>Class II | —               | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   |                   | V <sub>REF</sub> – 0.175 | V <sub>REF</sub> + 0.175 | $0.2 \times V_{CCIO}$   | $0.8 \times V_{CCIO}$     | 16                              | -16                                  |
| SSTL-135            | —               | $V_{REF}$ – 0.09         | $V_{REF} + 0.09$         |                   | V <sub>REF</sub> – 0.16  | $V_{REF} + 0.16$         | $0.2 \times V_{CCIO}$   | $0.8 \times V_{\rm CCIO}$ |                                 | —                                    |
| SSTL-125            | —               | $V_{REF} - 0.85$         | $V_{REF} + 0.85$         |                   | V <sub>REF</sub> – 0.15  | $V_{REF} + 0.15$         | $0.2 \times V_{CCIO}$   | $0.8 \times V_{CCIO}$     | —                               | —                                    |
| HSTL-18<br>Class I  |                 | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | _                 | V <sub>REF</sub> – 0.2   | V <sub>REF</sub> + 0.2   | 0.4                     | V <sub>CCIO</sub> – 0.4   | 8                               | -8                                   |
| HSTL-18<br>Class II |                 | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   |                   | V <sub>REF</sub> – 0.2   | V <sub>REF</sub> + 0.2   | 0.4                     | V <sub>CCIO</sub> – 0.4   | 16                              | -16                                  |
| HSTL-15<br>Class I  |                 | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   |                   | V <sub>REF</sub> – 0.2   | V <sub>REF</sub> + 0.2   | 0.4                     | V <sub>CCIO</sub> – 0.4   | 8                               | -8                                   |



<sup>&</sup>lt;sup>(14)</sup> To meet the I<sub>OL</sub> and I<sub>OH</sub> specifications, you must set the current strength settings accordingly. For example, to meet the SSTL15CI specification (8 mA), you should set the current strength settings to 8 mA. Setting at lower current strength may not meet the I<sub>OL</sub> and I<sub>OH</sub> specifications in the datasheet.

| Sumbol/Decovintion                                                                       | Condition                     | Transceiver Speed Grade 4                     |                                  |     | Transceiver Speed Grade 6 |                                  |     | Unit |
|------------------------------------------------------------------------------------------|-------------------------------|-----------------------------------------------|----------------------------------|-----|---------------------------|----------------------------------|-----|------|
| Symbol/Description                                                                       | Condition                     | Min                                           | Тур                              | Max | Min                       | Тур                              | Max | Onit |
| Minimum differential eye<br>opening at the receiver<br>serial input pins <sup>(30)</sup> | _                             | 100                                           | _                                | _   | 100                       | _                                | _   | mV   |
| V <sub>ICM</sub> (AC coupled)                                                            | _                             | _                                             | 0.7/0.75/<br>0.8 <sup>(31)</sup> | _   | _                         | 0.7/0.75/<br>0.8 <sup>(31)</sup> |     | mV   |
| V <sub>ICM</sub> (DC coupled)                                                            | $\leq 3.2 \text{Gbps}^{(32)}$ | 670                                           | 700                              | 730 | 670                       | 700                              | 730 | mV   |
|                                                                                          | 85- $\Omega$ setting          |                                               | 85                               | —   | _                         | 85                               | _   | Ω    |
| Differential on-chip                                                                     | 100- $\Omega$ setting         |                                               | 100                              | _   |                           | 100                              |     | Ω    |
| termination resistors                                                                    | 120-Ω setting                 |                                               | 120                              | —   |                           | 120                              |     | Ω    |
|                                                                                          | 150-Ω setting                 |                                               | 150                              | _   |                           | 150                              |     | Ω    |
| t <sub>LTR</sub> <sup>(33)</sup>                                                         |                               | _                                             | _                                | 10  | _                         | _                                | 10  | μs   |
| $t_{LTD}^{(34)}$                                                                         | _                             | 4                                             | _                                | _   | 4                         | _                                | _   | μs   |
| t <sub>LTD_manual</sub> <sup>(35)</sup>                                                  | _                             | 4                                             | _                                | —   | 4                         | _                                | _   | μs   |
| t <sub>LTR_LTD_manual</sub> <sup>(36)</sup>                                              |                               | 15                                            | _                                |     | 15                        |                                  |     | μs   |
| Programmable ppm<br>detector <sup>(37)</sup>                                             | _                             | ±62.5, 100, 125, 200, 250, 300, 500, and 1000 |                                  |     |                           | ppm                              |     |      |

<sup>(30)</sup> The differential eye opening specification at the receiver input pins assumes that you have disabled the **Receiver Equalization** feature. If you enable the **Receiver Equalization** feature, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level.

(31) The AC coupled  $V_{ICM} = 700 \text{ mV}$  for Arria V GX and SX in PCIe mode only. The AC coupled  $V_{ICM} = 750 \text{ mV}$  for Arria V GT and ST in PCIe mode only.

<sup>(32)</sup> For standard protocol compliance, use AC coupling.

 $^{(33)}$  t<sub>LTR</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset.

 $^{(34)}$  t<sub>LTD</sub> is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high.

 $^{(35)}$  t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode.

 $t_{\text{LTR\_LTD\_manual}}$  is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode.



# Transceiver Specifications for Arria V GT and ST Devices

| Symbol/Description                         | Condition                                                | Tran            | sceiver Speed Gra | ide 3                           | Unit           |
|--------------------------------------------|----------------------------------------------------------|-----------------|-------------------|---------------------------------|----------------|
| Symbol/Description                         | Condition                                                | Min             | Тур               | Max                             | Onic           |
| Supported I/O standards                    | 1.2 V PCML, 1.4 VPCML                                    | 1.5 V PCML, 2.5 | V PCML, Differe   | ential LVPECL <sup>(40)</sup> , | HCSL, and LVDS |
| Input frequency from REFCLK input pins     | _                                                        | 27              |                   | 710                             | MHz            |
| Rise time                                  | Measure at ±60 mV of differential signal <sup>(41)</sup> |                 |                   | 400                             | ps             |
| Fall time                                  | Measure at ±60 mV of differential signal <sup>(41)</sup> |                 |                   | 400                             | ps             |
| Duty cycle                                 | —                                                        | 45              |                   | 55                              | %              |
| Peak-to-peak differential input voltage    | —                                                        | 200             |                   | 300 <sup>(42)</sup> /2000       | mV             |
| Spread-spectrum modulating clock frequency | PCI Express (PCIe)                                       | 30              |                   | 33                              | kHz            |
| Spread-spectrum downspread                 | PCIe                                                     |                 | 0 to -0.5%        |                                 | —              |
| On-chip termination resistors              | _                                                        |                 | 100               |                                 | Ω              |
| V <sub>ICM</sub> (AC coupled)              | —                                                        | _               | 1.2               | —                               | V              |
| V <sub>ICM</sub> (DC coupled)              | HCSL I/O standard for the PCIe<br>reference clock        | 250             |                   | 550                             | mV             |



<sup>&</sup>lt;sup>(40)</sup> Differential LVPECL signal levels must comply to the minimum and maximum peak-to-peak differential input voltage specified in this table.

REFCLK performance requires to meet transmitter REFCLK phase noise specification. (41)

<sup>&</sup>lt;sup>(42)</sup> The maximum peak-to peak differential input voltage of 300 mV is allowed for DC coupled link.

| Symbol/Description                                                                              | Condition                       | Transceiver Speed Grade 3 |                          | ade 3   | – Unit |  |
|-------------------------------------------------------------------------------------------------|---------------------------------|---------------------------|--------------------------|---------|--------|--|
| Symbol/Description                                                                              | Condition                       | Min                       | Тур                      | Мах     | Onit   |  |
| Data rate (10-Gbps transceiver) <sup>(44)</sup>                                                 | _                               | 0.611                     | —                        | 10.3125 | Gbps   |  |
| Absolute $V_{MAX}$ for a receiver pin <sup>(45)</sup>                                           | _                               |                           | _                        | 1.2     | V      |  |
| Absolute $\mathrm{V}_{\mathrm{MIN}}$ for a receiver pin                                         | _                               | -0.4                      | _                        | _       | V      |  |
| Maximum peak-to-peak differential input voltage $V_{ID}$ (diff p-p) before device configuration | —                               | —                         | _                        | 1.6     | V      |  |
| Maximum peak-to-peak differential input voltage $V_{ID}$ (diff p-p) after device configuration  | _                               | _                         | _                        | 2.2     | V      |  |
| Minimum differential eye opening at the receiver serial input pins <sup>(46)</sup>              | _                               | 100                       |                          |         | mV     |  |
| V <sub>ICM</sub> (AC coupled)                                                                   | _                               | _                         | 750 <sup>(47)</sup> /800 |         | mV     |  |
| V <sub>ICM</sub> (DC coupled)                                                                   | $\leq 3.2 \mathrm{Gbps}^{(48)}$ | 670                       | 700                      | 730     | mV     |  |
|                                                                                                 | 85- $\Omega$ setting            |                           | 85                       |         | Ω      |  |
| Differential on-chip termination                                                                | 100-Ω setting                   |                           | Ω                        |         |        |  |
| resistors                                                                                       | 120-Ω setting                   |                           | 120                      |         | Ω      |  |
|                                                                                                 | 150-Ω setting                   |                           | 150                      |         | Ω      |  |
| t <sub>LTR</sub> <sup>(49)</sup>                                                                | _                               | _                         | _                        | 10      | μs     |  |
| t <sub>LTD</sub> <sup>(50)</sup>                                                                | _                               | 4                         |                          |         | μs     |  |

<sup>&</sup>lt;sup>(45)</sup> The device cannot tolerate prolonged operation at this absolute maximum.



<sup>&</sup>lt;sup>(46)</sup> The differential eye opening specification at the receiver input pins assumes that you have disabled the **Receiver Equalization** feature. If you enable the **Receiver Equalization** feature, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level.

 $<sup>^{(47)}</sup>$  The AC coupled  $V_{\rm ICM}$  is 750 mV for PCIe mode only.

<sup>&</sup>lt;sup>(48)</sup> For standard protocol compliance, use AC coupling.

 $<sup>^{(49)}</sup>$  t<sub>LTR</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset.

<sup>&</sup>lt;sup>(50)</sup> t<sub>LTD</sub> is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high.

# CTLE Response at Data Rates > 3.25 Gbps across Supported AC Gain and DC Gain

Figure 1-2: Continuous Time-Linear Equalizer (CTLE) Response at Data Rates > 3.25 Gbps across Supported AC Gain and DC Gain for Arria V GX, GT, SX, and ST Devices



Arria V GX, GT, SX, and ST Device Datasheet



For example, when  $V_{OD}$  = 800 mV, the corresponding  $V_{OD}$  value setting is 40. The following conditions show that the 1st post tap pre-emphasis setting = 2 is valid:

- $|B| + |C| \le 60 \Rightarrow 40 + 2 = 42$ ٠
- $|B| |C| > 5 \rightarrow 40 2 = 38$
- $(V_{MAX}/V_{MIN} 1)\% < 600\% \Rightarrow (42/38 1)\% = 10.52\%$

To predict the pre-emphasis level for your specific data rate and pattern, run simulations using the Arria V HSSI HSPICE models.

## Table 1-33: Transmitter Pre-Emphasis Levels for Arria V Devices

| Quartus Prime 1st                 |             | Quartus Prime V <sub>OD</sub> Setting |             |             |             |             |              |      |
|-----------------------------------|-------------|---------------------------------------|-------------|-------------|-------------|-------------|--------------|------|
| Post Tap Pre-<br>Emphasis Setting | 10 (200 mV) | 20 (400 mV)                           | 30 (600 mV) | 35 (700 mV) | 40 (800 mV) | 45 (900 mV) | 50 (1000 mV) | Unit |
| 0                                 | 0           | 0                                     | 0           | 0           | 0           | 0           | 0            | dB   |
| 1                                 | 1.97        | 0.88                                  | 0.43        | 0.32        | 0.24        | 0.19        | 0.13         | dB   |
| 2                                 | 3.58        | 1.67                                  | 0.95        | 0.76        | 0.61        | 0.5         | 0.41         | dB   |
| 3                                 | 5.35        | 2.48                                  | 1.49        | 1.2         | 1           | 0.83        | 0.69         | dB   |
| 4                                 | 7.27        | 3.31                                  | 2           | 1.63        | 1.36        | 1.14        | 0.96         | dB   |
| 5                                 | _           | 4.19                                  | 2.55        | 2.1         | 1.76        | 1.49        | 1.26         | dB   |
| 6                                 | _           | 5.08                                  | 3.11        | 2.56        | 2.17        | 1.83        | 1.56         | dB   |
| 7                                 | _           | 5.99                                  | 3.71        | 3.06        | 2.58        | 2.18        | 1.87         | dB   |
| 8                                 | _           | 6.92                                  | 4.22        | 3.47        | 2.93        | 2.48        | 2.11         | dB   |
| 9                                 | _           | 7.92                                  | 4.86        | 4           | 3.38        | 2.87        | 2.46         | dB   |
| 10                                | _           | 9.04                                  | 5.46        | 4.51        | 3.79        | 3.23        | 2.77         | dB   |
| 11                                | _           | 10.2                                  | 6.09        | 5.01        | 4.23        | 3.61        | —            | dB   |
| 12                                | _           | 11.56                                 | 6.74        | 5.51        | 4.68        | 3.97        | —            | dB   |
| 13                                | _           | 12.9                                  | 7.44        | 6.1         | 5.12        | 4.36        | —            | dB   |
| 14                                | _           | 14.44                                 | 8.12        | 6.64        | 5.57        | 4.76        | _            | dB   |
| 15                                | _           | _                                     | 8.87        | 7.21        | 6.06        | 5.14        | —            | dB   |

Arria V GX, GT, SX, and ST Device Datasheet



# Table 1-34: Transceiver Compliance Specification for All Supported Protocol for Arria V GX, GT, SX, and ST Devices

| Protocol                           | Sub-protocol | Data Rate (Mbps) |
|------------------------------------|--------------|------------------|
|                                    | PCIe Gen1    | 2,500            |
| PCIe                               | PCIe Gen2    | 5,000            |
|                                    | PCIe Cable   | 2,500            |
| XAUI                               | XAUI 2135    | 3,125            |
|                                    | SRIO 1250 SR | 1,250            |
|                                    | SRIO 1250 LR | 1,250            |
|                                    | SRIO 2500 SR | 2,500            |
|                                    | SRIO 2500 LR | 2,500            |
|                                    | SRIO 3125 SR | 3,125            |
| Serial RapidIO <sup>®</sup> (SRIO) | SRIO 3125 LR | 3,125            |
| Serial Rapidio (SRIO)              | SRIO 5000 SR | 5,000            |
|                                    | SRIO 5000 MR | 5,000            |
|                                    | SRIO 5000 LR | 5,000            |
|                                    | SRIO_6250_SR | 6,250            |
|                                    | SRIO_6250_MR | 6,250            |
|                                    | SRIO_6250_LR | 6,250            |





# **DLL Frequency Range Specifications**

#### Table 1-43: DLL Frequency Range Specifications for Arria V Devices

| Parameter                     | -I3, -C4  | -I5, -C5  | -C6       | Unit |
|-------------------------------|-----------|-----------|-----------|------|
| DLL operating frequency range | 200 - 667 | 200 - 667 | 200 - 667 | MHz  |

# DQS Logic Block Specifications

## Table 1-44: DQS Phase Shift Error Specifications for DLL-Delayed Clock (t<sub>DOS PSERR</sub>) for Arria V Devices

This error specification is the absolute maximum and minimum error.

| Number of DQS Delay Buffer | -I3, -C4 | –I5, –C5 | -C6 | Unit |
|----------------------------|----------|----------|-----|------|
| 2                          | 40       | 80       | 80  | ps   |



#### Figure 1-12: USB Timing Diagram



# Ethernet Media Access Controller (EMAC) Timing Characteristics

## Table 1-56: Reduced Gigabit Media Independent Interface (RGMII) TX Timing Requirements for Arria V Devices

| Symbol                        | Description                            | Min   | Тур | Max  | Unit |
|-------------------------------|----------------------------------------|-------|-----|------|------|
| T <sub>clk</sub> (1000Base-T) | TX_CLK clock period                    | _     | 8   |      | ns   |
| T <sub>clk</sub> (100Base-T)  | TX_CLK clock period                    | —     | 40  |      | ns   |
| T <sub>clk</sub> (10Base-T)   | TX_CLK clock period                    |       | 400 |      | ns   |
| T <sub>dutycycle</sub>        | TX_CLK duty cycle                      | 45    | _   | 55   | %    |
| T <sub>d</sub>                | TX_CLK to TXD/TX_CTL output data delay | -0.85 |     | 0.15 | ns   |

#### Figure 1-13: RGMII TX Timing Diagram





| Symbol                          | Description                        | Min | Мах | Unit |
|---------------------------------|------------------------------------|-----|-----|------|
| T <sub>dh</sub> <sup>(89)</sup> | Data to write enable hold time     | 5   | —   | ns   |
| T <sub>cea</sub>                | Chip enable to data access time    |     | 25  | ns   |
| T <sub>rea</sub>                | Read enable to data access time    |     | 16  | ns   |
| T <sub>rhz</sub>                | Read enable to data high impedance |     | 100 | ns   |
| T <sub>rr</sub>                 | Ready to read enable low           | 20  |     | ns   |

# Figure 1-17: NAND Command Latch Timing Diagram





#### 1-80 AS Configuration Timing

| Symbol              | Parameter                                                 | Minimum                                     | Maximum | Unit   |
|---------------------|-----------------------------------------------------------|---------------------------------------------|---------|--------|
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                          | 4 × maximum DCLк period                     | _       |        |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on         | $t_{CD2CU}$ + ( $T_{init}$ × CLKUSR period) |         | _      |
| T <sub>init</sub>   | Number of clock cycles required for device initialization | 8,576                                       |         | Cycles |

#### **Related Information**

#### **FPP Configuration Timing**

Provides the FPP configuration timing waveforms.

# **AS Configuration Timing**

#### Table 1-68: AS Timing Parameters for AS ×1 and ×4 Configurations in Arria V Devices

The minimum and maximum numbers apply to both the internal oscillator and CLKUSR when either one is used as the clock source for device configuration.

The  $t_{CF2CD}$ ,  $t_{CF2ST0}$ ,  $t_{CFG}$ ,  $t_{STATUS}$ , and  $t_{CF2ST1}$  timing parameters are identical to the timing parameters for passive serial (PS) mode listed in PS Timing Parameters for Arria V Devices table. You can obtain the  $t_{CF2ST1}$  value if you do not delay configuration by externally holding nSTATUS low.

| Symbol              | Parameter                                                 | Minimum                                     | Maximum | Unit   |
|---------------------|-----------------------------------------------------------|---------------------------------------------|---------|--------|
| t <sub>CO</sub>     | DCLK falling edge to the AS_DATA0/ASDO output             | _                                           | 2       | ns     |
| t <sub>SU</sub>     | Data setup time before the falling edge on DCLK           | 1.5                                         |         | ns     |
| t <sub>DH</sub>     | Data hold time after the falling edge on DCLK             | 0                                           |         | ns     |
| t <sub>CD2UM</sub>  | CONF_DONE high to user mode                               | 175                                         | 437     | μs     |
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                          | $4 \times \text{maximum DCLK period}$       |         | _      |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on         | $t_{CD2CU}$ + ( $T_{init}$ × Clkusr period) | _       | _      |
| T <sub>init</sub>   | Number of clock cycles required for device initialization | 8,576                                       | —       | Cycles |



#### 1-94 Document Revision History

| Term            | Definition                              |
|-----------------|-----------------------------------------|
| V <sub>OX</sub> | Output differential cross point voltage |
| W               | High-speed I/O block—Clock boost factor |

# **Document Revision History**

| Date          | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| December 2016 | 2016.12.09 | <ul> <li>Updated V<sub>ICM</sub> (AC coupled) specifications in Receiver Specifications for Arria V GX and SX Devices table.</li> <li>Added maximum specification for T<sub>d</sub> in Management Data Input/Output (MDIO) Timing Requirements for Arria V Devices table.</li> <li>Updated T<sub>init</sub> specifications in the following tables: <ul> <li>FPP Timing Parameters When DCLK-to-DATA[] Ratio is 1 for Arria V Devices</li> <li>FPP Timing Parameters When DCLK-to-DATA[] Ratio is &gt;1 for Arria V Devices</li> <li>AS Timing Parameters for AS ×1 and ×4 Configurations in Arria V Devices</li> <li>PS Timing Parameters for Arria V Devices</li> </ul> </li> </ul> |
| June 2016     | 2016.06.10 | <ul> <li>Changed pin capacitance to maximum values.</li> <li>Updated SPI Master Timing Requirements for Arria V Devices table.</li> <li>Added T<sub>su</sub> and T<sub>h</sub> specifications.</li> <li>Removed T<sub>dinmax</sub> specifications.</li> <li>Updated SPI Master Timing Diagram.</li> <li>Updated T<sub>clk</sub> spec from maximum to minimum in I<sup>2</sup>C Timing Requirements for Arria V Devices table.</li> </ul>                                                                                                                                                                                                                                              |





| Date          | Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| June 2012     | 2.0     | <ul> <li>Updated for the Quartus II software v12.0 release:</li> <li>Restructured document.</li> <li>Updated "Supply Current and Power Consumption" section.</li> <li>Updated Table 20, Table 21, Table 24, Table 25, Table 26, Table 35, Table 39, Table 43, and Table 52.</li> <li>Added Table 22, Table 23, and Table 33.</li> <li>Added Figure 1–1 and Figure 1–2.</li> <li>Added "Initialization" and "Configuration Files" sections.</li> </ul> |
| February 2012 | 1.3     | <ul> <li>Updated Table 2–1.</li> <li>Updated Transceiver-FPGA Fabric Interface rows in Table 2–20.</li> <li>Updated V<sub>CCP</sub> description.</li> </ul>                                                                                                                                                                                                                                                                                           |
| December 2011 | 1.2     | Updated Table 2–1 and Table 2–3.                                                                                                                                                                                                                                                                                                                                                                                                                      |
| November 2011 | 1.1     | <ul> <li>Updated Table 2–1, Table 2–19, Table 2–26, and Table 2–36.</li> <li>Added Table 2–5.</li> <li>Added Figure 2–4.</li> </ul>                                                                                                                                                                                                                                                                                                                   |
| August 2011   | 1.0     | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                      |



| Symbol            | Description                    | Condition    | Minimum <sup>(114)</sup> | Typical | Maximum <sup>(114)</sup> | Unit |
|-------------------|--------------------------------|--------------|--------------------------|---------|--------------------------|------|
| VI                | DC input voltage               |              | -0.5                     | _       | 3.6                      | V    |
| V <sub>O</sub>    | Output voltage                 |              | 0                        | _       | V <sub>CCIO</sub>        | V    |
| TI                | Operating junction temperature | Commercial   | 0                        |         | 85                       | °C   |
| ıj                | Operating junction temperature | Industrial   | -40                      | _       | 100                      | °C   |
| +                 | Power supply ramp time         | Standard POR | 200 µs                   | _       | 100 ms                   | _    |
| t <sub>RAMP</sub> |                                | Fast POR     | 200 µs                   | _       | 4 ms                     | —    |

#### **Recommended Transceiver Power Supply Operating Conditions**

#### Table 2-6: Recommended Transceiver Power Supply Operating Conditions for Arria V GZ Devices

| Symbol                                                       | Description                                       | Minimum <sup>(118)</sup> | Typical | Maximum <sup>(118)</sup> | Unit |  |
|--------------------------------------------------------------|---------------------------------------------------|--------------------------|---------|--------------------------|------|--|
| V <sub>CCA_GXBL</sub>                                        | Transceiver channel PLL power supply (left side)  | 2.85                     | 3.0     | 3.15                     | V    |  |
| (119), (120)                                                 | Transcerver channel PLL power supply (left side)  | 2.375                    | 2.5     | 2.625                    | v    |  |
| V <sub>CCA</sub> _                                           | Transceiver channel PLL power supply (right side) | 2.85                     | 3.0     | 3.15                     | V    |  |
| V <sub>CCA</sub><br>GXBR <sup>(119)</sup> , <sup>(120)</sup> | Transcerver channel PLL power supply (fight side) | 2.375                    | 2.5     | 2.625                    |      |  |
| V <sub>CCHIP_L</sub>                                         | Transceiver hard IP power supply (left side)      | 0.82                     | 0.85    | 0.88                     | V    |  |
| V <sub>CCHSSI_L</sub>                                        | Transceiver PCS power supply (left side)          | 0.82                     | 0.85    | 0.88                     | V    |  |
| V <sub>CCHSSI_R</sub>                                        | Transceiver PCS power supply (right side)         | 0.82                     | 0.85    | 0.88                     | V    |  |

<sup>(114)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

<sup>(118)</sup> This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

<sup>(120)</sup> When using ATX PLLs, the supply must be 3.0 V.



<sup>(119)</sup> This supply must be connected to 3.0 V if the CMU PLL, receiver CDR, or both, are configured at a base data rate > 6.5 Gbps. Up to 6.5 Gbps, you can connect this supply to either 3.0 V or 2.5 V.

# I/O Standard Specifications

The  $V_{OL}$  and  $V_{OH}$  values are valid at the corresponding  $I_{OH}$  and  $I_{OL}$ , respectively.

#### Table 2-16: Single-Ended I/O Standards for Arria V GZ Devices

| I/O Standard | V <sub>CCIO</sub> (V) |     |       | V <sub>IL</sub> (V) |                           | V <sub>IH</sub> (V)         |                            | V <sub>OL</sub> (V)         | V <sub>OH</sub> (V)      | l <sub>OL</sub> (mA) | I <sub>OH</sub> (mA) |
|--------------|-----------------------|-----|-------|---------------------|---------------------------|-----------------------------|----------------------------|-----------------------------|--------------------------|----------------------|----------------------|
|              | Min                   | Тур | Max   | Min                 | Max                       | Min                         | Max                        | Max                         | Min                      | 10L (IIIA)           |                      |
| LVTTL        | 2.85                  | 3   | 3.15  | -0.3                | 0.8                       | 1.7                         | 3.6                        | 0.4                         | 2.4                      | 2                    | -2                   |
| LVCMOS       | 2.85                  | 3   | 3.15  | -0.3                | 0.8                       | 1.7                         | 3.6                        | 0.2                         | V <sub>CCIO</sub> – 0.2  | 0.1                  | -0.1                 |
| 2.5 V        | 2.375                 | 2.5 | 2.625 | -0.3                | 0.7                       | 1.7                         | 3.6                        | 0.4                         | 2                        | 1                    | -1                   |
| 1.8 V        | 1.71                  | 1.8 | 1.89  | -0.3                | $0.35 \times V_{ m CCIO}$ | 0.65 ×<br>V <sub>CCIO</sub> | V <sub>CCIO</sub><br>+ 0.3 | 0.45                        | V <sub>CCIO</sub> - 0.45 | 2                    | -2                   |
| 1.5 V        | 1.425                 | 1.5 | 1.575 | -0.3                | $0.35 \times V_{ m CCIO}$ | 0.65 ×<br>V <sub>CCIO</sub> | V <sub>CCIO</sub><br>+ 0.3 | $0.25 	imes V_{ m CCIO}$    | $0.75 \times V_{CCIO}$   | 2                    | -2                   |
| 1.2 V        | 1.14                  | 1.2 | 1.26  | -0.3                | $0.35 \times V_{ m CCIO}$ | 0.65 ×<br>V <sub>CCIO</sub> | V <sub>CCIO</sub><br>+ 0.3 | 0.25 ×<br>V <sub>CCIO</sub> | $0.75 \times V_{CCIO}$   | 2                    | -2                   |

## Table 2-17: Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications for Arria V GZ Devices

| I/O Standard           | V <sub>CCIO</sub> (V) |     |       | V <sub>REF</sub> (V)   |                         |                           | V <sub>TT</sub> (V)        |                  |                         |
|------------------------|-----------------------|-----|-------|------------------------|-------------------------|---------------------------|----------------------------|------------------|-------------------------|
|                        | Min                   | Тур | Max   | Min                    | Тур                     | Max                       | Min                        | Тур              | Max                     |
| SSTL-2<br>Class I, II  | 2.375                 | 2.5 | 2.625 | $0.49 \times V_{CCIO}$ | $0.5 	imes V_{ m CCIO}$ | $0.51 \times V_{ m CCIO}$ | V <sub>REF</sub> - 0.04    | V <sub>REF</sub> | V <sub>REF</sub> + 0.04 |
| SSTL-18<br>Class I, II | 1.71                  | 1.8 | 1.89  | 0.833                  | 0.9                     | 0.969                     | V <sub>REF</sub> - 0.04    | V <sub>REF</sub> | V <sub>REF</sub> + 0.04 |
| SSTL-15<br>Class I, II | 1.425                 | 1.5 | 1.575 | $0.49 \times V_{CCIO}$ | $0.5 	imes V_{ m CCIO}$ | $0.51 \times V_{ m CCIO}$ | $0.49 \times V_{\rm CCIO}$ | 0.5 ×<br>VCCIO   | $0.51 \times V_{CCIO}$  |



## FPP Configuration Timing when DCLK to DATA[] = 1

#### Figure 2-7: FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is 1

Timing waveform for FPP configuration when using a MAX<sup>®</sup> II or MAX V device as an external host.



Notes:

- 1. The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic-high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- 2. After power-up, the Arria V GZ device holds nSTATUS low for the time of the POR delay.
- 3. After power-up, before and during configuration, CONF\_DONE is low.
- 4. Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required.
- 5. For FPP ×16, use DATA[15..0]. For FPP ×8, use DATA[7..0]. DATA[31..0] are available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings.
- 6. To ensure a successful configuration, send the entire configuration data to the Arria V GZ device. CONF\_DONE is released high when the Arria V GZ device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- 7. After the option bit to enable the INIT\_DONE pin is configured into the device, the INIT\_DONE goes low.

Arria V GZ Device Datasheet





#### **Related Information**

Configuration, Design Security, and Remote System Upgrades in Arria V Devices

# Initialization

#### Table 2-61: Initialization Clock Source Option and the Maximum Frequency for Arria V GZ Devices

| Initialization Clock Source | Configuration Schemes | Maximum Frequency (MHz) | Minimum Number of Clock Cycles |  |  |
|-----------------------------|-----------------------|-------------------------|--------------------------------|--|--|
| Internal Oscillator         | AS, PS, FPP           | 12.5                    |                                |  |  |
| CLKUSR <sup>(222)</sup>     | PS, FPP               | 125                     | 8576                           |  |  |
| CLKUSR                      | AS                    | 100                     | 8370                           |  |  |
| DCLK                        | PS, FPP               | 125                     |                                |  |  |

# **Configuration Files**

Use the following table to estimate the file size before design compilation. Different configuration file formats, such as a hexadecimal file (.hex) or tabular text file (.ttf) format, have different file sizes.

For the different types of configuration file and file sizes, refer to the Quartus II software. However, for a specific version of the Quartus II software, any design targeted for the same device has the same uncompressed configuration file size.

Arria V GZ Device Datasheet



<sup>&</sup>lt;sup>(221)</sup> To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the "Initialization" section of the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter.

<sup>(222)</sup> To enable CLKUSR as the initialization clock source, turn on the Enable user-supplied start-up clock (CLKUSR) option in the Quartus II software from the General panel of the Device and Pin Options dialog box.