# E·XFL

#### Intel - 5AGXMA5G6F35C6N Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 8962                                                       |
| Number of Logic Elements/Cells | 190000                                                     |
| Total RAM Bits                 | 13284352                                                   |
| Number of I/O                  | 544                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 1.07V ~ 1.13V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 1152-BBGA, FCBGA Exposed Pad                               |
| Supplier Device Package        | 1152-FBGA (35x35)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5agxma5g6f35c6n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

AV-51002 2017.02.10

#### I/O Standard Specifications

Tables in this section list the input voltage ( $V_{IH}$  and  $V_{IL}$ ), output voltage ( $V_{OH}$  and  $V_{OL}$ ), and current drive characteristics ( $I_{OH}$  and  $I_{OL}$ ) for various I/O standards supported by Arria V devices.

You must perform timing closure analysis to determine the maximum achievable frequency for general purpose I/O standards.

#### Single-Ended I/O Standards

| I/O Standard    |       | V <sub>CCIO</sub> (V) |       |      | V <sub>IL</sub> (V)    | V <sub>IH</sub> (V)    |                  | V <sub>OL</sub> (V)    | V <sub>OH</sub> (V)      | I <sub>OL</sub> <sup>(13)</sup> | I <sub>OH</sub> <sup>(13)</sup> (mA) |
|-----------------|-------|-----------------------|-------|------|------------------------|------------------------|------------------|------------------------|--------------------------|---------------------------------|--------------------------------------|
| I/O Stanuaru    | Min   | Тур                   | Max   | Min  | Мах                    | Min                    | Max              | Мах                    | Min                      | (mA)                            | IOH, (IIIA)                          |
| 3.3-V<br>LVTTL  | 3.135 | 3.3                   | 3.465 | -0.3 | 0.8                    | 1.7                    | 3.6              | 0.45                   | 2.4                      | 4                               | -4                                   |
| 3.3-V<br>LVCMOS | 3.135 | 3.3                   | 3.465 | -0.3 | 0.8                    | 1.7                    | 3.6              | 0.2                    | V <sub>CCIO</sub> – 0.2  | 2                               | -2                                   |
| 3.0-V<br>LVTTL  | 2.85  | 3                     | 3.15  | -0.3 | 0.8                    | 1.7                    | 3.6              | 0.4                    | 2.4                      | 2                               | -2                                   |
| 3.0-V<br>LVCMOS | 2.85  | 3                     | 3.15  | -0.3 | 0.8                    | 1.7                    | 3.6              | 0.2                    | V <sub>CCIO</sub> – 0.2  | 0.1                             | -0.1                                 |
| 3.0-V PCI       | 2.85  | 3                     | 3.15  | _    | $0.3 \times V_{CCIO}$  | $0.5 \times V_{CCIO}$  | $V_{CCIO} + 0.3$ | $0.1 \times V_{CCIO}$  | $0.9 \times V_{CCIO}$    | 1.5                             | -0.5                                 |
| 3.0-V<br>PCI-X  | 2.85  | 3                     | 3.15  |      | $0.35 \times V_{CCIO}$ | $0.5 \times V_{CCIO}$  | $V_{CCIO} + 0.3$ | $0.1 \times V_{CCIO}$  | $0.9 \times V_{CCIO}$    | 1.5                             | -0.5                                 |
| 2.5 V           | 2.375 | 2.5                   | 2.625 | -0.3 | 0.7                    | 1.7                    | 3.6              | 0.4                    | 2                        | 1                               | -1                                   |
| 1.8 V           | 1.71  | 1.8                   | 1.89  | -0.3 | $0.35 \times V_{CCIO}$ | $0.65 \times V_{CCIO}$ | $V_{CCIO} + 0.3$ | 0.45                   | V <sub>CCIO</sub> – 0.45 | 2                               | -2                                   |
| 1.5 V           | 1.425 | 1.5                   | 1.575 | -0.3 | $0.35 \times V_{CCIO}$ | $0.65 \times V_{CCIO}$ | $V_{CCIO} + 0.3$ | $0.25 \times V_{CCIO}$ | $0.75 \times V_{CCIO}$   | 2                               | -2                                   |
| 1.2 V           | 1.14  | 1.2                   | 1.26  | -0.3 | $0.35 \times V_{CCIO}$ | $0.65 \times V_{CCIO}$ | $V_{CCIO} + 0.3$ | $0.25 \times V_{CCIO}$ | $0.75 \times V_{CCIO}$   | 2                               | -2                                   |

Table 1-14: Single-Ended I/O Standards for Arria V Devices

(13) To meet the I<sub>OL</sub> and I<sub>OH</sub> specifications, you must set the current strength settings accordingly. For example, to meet the 3.3-V LVTTL specification (4 mA), you should set the current strength settings to 4 mA. Setting at lower current strength may not meet the I<sub>OL</sub> and I<sub>OH</sub> specifications in the datasheet.



| I/O Standard |      | V <sub>CCIO</sub> (V) |      | V <sub>SW</sub> | <sub>ING(DC)</sub> (V) | V <sub>X(AC)</sub> (V)         |                      | V <sub>SWING(AC)</sub> (V)     |                                               |                           |
|--------------|------|-----------------------|------|-----------------|------------------------|--------------------------------|----------------------|--------------------------------|-----------------------------------------------|---------------------------|
|              | Min  | Тур                   | Max  | Min             | Мах                    | Min                            | Тур                  | Мах                            | Min                                           | Max                       |
| SSTL-125     | 1.19 | 1.25                  | 1.31 | 0.18            | (15)                   | V <sub>CCIO</sub> /2 –<br>0.15 | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2<br>+ 0.15 | 2(V <sub>IH(AC)</sub> –<br>V <sub>REF</sub> ) | $2(V_{IL(AC)} - V_{REF})$ |

#### **Differential HSTL and HSUL I/O Standards**

#### Table 1-18: Differential HSTL and HSUL I/O Standards for Arria V Devices

| I/O Standard           |       | V <sub>CCIO</sub> (V | )     | V <sub>DII</sub> | <sub>F(DC)</sub> (V)       | V <sub>X(AC)</sub> (V)                                              |                          | V <sub>CM(DC)</sub> (V)      |                           |                          | V <sub>DIF(AC)</sub> (V)   |      |                          |
|------------------------|-------|----------------------|-------|------------------|----------------------------|---------------------------------------------------------------------|--------------------------|------------------------------|---------------------------|--------------------------|----------------------------|------|--------------------------|
|                        | Min   | Тур                  | Max   | Min              | Max                        | Min                                                                 | Тур                      | Max                          | Min                       | Тур                      | Max                        | Min  | Max                      |
| HSTL-18<br>Class I, II | 1.71  | 1.8                  | 1.89  | 0.2              | _                          | 0.78                                                                | —                        | 1.12                         | 0.78                      |                          | 1.12                       | 0.4  |                          |
| HSTL-15<br>Class I, II | 1.425 | 1.5                  | 1.575 | 0.2              | _                          | 0.68                                                                | —                        | 0.9                          | 0.68                      | _                        | 0.9                        | 0.4  |                          |
| HSTL-12<br>Class I, II | 1.14  | 1.2                  | 1.26  | 0.16             | V <sub>CCIO</sub><br>+ 0.3 |                                                                     | $0.5 \times V_{ m CCIO}$ | _                            | $0.4 \times V_{ m CCIO}$  | $0.5 \times V_{ m CCIO}$ | $0.6 \times V_{ m CCIO}$   | 0.3  | V <sub>CCIO</sub> + 0.48 |
| HSUL-12                | 1.14  | 1.2                  | 1.3   | 0.26             | 0.26                       | $\begin{array}{c} 0.5 \times \\ V_{\rm CCIO} - \\ 0.12 \end{array}$ | $0.5 	imes V_{ m CCIO}$  | $0.5 \times V_{CCIO} + 0.12$ | $0.4 \times V_{\rm CCIO}$ | $0.5 \times V_{ m CCIO}$ | 0.6 ×<br>V <sub>CCIO</sub> | 0.44 | 0.44                     |

#### **Differential I/O Standard Specifications**

#### Table 1-19: Differential I/O Standard Specifications for Arria V Devices

Differential inputs are powered by  $V_{CCPD}$  which requires 2.5 V.



AV-51002 2017.02.10

| Symbol/Description                            | Condition                                                        | Transceiver Speed Grade 4 |                                |                                                                | Transceiver Speed Grade 6 |                           |                     | Unit |
|-----------------------------------------------|------------------------------------------------------------------|---------------------------|--------------------------------|----------------------------------------------------------------|---------------------------|---------------------------|---------------------|------|
| Symbol/Description                            | Condition                                                        | Min                       | Тур                            | Max                                                            | Min                       | Тур                       | Max                 | Onit |
| Run length                                    | —                                                                | —                         | _                              | 200                                                            |                           | _                         | 200                 | UI   |
| Programmable equaliza-<br>tion AC and DC gain | AC gain setting = 0 to<br>$3^{(38)}$<br>DC gain setting = 0 to 1 | Gain and<br>Response      | l DC Gain for<br>at Data Rates | se at Data Rat<br>Arria V GX,<br>s ≤ 3.25 Gbps<br>V GX, GT, S2 | GT, SX, and across Supp   | ST Devices a orted AC Gai | nd CTLE<br>n and DC | dB   |

#### Table 1-23: Transmitter Specifications for Arria V GX and SX Devices

| Symbol/Description                                                 | Condition                                                | Transceiver Speed Grade 4 |     |          | Transceiver Speed Grade 6 |     |      | Unit |
|--------------------------------------------------------------------|----------------------------------------------------------|---------------------------|-----|----------|---------------------------|-----|------|------|
| Symbol/Description                                                 | Condition                                                | Min                       | Тур | Max      | Min                       | Тур | Max  | Onic |
| Supported I/O standards                                            |                                                          |                           |     | 1.5 V PC | ML                        |     |      |      |
| Data rate                                                          | _                                                        | 611                       | _   | 6553.6   | 611                       |     | 3125 | Mbps |
| V <sub>OCM</sub> (AC coupled)                                      |                                                          |                           | 650 | _        |                           | 650 |      | mV   |
| V <sub>OCM</sub> (DC coupled)                                      | $\leq$ 3.2Gbps <sup>(32)</sup>                           | 670                       | 700 | 730      | 670                       | 700 | 730  | mV   |
|                                                                    | 85- $\Omega$ setting                                     | —                         | 85  | _        |                           | 85  |      | Ω    |
| Differential on-chip                                               | 100- $\Omega$ setting                                    | —                         | 100 | _        |                           | 100 |      | Ω    |
| termination resistors                                              | 120- $\Omega$ setting                                    | —                         | 120 | _        |                           | 120 |      | Ω    |
|                                                                    | 150-Ω setting                                            | —                         | 150 | _        |                           | 150 |      | Ω    |
| Intra-differential pair skew                                       | TX $V_{CM}$ = 0.65 V (AC coupled) and slew rate of 15 ps |                           | _   | 15       |                           |     | 15   | ps   |
| Intra-transceiver block<br>transmitter channel-to-<br>channel skew | ×6 PMA bonded mode                                       |                           |     | 180      |                           |     | 180  | ps   |

<sup>(37)</sup> The rate match FIFO supports only up to ±300 parts per million (ppm).
 <sup>(38)</sup> The Quartus Prime software allows AC gain setting = 3 for design with data rate between 611 Mbps and 1.25 Gbps only.



#### Transceiver Specifications for Arria V GT and ST Devices

| Symbol/Description                         | Condition                                                | Tran            | sceiver Speed Gra | ide 3                           | Unit           |  |
|--------------------------------------------|----------------------------------------------------------|-----------------|-------------------|---------------------------------|----------------|--|
| Symbol/Description                         | Condition                                                | Min             | Тур               | Max                             | Onic           |  |
| Supported I/O standards                    | 1.2 V PCML, 1.4 VPCML                                    | 1.5 V PCML, 2.5 | V PCML, Differe   | ential LVPECL <sup>(40)</sup> , | HCSL, and LVDS |  |
| Input frequency from REFCLK input pins     | _                                                        | 27              |                   | 710                             | MHz            |  |
| Rise time                                  | Measure at ±60 mV of differential signal <sup>(41)</sup> |                 |                   | 400                             | ps             |  |
| Fall time                                  | Measure at ±60 mV of differential signal <sup>(41)</sup> |                 |                   | 400                             | ps             |  |
| Duty cycle                                 | —                                                        | 45              |                   | 55                              | %              |  |
| Peak-to-peak differential input voltage    | —                                                        | 200             |                   | 300 <sup>(42)</sup> /2000       | mV             |  |
| Spread-spectrum modulating clock frequency | PCI Express (PCIe)                                       | 30              |                   | 33                              | kHz            |  |
| Spread-spectrum downspread                 | PCIe                                                     |                 | 0 to -0.5%        |                                 | —              |  |
| On-chip termination resistors              | ermination resistors —                                   |                 | 100               |                                 | Ω              |  |
| V <sub>ICM</sub> (AC coupled)              | —                                                        | _               | 1.2               | —                               | V              |  |
| V <sub>ICM</sub> (DC coupled)              | HCSL I/O standard for the PCIe<br>reference clock        | 250             |                   | 550                             | mV             |  |



<sup>&</sup>lt;sup>(40)</sup> Differential LVPECL signal levels must comply to the minimum and maximum peak-to-peak differential input voltage specified in this table.

REFCLK performance requires to meet transmitter REFCLK phase noise specification. (41)

<sup>&</sup>lt;sup>(42)</sup> The maximum peak-to peak differential input voltage of 300 mV is allowed for DC coupled link.

| Symbol/Description                                                          | Condition                                                   | Tran | sceiver Speed Gra | Unit |     |
|-----------------------------------------------------------------------------|-------------------------------------------------------------|------|-------------------|------|-----|
| Symbol/Description                                                          | Condition                                                   | Min  | Тур               | Max  | Ont |
|                                                                             | 85-Ω setting                                                | —    | 85                | —    | Ω   |
| Differential on-chip termination                                            | 100- $\Omega$ setting                                       |      | 100               |      | Ω   |
| resistors                                                                   | 120-Ω setting                                               | —    | 120               |      | Ω   |
|                                                                             | 150-Ω setting                                               |      | 150               |      | Ω   |
| Intra-differential pair skew                                                | TX $V_{CM}$ = 0.65 V (AC coupled)<br>and slew rate of 15 ps |      |                   | 15   | ps  |
| Intra-transceiver block transmitter channel-to-channel skew                 | ×6 PMA bonded mode                                          |      |                   | 180  | ps  |
| Inter-transceiver block transmitter channel-to-channel skew <sup>(55)</sup> | × <i>N</i> PMA bonded mode                                  |      |                   | 500  | ps  |

#### Table 1-30: CMU PLL Specifications for Arria V GT and ST Devices

| Symbol/Description        | Transceiver S | peed Grade 3 | Unit |
|---------------------------|---------------|--------------|------|
| Symbol/Description        | Min           | Max          | Onit |
| Supported data range      | 0.611         | 10.3125      | Gbps |
| fPLL supported data range | 611           | 3125         | Mbps |

<sup>(55)</sup> This specification is only applicable to channels on one side of the device across two transceiver banks.



| Protocol                                        | Sub-protocol | Data Rate (Mbps) |
|-------------------------------------------------|--------------|------------------|
|                                                 | SONET 155    | 155.52           |
| SONET                                           | SONET 622    | 622.08           |
|                                                 | SONET 2488   | 2,488.32         |
|                                                 | GPON 155     | 155.52           |
| Gigabit-capable passive optical network (GPON)  | GPON 622     | 622.08           |
| Orgabil-Capable passive optical network (Or ON) | GPON 1244    | 1,244.16         |
|                                                 | GPON 2488    | 2,488.32         |
| QSGMII                                          | QSGMII 5000  | 5,000            |

# **Core Performance Specifications**

## **Clock Tree Specifications**

#### Table 1-35: Clock Tree Specifications for Arria V Devices

| Parameter                       |          | Performance | Unit |      |
|---------------------------------|----------|-------------|------|------|
| Falanetei                       | –I3, –C4 | –I5, –C5    | -C6  | Onic |
| Global clock and Regional clock | 625      | 625         | 525  | MHz  |
| Peripheral clock                | 450      | 400         | 350  | MHz  |

## **PLL Specifications**

#### Table 1-36: PLL Specifications for Arria V Devices

This table lists the Arria V PLL block specifications. Arria V PLL block does not include HPS PLL.



#### Figure 1-7: Timing Diagram for oe and dyn\_term\_ctrl Signals



#### **Duty Cycle Distortion (DCD) Specifications**

#### Table 1-47: Worst-Case DCD on Arria V I/O Pins

The output DCD cycle only applies to the I/O buffer. It does not cover the system DCD.

| Symbol            | –I3, | -C4 | -C5, -I5 |     | -(  | 26  | Unit |  |
|-------------------|------|-----|----------|-----|-----|-----|------|--|
| Symbol            | Min  | Мах | Min      | Мах | Min | Мах | Ont  |  |
| Output Duty Cycle | 45   | 55  | 45       | 55  | 45  | 55  | %    |  |

## **HPS Specifications**

This section provides HPS specifications and timing for Arria V devices.

For HPS reset, the minimum reset pulse widths for the HPS cold and warm reset signals (HPS\_nRST and HPS\_nPOR) are six clock cycles of HPS\_CLK1.



#### **HPS PLL Input Jitter**

Use the following equation to determine the maximum input jitter (peak-to-peak) the HPS PLLs can tolerate. The divide value (N) is the value programmed into the denominator field of the VCO register for each PLL. The PLL input reference clock is divided by this value. The range of the denominator is 1 to 64.

Maximum input jitter = Input clock period × Divide value (N) × 0.02

#### Table 1-50: Examples of Maximum Input Jitter

| Input Reference Clock Period | Divide Value (N) | Maximum Jitter | Unit |
|------------------------------|------------------|----------------|------|
| 40 ns                        | 1                | 0.8            | ns   |
| 40 ns                        | 2                | 1.6            | ns   |
| 40 ns                        | 4                | 3.2            | ns   |

## **Quad SPI Flash Timing Characteristics**

#### Table 1-51: Quad Serial Peripheral Interface (SPI) Flash Timing Requirements for Arria V Devices

| Symbol                 | Description                                        | Min  | Тур                      | Мах                                                  | Unit |
|------------------------|----------------------------------------------------|------|--------------------------|------------------------------------------------------|------|
| F <sub>clk</sub>       | SCLK_OUT clock frequency (External clock)          | —    | _                        | 108                                                  | MHz  |
| T <sub>qspi_clk</sub>  | QSPI_CLK clock period (Internal reference clock)   | 2.32 | _                        |                                                      | ns   |
| T <sub>dutycycle</sub> | SCLK_OUT duty cycle                                | 45   |                          | 55                                                   | %    |
| T <sub>dssfrst</sub>   | Output delay QSPI_SS valid before first clock edge |      | 1/2 cycle of<br>SCLK_OUT |                                                      | ns   |
| T <sub>dsslst</sub>    | Output delay QSPI_SS valid after last clock edge   | -1   |                          | 1                                                    | ns   |
| T <sub>dio</sub>       | I/O data output delay                              | -1   |                          | 1                                                    | ns   |
| T <sub>din_start</sub> | Input data valid start                             |      |                          | $(2 + R_{delay}) \times T_{qspi\_clk} - 7.52^{(85)}$ | ns   |



#### 1-62 SPI Timing Characteristics

| Symbol                 | Description                                       | Min | Мах | Unit |
|------------------------|---------------------------------------------------|-----|-----|------|
| T <sub>h</sub>         | SPI MISO hold time                                | 1   | _   | ns   |
| T <sub>dutycycle</sub> | SPI_CLK duty cycle                                | 45  | 55  | %    |
| T <sub>dssfrst</sub>   | Output delay SPI_SS valid before first clock edge | 8   |     | ns   |
| T <sub>dsslst</sub>    | Output delay SPI_SS valid after last clock edge   | 8   |     | ns   |
| T <sub>dio</sub>       | Master-out slave-in (MOSI) output delay           | -1  | 1   | ns   |

**Altera Corporation** 

Arria V GX, GT, SX, and ST Device Datasheet



<sup>(86)</sup> This value is based on rx\_sample\_dly = 1 and spi\_m\_clk = 120 MHz. spi\_m\_clk is the internal clock that is used by SPI Master to derive it's SCLK\_OUT. These timings are based on rx\_sample\_dly of 1. This delay can be adjusted as needed to accommodate slower response times from the slave. Note that a delay of 0 is not allowed. The setup time can be used as a reference starting point. It is very crucial to do a calibration to get the correct rx\_sample\_dly value because each SPI slave device may have different output delay and each application board may have different path delay. For more information about rx\_sample\_delay, refer to the SPI Controller chapter in the Hard Processor System Technical Reference Manual.

| Symbol                          | Description                        | Min | Мах | Unit |
|---------------------------------|------------------------------------|-----|-----|------|
| T <sub>dh</sub> <sup>(89)</sup> | Data to write enable hold time     | 5   | —   | ns   |
| T <sub>cea</sub>                | Chip enable to data access time    |     | 25  | ns   |
| T <sub>rea</sub>                | Read enable to data access time    |     | 16  | ns   |
| T <sub>rhz</sub>                | Read enable to data high impedance |     | 100 | ns   |
| T <sub>rr</sub>                 | Ready to read enable low           | 20  |     | ns   |

## Figure 1-17: NAND Command Latch Timing Diagram





#### Figure 1-19: NAND Data Write Timing Diagram





## **FPP Configuration Timing**

#### DCLK-to-DATA[] Ratio (r) for FPP Configuration

Fast passive parallel (FPP) configuration requires a different DCLK-to-DATA[] ratio when you turn on encryption or the compression feature.

Depending on the DCLK-to-DATA[] ratio, the host must send a DCLK frequency that is r times the DATA[] rate in byte per second (Bps) or word per second (Wps). For example, in FPP  $\times 16$  where the *r* is 2, the DCLK frequency must be 2 times the DATA[] rate in Wps.

#### Table 1-65: DCLK-to-DATA[] Ratio for Arria V Devices

| Configuration Scheme | Encryption | Compression | DCLK-to-DATA[] Ratio (r) |
|----------------------|------------|-------------|--------------------------|
|                      | Off        | Off         | 1                        |
| FPP (8-bit wide)     | On         | Off         | 1                        |
| rrr (o-on wide)      | Off        | On          | 2                        |
|                      | On         | On          | 2                        |
|                      | Off        | Off         | 1                        |
| FPP (16-bit wide)    | On         | Off         | 2                        |
| rrr (10-on wide)     | Off        | On          | 4                        |
|                      | On         | On          | 4                        |

#### FPP Configuration Timing when DCLK-to-DATA[] = 1

When you enable decompression or the design security feature, the DCLK-to-DATA[] ratio varies for FPP ×8 and FPP ×16. For the respective DCLKto-DATA[] ratio, refer to the DCLK-to-DATA[] Ratio for Arria V Devices table.

#### Table 1-66: FPP Timing Parameters When DCLK-to-DATA[] Ratio is 1 for Arria V Devices

| Symbol              | Parameter                    | Minimum | Maximum | Unit |
|---------------------|------------------------------|---------|---------|------|
| t <sub>CF2CD</sub>  | nCONFIG low to CONF_DONE low | _       | 600     | ns   |
| t <sub>CF2ST0</sub> | nCONFIG low to nSTATUS low   | _       | 600     | ns   |
| t <sub>CFG</sub>    | nCONFIG low pulse width      | 2       | _       | μs   |

#### Arria V GX, GT, SX, and ST Device Datasheet

**Altera Corporation** 



| Symbol           | Description                    | Minimum | Maximum | Unit |
|------------------|--------------------------------|---------|---------|------|
| V <sub>I</sub>   | DC input voltage               | -0.5    | 3.8     | V    |
| T <sub>J</sub>   | Operating junction temperature | -55     | 125     | °C   |
| T <sub>STG</sub> | Storage temperature (No bias)  | -65     | 150     | °C   |
| I <sub>OUT</sub> | DC output current per pin      | -25     | 40      | mA   |

#### Table 2-3: Transceiver Power Supply Absolute Conditions for Arria V GZ Devices

| Symbol                | Description                                         | Minimum | Maximum | Unit |
|-----------------------|-----------------------------------------------------|---------|---------|------|
| V <sub>CCA_GXBL</sub> | Transceiver channel PLL power supply (left side)    | -0.5    | 3.75    | V    |
| V <sub>CCA_GXBR</sub> | Transceiver channel PLL power supply (right side)   | -0.5    | 3.75    | V    |
| V <sub>CCHIP_L</sub>  | Transceiver hard IP power supply (left side)        | -0.5    | 1.35    | V    |
| V <sub>CCHSSI_L</sub> | Transceiver PCS power supply (left side)            | -0.5    | 1.35    | V    |
| V <sub>CCHSSI_R</sub> | Transceiver PCS power supply (right side)           | -0.5    | 1.35    | V    |
| V <sub>CCR_GXBL</sub> | Receiver analog power supply (left side)            | -0.5    | 1.35    | V    |
| V <sub>CCR_GXBR</sub> | Receiver analog power supply (right side)           | -0.5    | 1.35    | V    |
| V <sub>CCT_GXBL</sub> | Transmitter analog power supply (left side)         | -0.5    | 1.35    | V    |
| V <sub>CCT_GXBR</sub> | Transmitter analog power supply (right side)        | -0.5    | 1.35    | V    |
| V <sub>CCH_GXBL</sub> | Transmitter output buffer power supply (left side)  | -0.5    | 1.8     | V    |
| V <sub>CCH_GXBR</sub> | Transmitter output buffer power supply (right side) | -0.5    | 1.8     | V    |

## Maximum Allowed Overshoot and Undershoot Voltage

During transitions, input signals may overshoot to the voltage shown in the following table. They may also undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.



#### 2-32 Standard PCS Data Rate

|                    |                           | ATX PLL                  |                                                                                                       | CMU PLL <sup>(161)</sup>  |                       |                                                | fPLL                      |                       |                                                      |
|--------------------|---------------------------|--------------------------|-------------------------------------------------------------------------------------------------------|---------------------------|-----------------------|------------------------------------------------|---------------------------|-----------------------|------------------------------------------------------|
| Clock Network      | Non-bonded<br>Mode (Gbps) | Bonded<br>Mode (Gbps)    | Channel<br>Span                                                                                       | Non-bonded<br>Mode (Gbps) | Bonded<br>Mode (Gbps) | Channel<br>Span                                | Non-bonded<br>Mode (Gbps) | Bonded<br>Mode (Gbps) | Channel<br>Span                                      |
| xN (PCIe)          | _                         | 8.0                      | 8                                                                                                     | _                         | 5.0                   | 8                                              | _                         | _                     | _                                                    |
| xN (Native PHY IP) | 8.0                       | 8.0<br>8.01 to<br>9.8304 | Up to 13<br>channels<br>above and<br>below PLL<br>Up to 7<br>channels<br>above<br>and<br>below<br>PLL | 7.99                      | 7.99                  | Up to 13<br>channels<br>above and<br>below PLL | 3.125                     | 3.125                 | Up to 13<br>channels<br>above<br>and<br>below<br>PLL |

#### Standard PCS Data Rate

#### Table 2-30: Standard PCS Approximate Maximum Date Rate (Gbps) for Arria V GZ Devices

The maximum data rate is also constrained by the transceiver speed grade. Refer to the "Commercial and Industrial Speed Grade Offering for Arria V GZ Devices" table for the transceiver speed grade.

| Mode <sup>(164)</sup> Transceiver<br>Speed Grade | PMA Width   | 20                          | 20  | 16  | 16   | 10   | 10  | 8   | 8    |      |
|--------------------------------------------------|-------------|-----------------------------|-----|-----|------|------|-----|-----|------|------|
|                                                  | Speed Grade | PCS/Core Width              | 40  | 20  | 32   | 16   | 20  | 10  | 16   | 8    |
| FIFO                                             | 2           | C3, I3L<br>core speed grade | 9.9 | 9   | 7.84 | 7.2  | 5.3 | 4.7 | 4.24 | 3.76 |
|                                                  | 3           | C4, I4<br>core speed grade  | 8.8 | 8.2 | 7.2  | 6.56 | 4.8 | 4.3 | 3.84 | 3.44 |

<sup>(161)</sup> ATX PLL is recommended at 8 Gbps and above data rates for improved jitter performance.

<sup>(164)</sup> The Phase Compensation FIFO can be configured in FIFO mode or register mode. In the FIFO mode, the pointers are not fixed, and the latency can vary. In the register mode the pointers are fixed for low latency.



t<sub>ARESET</sub>

| Symbol                                | Parameter                                                                                                       | Min | Тур | Max | Unit |
|---------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| f <sub>OUT</sub> <sup>(169)</sup>     | Output frequency for an internal global or regional clock (C3, I3L speed grade)                                 | —   | —   | 650 | MHz  |
| IOUT                                  | Output frequency for an internal global or regional clock (C4, I4 speed grade)                                  | —   |     | 580 | MHz  |
| f <sub>OUT_EXT</sub> <sup>(169)</sup> | Output frequency for an external clock output (C3, I3L speed grade)                                             | —   | _   | 667 | MHz  |
| IOUT_EXT                              | Output frequency for an external clock output (C4, I4 speed grade)                                              | _   | _   | 533 | MHz  |
| toutduty                              | Duty cycle for a dedicated external clock output (when set to 50%)                                              | 45  | 50  | 55  | %    |
| t <sub>FCOMP</sub>                    | External feedback clock compensation time                                                                       | _   |     | 10  | ns   |
| f <sub>dyconfigclk</sub>              | Dynamic configuration clock for mgmt_clk and scanclk                                                            | _   | _   | 100 | MHz  |
| t <sub>LOCK</sub>                     | Time required to lock from the end-of-device configuration or deassertion of areset                             | _   | _   | 1   | ms   |
| t <sub>DLOCK</sub>                    | Time required to lock dynamically (after switchover<br>or reconfiguring any non-post-scale counters/<br>delays) | _   | _   | 1   | ms   |
|                                       | PLL closed-loop low bandwidth                                                                                   | _   | 0.3 |     | MHz  |
| $f_{CLBW}$                            | PLL closed-loop medium bandwidth                                                                                | _   | 1.5 |     | MHz  |
|                                       | PLL closed-loop high bandwidth (170)                                                                            | _   | 4   |     | MHz  |
| t <sub>PLL_PSERR</sub>                | Accuracy of PLL phase shift                                                                                     | —   | —   | ±50 | ps   |

10

\_\_\_\_

\_

Minimum pulse width on the areset signal





ns

 $<sup>^{(169)}</sup>$  This specification is limited by the lower of the two: I/O  $f_{MAX}$  or  $f_{OUT}$  of the PLL.

<sup>&</sup>lt;sup>(170)</sup> High bandwidth PLL settings are not supported in external feedback mode.

AV-51002 2017.02.10

| Symbol                                                                                               | Conditions                                   | C3, I3L |     |           | C4, I4 |     |           | Unit |
|------------------------------------------------------------------------------------------------------|----------------------------------------------|---------|-----|-----------|--------|-----|-----------|------|
| Symbol                                                                                               |                                              | Min     | Тур | Мах       | Min    | Тур | Max       | Omit |
| f <sub>HSCLK_in</sub> (input clock<br>frequency) True Differential<br>I/O Standards <sup>(179)</sup> | Clock boost factor<br>W = 1 to 40 $^{(180)}$ | 5       | _   | 625       | 5      |     | 525       | MHz  |
| f <sub>HSCLK_in</sub> (input clock<br>frequency) Single Ended I/O<br>Standards                       | Clock boost factor<br>W = 1 to 40 $^{(180)}$ | 5       |     | 625       | 5      | _   | 525       | MHz  |
| f <sub>HSCLK_in</sub> (input clock<br>frequency) Single Ended I/O<br>Standards                       | Clock boost factor<br>W = 1 to 40 $^{(180)}$ | 5       | _   | 420       | 5      |     | 420       | MHz  |
| f <sub>HSCLK_OUT</sub> (output clock<br>frequency)                                                   | _                                            | 5       | _   | 625 (181) | 5      | —   | 525 (181) | MHz  |

#### Transmitter High-Speed I/O Specifications

#### Table 2-40: Transmitter High-Speed I/O Specifications for Arria V GZ Devices

When J = 3 to 10, use the serializer/deserializer (SERDES) block.

When J = 1 or 2, bypass the SERDES block.



 $<sup>^{(179)}\,</sup>$  This only applies to DPA and soft-CDR modes.

<sup>&</sup>lt;sup>(180)</sup> Clock Boost Factor (W) is the ratio between the input data rate to the input clock rate.

<sup>&</sup>lt;sup>(181)</sup> This is achieved by using the LVDS clock network.

| Number of DQS Delay Buffers | C3, I3L | C4, I4 | Unit |  |
|-----------------------------|---------|--------|------|--|
| 4                           | 120     | 128    | ps   |  |

#### **Memory Output Clock Jitter Specifications**

#### Table 2-50: Memory Output Clock Jitter Specification for Arria V GZ Devices

The clock jitter specification applies to the memory output clock pins generated using differential signal-splitter and DDIO circuits clocked by a PLL output routed on a PHY, regional, or global clock network as specified. Altera recommends using PHY clock networks whenever possible.

The clock jitter specification applies to the memory output clock pins clocked by an integer PLL.

The memory output clock jitter is applicable when an input jitter of 30 ps peak-to-peak is applied with bit error rate (BER) -12, equivalent to 14 sigma.

| Clock Network | Parameter                    | Symbol                 | С3,   | I3L  | C4, I4 |      | Unit |
|---------------|------------------------------|------------------------|-------|------|--------|------|------|
| CIOCK NELWORK |                              |                        | Min   | Мах  | Min    | Мах  |      |
|               | Clock period jitter          | t <sub>JIT(per)</sub>  | -55   | 55   | -55    | 55   | ps   |
| Regional      | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub>   | -110  | 110  | -110   | 110  | ps   |
|               | Duty cycle jitter            | t <sub>JIT(duty)</sub> | -82.5 | 82.5 | -82.5  | 82.5 | ps   |
| Global        | Clock period jitter          | t <sub>JIT(per)</sub>  | -82.5 | 82.5 | -82.5  | 82.5 | ps   |
|               | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub>   | -165  | 165  | -165   | 165  | ps   |
|               | Duty cycle jitter            | t <sub>JIT(duty)</sub> | -90   | 90   | -90    | 90   | ps   |
| PHY Clock     | Clock period jitter          | t <sub>JIT(per)</sub>  | -30   | 30   | -35    | 35   | ps   |
|               | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub>   | -60   | 60   | -70    | 70   | ps   |
|               | Duty cycle jitter            | t <sub>JIT(duty)</sub> | -45   | 45   | -56    | 56   | ps   |



#### FPP Configuration Timing when DCLK to DATA[] = 1

#### Figure 2-7: FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is 1

Timing waveform for FPP configuration when using a MAX<sup>®</sup> II or MAX V device as an external host.



Notes:

- 1. The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic-high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- 2. After power-up, the Arria V GZ device holds nSTATUS low for the time of the POR delay.
- 3. After power-up, before and during configuration, CONF\_DONE is low.
- 4. Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required.
- 5. For FPP ×16, use DATA[15..0]. For FPP ×8, use DATA[7..0]. DATA[31..0] are available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings.
- 6. To ensure a successful configuration, send the entire configuration data to the Arria V GZ device. CONF\_DONE is released high when the Arria V GZ device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- 7. After the option bit to enable the INIT\_DONE pin is configured into the device, the INIT\_DONE goes low.

Arria V GZ Device Datasheet





# Glossary

#### Table 2-68: Glossary





| Term                               | Definition                                                                                                                                                                                                                                                          |  |  |  |
|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| t <sub>C</sub>                     | High-speed receiver and transmitter input and output clock period.                                                                                                                                                                                                  |  |  |  |
| TCCS (channel-to-<br>channel-skew) | The timing difference between the fastest and slowest output edges, including $t_{CO}$ variation and clock skew, across channels driven by the same PLL. The clock is included in the TCCS measurement (refer to the Timing Diagram figure under SW in this table). |  |  |  |
| t <sub>DUTY</sub>                  | High-speed I/O block—Duty cycle on the high-speed transmitter output clock.                                                                                                                                                                                         |  |  |  |
| t <sub>FALL</sub>                  | Signal high-to-low transition time (80-20%)                                                                                                                                                                                                                         |  |  |  |
| t <sub>INCCJ</sub>                 | Cycle-to-cycle jitter tolerance on the PLL clock input.                                                                                                                                                                                                             |  |  |  |
| t <sub>OUTPJ_IO</sub>              | Period jitter on the general purpose I/O driven by a PLL.                                                                                                                                                                                                           |  |  |  |
| t <sub>OUTPJ_DC</sub>              | Period jitter on the dedicated clock output driven by a PLL.                                                                                                                                                                                                        |  |  |  |
| t <sub>RISE</sub>                  | Signal low-to-high transition time (20-80%)                                                                                                                                                                                                                         |  |  |  |
| Timing Unit Interval<br>(TUI)      | The timing budget allowed for skew, propagation delays, and the data sampling window.<br>(TUI = $1/(\text{receiver input clock frequency multiplication factor}) = t_C/w)$                                                                                          |  |  |  |
| V <sub>CM(DC)</sub>                | DC common mode input voltage.                                                                                                                                                                                                                                       |  |  |  |
| V <sub>ICM</sub>                   | Input common mode voltage—The common mode of the differential signal at the receiver.                                                                                                                                                                               |  |  |  |
| V <sub>ID</sub>                    | Input differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver.                                                                                                        |  |  |  |
| V <sub>DIF(AC)</sub>               | AC differential input voltage—Minimum AC input differential voltage required for switching.                                                                                                                                                                         |  |  |  |
| V <sub>DIF(DC)</sub>               | DC differential input voltage— Minimum DC input differential voltage required for switching.                                                                                                                                                                        |  |  |  |
| V <sub>IH</sub>                    | Voltage input high—The minimum positive voltage applied to the input which is accepted by the device as a logic high.                                                                                                                                               |  |  |  |
| V <sub>IH(AC)</sub>                | High-level AC input voltage                                                                                                                                                                                                                                         |  |  |  |
| V <sub>IH(DC)</sub>                | High-level DC input voltage                                                                                                                                                                                                                                         |  |  |  |
| V <sub>IL</sub>                    | Voltage input low—The maximum positive voltage applied to the input which is accepted by the device as a logic low.                                                                                                                                                 |  |  |  |
| V <sub>IL(AC)</sub>                | Low-level AC input voltage                                                                                                                                                                                                                                          |  |  |  |
| V <sub>IL(DC)</sub>                | Low-level DC input voltage                                                                                                                                                                                                                                          |  |  |  |

Altera Corporation

