# E·XFL

### Intel - 5AGXMA7D4F27C4N Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Det | ai | ls |
|-----|----|----|
|     |    |    |

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 11460                                                      |
| Number of Logic Elements/Cells | 242000                                                     |
| Total RAM Bits                 | 15470592                                                   |
| Number of I/O                  | 336                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 1.07V ~ 1.13V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 672-BBGA, FCBGA                                            |
| Supplier Device Package        | 672-FBGA (27x27)                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5agxma7d4f27c4n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Symbol | Description                         | Condition | Minimum <sup>(7)</sup> | Typical | Maximum <sup>(7)</sup> | Unit |
|--------|-------------------------------------|-----------|------------------------|---------|------------------------|------|
|        | HPS<br>auxiliary<br>power<br>supply | _         | 2.375                  | 2.5     | 2.625                  | V    |

#### **Related Information**

**Recommended Operating Conditions** on page 1-4 Provides the steady-state voltage values for the FPGA portion of the device.

### DC Characteristics

### Supply Current and Power Consumption

Altera offers two ways to estimate power for your design-the Excel-based Early Power Estimator (EPE) and the Quartus® Prime PowerPlay Power Analyzer feature.

Use the Excel-based EPE before you start your design to estimate the supply current for your design. The EPE provides a magnitude estimate of the device power because these currents vary greatly with the resources you use.

The Quartus Prime PowerPlay Power Analyzer provides better quality estimates based on the specifics of the design after you complete place-androute. The PowerPlay Power Analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, when combined with detailed circuit models, yields very accurate power estimates.

### **Related Information**

- PowerPlay Early Power Estimator User Guide Provides more information about power estimation tools.
- PowerPlay Power Analysis chapter, Quartus Prime Handbook Provides more information about power estimation tools.



<sup>&</sup>lt;sup>(7)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

| Symbol | Description                                          | V <sub>CCIO</sub> (V) | Value | Unit |
|--------|------------------------------------------------------|-----------------------|-------|------|
|        |                                                      | 3.0                   | 0.189 |      |
|        |                                                      | 2.5                   | 0.208 |      |
|        |                                                      | 1.8                   | 0.266 | -    |
| dR/dT  | OCT variation with temperature without recalibration | 1.5                   | 0.273 | %/°C |
|        |                                                      | 1.35                  | 0.200 |      |
|        |                                                      | 1.25                  | 0.200 | -    |
|        |                                                      | 1.2                   | 0.317 |      |

## **Pin Capacitance**

# Table 1-11: Pin Capacitance for Arria V Devices

| Symbol              | Description                                                  | Maximum | Unit |
|---------------------|--------------------------------------------------------------|---------|------|
| C <sub>IOTB</sub>   | Input capacitance on top/bottom I/O pins                     | 6       | pF   |
| C <sub>IOLR</sub>   | Input capacitance on left/right I/O pins                     | 6       | pF   |
| C <sub>OUTFB</sub>  | Input capacitance on dual-purpose clock output/feedback pins | 6       | pF   |
| C <sub>IOVREF</sub> | Input capacitance on V <sub>REF</sub> pins                   | 48      | pF   |

# **Hot Socketing**

## Table 1-12: Hot Socketing Specifications for Arria V Devices

| Symbol                    | Description                                     | Maximum | Unit |
|---------------------------|-------------------------------------------------|---------|------|
| I <sub>IOPIN (DC)</sub>   | DC current per I/O pin                          | 300     | μΑ   |
| I <sub>IOPIN (AC)</sub>   | AC current per I/O pin                          | 8(10)   | mA   |
| I <sub>XCVR-TX (DC)</sub> | DC current per transceiver transmitter (TX) pin | 100     | mA   |

### Arria V GX, GT, SX, and ST Device Datasheet



| I/O Standard        | V <sub>IL(DC)</sub> (V) |                         | $V_{IL(DC)}(V)$ $V_{IH(DC)}(V)$ |                          | V <sub>IL(AC)</sub> (V) | V <sub>IH(AC)</sub> (V) | V <sub>OL</sub> (V)    | V <sub>OH</sub> (V)     | I <sub>OL</sub> <sup>(14)</sup> | I <sub>OH</sub> <sup>(14)</sup> (mA) |
|---------------------|-------------------------|-------------------------|---------------------------------|--------------------------|-------------------------|-------------------------|------------------------|-------------------------|---------------------------------|--------------------------------------|
|                     | Min                     | Max                     | Min                             | Max                      | Max                     | Min                     | Max                    | Min                     | (mA)                            | OH (יעייי)                           |
| HSTL-15<br>Class II | —                       | V <sub>REF</sub> – 0.1  | $V_{REF} + 0.1$                 | —                        | V <sub>REF</sub> – 0.2  | $V_{REF} + 0.2$         | 0.4                    | V <sub>CCIO</sub> – 0.4 | 16                              | -16                                  |
| HSTL-12<br>Class I  | -0.15                   | V <sub>REF</sub> – 0.08 | V <sub>REF</sub> + 0.08         | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> – 0.15 | V <sub>REF</sub> + 0.15 | $0.25 \times V_{CCIO}$ | $0.75 \times V_{CCIO}$  | 8                               | -8                                   |
| HSTL-12<br>Class II | -0.15                   | V <sub>REF</sub> – 0.08 | V <sub>REF</sub> + 0.08         | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> – 0.15 | V <sub>REF</sub> + 0.15 | $0.25 \times V_{CCIO}$ | $0.75 \times V_{CCIO}$  | 16                              | -16                                  |
| HSUL-12             | —                       | V <sub>REF</sub> - 0.13 | V <sub>REF</sub> + 0.13         | _                        | V <sub>REF</sub> – 0.22 | $V_{REF} + 0.22$        | $0.1 \times V_{CCIO}$  | $0.9 \times V_{CCIO}$   |                                 | _                                    |

### **Differential SSTL I/O Standards**

Table 1-17: Differential SSTL I/O Standards for Arria V Devices

| I/O Standard           |       | V <sub>CCIO</sub> (V) |       | V <sub>SW</sub> | <sub>ING(DC)</sub> (V) |                                 | $V_{X(AC)}(V)$       |                                 | V <sub>SV</sub>                               | <sub>VING(AC)</sub> (V)   |
|------------------------|-------|-----------------------|-------|-----------------|------------------------|---------------------------------|----------------------|---------------------------------|-----------------------------------------------|---------------------------|
|                        | Min   | Тур                   | Max   | Min             | Мах                    | Min                             | Тур                  | Мах                             | Min                                           | Max                       |
| SSTL-2<br>Class I, II  | 2.375 | 2.5                   | 2.625 | 0.3             | $V_{CCIO} + 0.6$       | V <sub>CCIO</sub> /2 – 0.2      | _                    | V <sub>CCIO</sub> /2<br>+ 0.2   | 0.62                                          | $V_{CCIO} + 0.6$          |
| SSTL-18<br>Class I, II | 1.71  | 1.8                   | 1.89  | 0.25            | $V_{CCIO} + 0.6$       | V <sub>CCIO</sub> /2 –<br>0.175 | _                    | V <sub>CCIO</sub> /2<br>+ 0.175 | 0.5                                           | $V_{CCIO} + 0.6$          |
| SSTL-15<br>Class I, II | 1.425 | 1.5                   | 1.575 | 0.2             | (15)                   | V <sub>CCIO</sub> /2 –<br>0.15  | —                    | V <sub>CCIO</sub> /2<br>+ 0.15  | $2(V_{IH(AC)} - V_{REF})$                     | $2(V_{IL(AC)} - V_{REF})$ |
| SSTL-135               | 1.283 | 1.35                  | 1.45  | 0.18            | (15)                   | V <sub>CCIO</sub> /2 –<br>0.15  | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2<br>+ 0.15  | 2(V <sub>IH(AC)</sub> –<br>V <sub>REF</sub> ) | $2(V_{IL(AC)} - V_{REF})$ |

<sup>&</sup>lt;sup>(14)</sup> To meet the I<sub>OL</sub> and I<sub>OH</sub> specifications, you must set the current strength settings accordingly. For example, to meet the SSTL15CI specification (8 mA), you should set the current strength settings to 8 mA. Setting at lower current strength may not meet the I<sub>OL</sub> and I<sub>OH</sub> specifications in the datasheet.



 $<sup>^{(15)}</sup>$  The maximum value for  $V_{SWING(DC)}$  is not defined. However, each single-ended signal needs to be within the respective single-ended limits ( $V_{IH(DC)}$  and  $V_{IL(DC)}$ ).

| Sumbol/Decovintion                                                                       | Condition                     | Transc | eiver Speed G                                 | irade 4 | Transc | eiver Speed G                    | Grade 6 | ade 6 Unit |  |
|------------------------------------------------------------------------------------------|-------------------------------|--------|-----------------------------------------------|---------|--------|----------------------------------|---------|------------|--|
| Symbol/Description                                                                       | Condition                     | Min    | Тур                                           | Max     | Min    | Тур                              | Max     | Onit       |  |
| Minimum differential eye<br>opening at the receiver<br>serial input pins <sup>(30)</sup> | _                             | 100    | _                                             | _       | 100    | _                                | _       | mV         |  |
| V <sub>ICM</sub> (AC coupled)                                                            | _                             | _      | 0.7/0.75/<br>0.8 <sup>(31)</sup>              | _       | _      | 0.7/0.75/<br>0.8 <sup>(31)</sup> |         | mV         |  |
| V <sub>ICM</sub> (DC coupled)                                                            | $\leq 3.2 \text{Gbps}^{(32)}$ | 670    | 700                                           | 730     | 670    | 700                              | 730     | mV         |  |
|                                                                                          | 85- $\Omega$ setting          |        | 85                                            | —       | _      | 85                               | _       | Ω          |  |
| Differential on-chip                                                                     | 100- $\Omega$ setting         |        | 100                                           | _       |        | 100                              |         | Ω          |  |
| termination resistors                                                                    | 120-Ω setting                 |        | 120                                           | —       |        | 120                              |         | Ω          |  |
|                                                                                          | 150-Ω setting                 |        | 150                                           | _       |        | 150                              |         | Ω          |  |
| t <sub>LTR</sub> <sup>(33)</sup>                                                         |                               | _      | _                                             | 10      | _      | _                                | 10      | μs         |  |
| $t_{LTD}^{(34)}$                                                                         | _                             | 4      | _                                             | _       | 4      | _                                | _       | μs         |  |
| t <sub>LTD_manual</sub> <sup>(35)</sup>                                                  | _                             | 4      | _                                             | —       | 4      | _                                | _       | μs         |  |
| t <sub>LTR_LTD_manual</sub> <sup>(36)</sup>                                              |                               | 15     | _                                             |         | 15     |                                  |         | μs         |  |
| Programmable ppm<br>detector <sup>(37)</sup>                                             | _                             |        | ±62.5, 100, 125, 200, 250, 300, 500, and 1000 |         |        |                                  |         |            |  |

<sup>(30)</sup> The differential eye opening specification at the receiver input pins assumes that you have disabled the **Receiver Equalization** feature. If you enable the **Receiver Equalization** feature, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level.

(31) The AC coupled  $V_{ICM} = 700 \text{ mV}$  for Arria V GX and SX in PCIe mode only. The AC coupled  $V_{ICM} = 750 \text{ mV}$  for Arria V GT and ST in PCIe mode only.

<sup>(32)</sup> For standard protocol compliance, use AC coupling.

 $^{(33)}$  t<sub>LTR</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset.

 $^{(34)}$  t<sub>LTD</sub> is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high.

 $^{(35)}$  t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode.

 $t_{\text{LTR\_LTD\_manual}}$  is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode.



| Symbol/Description                             | Condition | Condition Transceiver S |          | ade 3 Unit |        |
|------------------------------------------------|-----------|-------------------------|----------|------------|--------|
| Symbol/Description                             | Condition | Min                     | Тур      | Max        | Ont    |
|                                                | 10 Hz     | —                       | —        | -50        | dBc/Hz |
|                                                | 100 Hz    |                         |          | -80        | dBc/Hz |
| Transmitter REFCLK phase noise <sup>(43)</sup> | 1 KHz     |                         | —        | -110       | dBc/Hz |
| Hansmitter REFCLK phase hoise                  | 10 KHz    |                         |          | -120       | dBc/Hz |
|                                                | 100 KHz   | —                       | —        | -120       | dBc/Hz |
|                                                | ≥1 MHz    |                         |          | -130       | dBc/Hz |
| R <sub>REF</sub>                               |           | —                       | 2000 ±1% | —          | Ω      |

### Table 1-27: Transceiver Clocks Specifications for Arria V GT and ST Devices

| Symbol/Description                                                             | Condition            | Tran | Unit |     |     |
|--------------------------------------------------------------------------------|----------------------|------|------|-----|-----|
| Symbol/Description                                                             | Condition            | Min  | Тур  | Max | Ont |
| fixedclk clock frequency                                                       | PCIe Receiver Detect | _    | 125  | _   | MHz |
| Transceiver Reconfiguration<br>Controller IP (mgmt_clk_clk) clock<br>frequency | —                    | 75   | —    | 125 | MHz |

### Table 1-28: Receiver Specifications for Arria V GT and ST Devices

| Symbol/Description                             | Condition | Т                                        | ransceiver Speed Gra | Unit   |      |  |  |
|------------------------------------------------|-----------|------------------------------------------|----------------------|--------|------|--|--|
|                                                | Condition | Min                                      | Тур                  | Max    | Onit |  |  |
| Supported I/O Standards                        |           | 1.5 V PCML, 2.5 V PCML, LVPECL, and LVDS |                      |        |      |  |  |
| Data rate (6-Gbps transceiver) <sup>(44)</sup> | —         | 611                                      | —                    | 6553.6 | Mbps |  |  |

<sup>&</sup>lt;sup>(43)</sup> The transmitter REFCLK phase jitter is 30 ps p-p (5 ps RMS) with bit error rate (BER) 10<sup>-12</sup>, equivalent to 14 sigma.



<sup>&</sup>lt;sup>(44)</sup> To support data rates lower than the minimum specification through oversampling, use the CDR in LTR mode only.

## CTLE Response at Data Rates > 3.25 Gbps across Supported AC Gain and DC Gain

Figure 1-2: Continuous Time-Linear Equalizer (CTLE) Response at Data Rates > 3.25 Gbps across Supported AC Gain and DC Gain for Arria V GX, GT, SX, and ST Devices



Arria V GX, GT, SX, and ST Device Datasheet



| Symbol               | Description          | Min                                                  | Тур | Max | Unit |
|----------------------|----------------------|------------------------------------------------------|-----|-----|------|
| T <sub>din_end</sub> | Input data valid end | $(2 + R_{delay}) \times T_{qspi\_clk} - 1.21^{(85)}$ |     | _   | ns   |

### Figure 1-8: Quad SPI Flash Timing Diagram

This timing diagram illustrates clock polarity mode 0 and clock phase mode 0.



### **Related Information**

# Quad SPI Flash Controller Chapter, Arria V Hard Processor System Technical Reference Manual

Provides more information about Rdelay.

### **SPI Timing Characteristics**

### Table 1-52: SPI Master Timing Requirements for Arria V Devices

The setup and hold times can be used for Texas Instruments SSP mode and National Semiconductor Microwire mode.

| Symbol           | Description                               | Min       | Max | Unit |
|------------------|-------------------------------------------|-----------|-----|------|
| T <sub>clk</sub> | CLK clock period                          | 16.67     | _   | ns   |
| T <sub>su</sub>  | SPI Master-in slave-out (MISO) setup time | 8.35 (86) | _   | ns   |

 $<sup>^{(85)}</sup>$  R<sub>delay</sub> is set by programming the register <code>qspiregs.rddatacap</code>. For the SoC EDS software version 13.1 and later, Altera provides automatic Quad SPI calibration in the preloader. For more information about R<sub>delay</sub>, refer to the Quad SPI Flash Controller chapter in the Arria V Hard Processor System Technical Reference Manual.



After the Boot ROM code exits and control is passed to the preloader, software can adjust the value of drvsel and smplsel via the system manager. drvsel can be set from 1 to 7 and smplsel can be set from 0 to 7. While the preloader is executing, the values for SDMMC\_CLK and SDMMC\_CLK\_OUT increase to a maximum of 200 MHz and 50 MHz respectively.

The SD/MMC interface calibration support will be available in a future release of the preloader through the SoC EDS software update.

| Symbol                                              | Description                                         | Min                                                         | Мах                                                                                                  | Unit |
|-----------------------------------------------------|-----------------------------------------------------|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------|------|
|                                                     | SDMMC_CLK clock period (Identification mode)        | 20                                                          | _                                                                                                    | ns   |
| T <sub>sdmmc_clk</sub> (internal reference clock)   | SDMMC_CLK clock period<br>(Default speed mode)      | 5                                                           | _                                                                                                    | ns   |
|                                                     | SDMMC_CLK clock period<br>(High speed mode)         | 5                                                           | _                                                                                                    | ns   |
|                                                     | SDMMC_CLK_OUT clock<br>period (Identification mode) | 2500                                                        | _                                                                                                    | ns   |
| T <sub>sdmmc_clk_out</sub> (interface output clock) | SDMMC_CLK_OUT clock period (Default speed mode)     | 40                                                          | _                                                                                                    | ns   |
|                                                     | SDMMC_CLK_OUT clock<br>period (High speed mode)     | 20                                                          | _                                                                                                    | ns   |
| T <sub>dutycycle</sub>                              | SDMMC_CLK_OUT duty cycle                            | 45                                                          | 55                                                                                                   | %    |
| T <sub>d</sub>                                      | SDMMC_CMD/SDMMC_D<br>output delay                   | $\frac{(T_{sdmmc\_clk} \times drvsel)/2}{-1.23}$            | $\begin{array}{c} (\mathrm{T}_{sdmmc\_clk} \times \texttt{drvsel})/2 \\ + 1.69^{\ (87)} \end{array}$ | ns   |
| T <sub>su</sub>                                     | Input setup time                                    | $1.05 - (T_{sdmmc_clk} \times smplsel)/2^{(88)}$            |                                                                                                      | ns   |
| T <sub>h</sub>                                      | Input hold time                                     | $\frac{(T_{sdmmc\_clk} \times \texttt{smplsel})}{2^{(88)}}$ | —                                                                                                    | ns   |



<sup>&</sup>lt;sup>(87)</sup> drvsel is the drive clock phase shift select value.

<sup>&</sup>lt;sup>(88)</sup> smplsel is the sample clock phase shift select value.

### **HPS JTAG Timing Specifications**

| Symbol                  | Description                              | Min | Мах                | Unit |
|-------------------------|------------------------------------------|-----|--------------------|------|
| t <sub>JCP</sub>        | TCK clock period                         | 30  |                    | ns   |
| t <sub>JCH</sub>        | TCK clock high time                      | 14  |                    | ns   |
| t <sub>JCL</sub>        | TCK clock low time                       | 14  |                    | ns   |
| t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time                 | 2   |                    | ns   |
| t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time                 | 3   |                    | ns   |
| t <sub>JPH</sub>        | JTAG port hold time                      | 5   |                    | ns   |
| t <sub>JPCO</sub>       | JTAG port clock to output                |     | 12 <sup>(90)</sup> | ns   |
| t <sub>JPZX</sub>       | JTAG port high impedance to valid output |     | 14 <sup>(90)</sup> | ns   |
| t <sub>JPXZ</sub>       | JTAG port valid output to high impedance | _   | 14 <sup>(90)</sup> | ns   |

# Table 1-62: HPS JTAG Timing Parameters and Values for Arria V Devices

# **Configuration Specifications**

This section provides configuration specifications and timing for Arria V devices.

# **POR Specifications**

# Table 1-63: Fast and Standard POR Delay Specification for Arria V Devices

| POR Delay | Minimum | Maximum            | Unit |
|-----------|---------|--------------------|------|
| Fast      | 4       | 12 <sup>(91)</sup> | ms   |

<sup>(90)</sup> A 1-ns adder is required for each  $V_{CCIO\_HPS}$  voltage step down from 3.0 V. For example,  $t_{JPCO}$ = 13 ns if  $V_{CCIO\_HPS}$  of the TDO I/O bank = 2.5 V, or 14 ns if it equals 1.8 V.

<sup>(91)</sup> The maximum pulse width of the fast POR delay is 12 ms, providing enough time for the PCIe hard IP to initialize after the POR trip.



|            |             |       | Active Seria | <b> </b> (108)                       | Fast Passive Parallel <sup>(109)</sup> |            |                                    |
|------------|-------------|-------|--------------|--------------------------------------|----------------------------------------|------------|------------------------------------|
| Variant    | Member Code | Width | DCLK (MHz)   | Minimum Configura-<br>tion Time (ms) | Width                                  | DCLK (MHz) | Minimum Configuration Time<br>(ms) |
|            | A1          | 4     | 100          | 178                                  | 16                                     | 125        | 36                                 |
|            | A3          | 4     | 100          | 178                                  | 16                                     | 125        | 36                                 |
|            | A5          | 4     | 100          | 255                                  | 16                                     | 125        | 51                                 |
| Arria V GX | A7          | 4     | 100          | 255                                  | 16                                     | 125        | 51                                 |
| Allia v GA | B1          | 4     | 100          | 344                                  | 16                                     | 125        | 69                                 |
|            | B3          | 4     | 100          | 344                                  | 16                                     | 125        | 69                                 |
|            | B5          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |
|            | B7          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |
|            | C3          | 4     | 100          | 178                                  | 16                                     | 125        | 36                                 |
| Arria V GT | C7          | 4     | 100          | 255                                  | 16                                     | 125        | 51                                 |
| Allia v Gi | D3          | 4     | 100          | 344                                  | 16                                     | 125        | 69                                 |
|            | D7          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |
| Arria V SX | В3          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |
| Arria v SA | B5          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |
| Arria V ST | D3          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |
|            | D5          | 4     | 100          | 465                                  | 16                                     | 125        | 93                                 |

**Related Information Configuration Files** on page 1-83

(108) DCLK frequency of 100 MHz using external CLKUSR.
 (109) Maximum FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic.

# **Remote System Upgrades**

### Table 1-74: Remote System Upgrade Circuitry Timing Specifications for Arria V Devices

| Parameter                                 | Minimum | Unit |  |
|-------------------------------------------|---------|------|--|
| t <sub>RU_nCONFIG</sub> <sup>(110)</sup>  | 250     | ns   |  |
| t <sub>RU_nRSTIMER</sub> <sup>(111)</sup> | 250     | ns   |  |

### **Related Information**

- **Remote System Upgrade State Machine** Provides more information about configuration reset (RU\_CONFIG) signal.
- User Watchdog Timer Provides more information about reset\_timer (RU\_nRSTIMER) signal.

# User Watchdog Internal Oscillator Frequency Specifications

### Table 1-75: User Watchdog Internal Oscillator Frequency Specifications for Arria V Devices

| Parameter                                   | Minimum | Typical | Maximum | Unit |
|---------------------------------------------|---------|---------|---------|------|
| User watchdog internal oscillator frequency | 5.3     | 7.9     | 12.5    | MHz  |

# I/O Timing

Altera offers two ways to determine I/O timing—the Excel-based I/O timing and the Quartus Prime Timing Analyzer.

Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis.





<sup>&</sup>lt;sup>(110)</sup> This is equivalent to strobing the reconfiguration input of the ALTREMOTE\_UPDATE IP core high for the minimum timing specification.

<sup>&</sup>lt;sup>(111)</sup> This is equivalent to strobing the reset timer input of the ALTREMOTE\_UPDATE IP core high for the minimum timing specification.

| Date         | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| January 2015 | 2015.01.30 | • Updated the description for V <sub>CC_AUX_SHARED</sub> to "HPS auxiliary power supply" in the following tables:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|              |            | <ul> <li>Absolute Maximum Ratings for Arria V Devices</li> <li>HPS Power Supply Operating Conditions for Arria V SX and ST Devices</li> <li>Added statement in I/O Standard Specifications: You must perform timing closure analysis to determine the maximum achievable frequency for general purpose I/O standards.</li> <li>Updated the conditions for transceiver reference clock rise time and fall time: Measure at ±60 mV of differential signal. Added a note to the conditions: REFCLK performance requires to meet transmitter REFCLK phase noise specification.</li> <li>Updated the description in Periphery Performance Specifications to mention that proper timing closure is required in design.</li> </ul>                                                                                                                                                                                                                                              |
|              |            | <ul> <li>Updated HPS Clock Performance main_base_clk specifications from 525 MHz (for -I3 speed grade) and 462 MHz (for -C4 speed grade) to 400 MHz.</li> <li>Updated HPS PLL VCO maximum frequency to 1,600 MHz (for -C5, -I5, and -C6 speed grades), 1,850 MHz (for -C4 speed grade), and 2,100 MHz (for -I3 speed grade).</li> <li>Changed the symbol for HPS PLL input jitter divide value from NR to N.</li> <li>Removed "Slave select pulse width (Texas Instruments SSP mode)" parameter from the following tables:</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|              |            | <ul> <li>SPI Master Timing Requirements for Arria V Devices</li> <li>SPI Slave Timing Requirements for Arria V Devices</li> <li>Added descriptions to USB Timing Characteristics section in HPS Specifications: PHYs that support LPM mode may not function properly with the USB controller due to a timing issue. It is recommended that designers use the MicroChip USB3300 PHY device that has been proven to be successful on the development board.</li> <li>Added HPS JTAG timing specifications.</li> <li>Updated FPGA JTAG timing specifications note as follows: A 1-ns adder is required for each V<sub>CCIO</sub> voltage step down from 3.0 V. For example, t<sub>JPCO</sub> = 13 ns if V<sub>CCIO</sub> of the TDO I/O bank = 2.5 V, or 14 ns if it equals 1.8 V.</li> <li>Updated the value in the V<sub>ICM</sub> (AC Coupled) row and in note 6 from 650 mV to 750 mV in the Transceiver Specifications for Arria V GT and ST Devices table.</li> </ul> |



| Date        | Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| August 2013 | 3.5     | <ul><li>Removed "Pending silicon characterization" note in Table 29.</li><li>Updated Table 25.</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| August 2013 | 3.4     | <ul> <li>Removed Preliminary tags for Table 1, Table 2, Table 3, Table 4, Table 5, Table 6, Table 7, Table 9, Table 12, Table 13, Table 14, Table 15, Table 16, Table 17, Table 18, Table 19, Table 20, Table 21, Table 22, Table 23, Table 24, Table 25, Table 26, Table 27, Table 28, Table 29, Table 30, Table 31, Table 35, Table 36, Table 51, Table 53, Table 54, Table 55, Table 56, Table 57, Table 60, Table 62, and Table 64.</li> <li>Updated Table 1, Table 3, Table 11, Table 19, Table 20, Table 21, Table 22, Table 25, and Table 29.</li> </ul> |
| June 2013   | 3.3     | Updated Table 20, Table 21, Table 25, and Table 38.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| May 2013    | 3.2     | <ul> <li>Added Table 37.</li> <li>Updated Figure 8, Figure 9, Figure 20, Figure 22, and Figure 23.</li> <li>Updated Table 1, Table 5, Table 10, Table 13, Table 19, Table 20, Table 21, Table 23, Table 29, Table 39, Table 40, Table 46, Table 56, Table 57, Table 60, and Table 64.</li> <li>Updated industrial junction temperature range for -I3 speed grade in "PLL Specifications" section.</li> </ul>                                                                                                                                                    |
| March 2013  | 3.1     | <ul> <li>Added HPS reset information in the "HPS Specifications" section.</li> <li>Added Table 60.</li> <li>Updated Table 1, Table 3, Table 17, Table 20, Table 29, and Table 59.</li> <li>Updated Figure 21.</li> </ul>                                                                                                                                                                                                                                                                                                                                        |



| Symbol                                 | Description                                         | Minimum <sup>(118)</sup> | Typical | Maximum <sup>(118)</sup> | Unit |
|----------------------------------------|-----------------------------------------------------|--------------------------|---------|--------------------------|------|
|                                        |                                                     | 0.82                     | 0.85    | 0.88                     |      |
| V <sub>CCR_GXBL</sub> <sup>(121)</sup> | Receiver analog power supply (left side)            | 0.97                     | 1.0     | 1.03                     | V    |
|                                        |                                                     | 1.03                     | 1.05    | 1.07                     |      |
|                                        |                                                     | 0.82                     | 0.85    | 0.88                     |      |
| V <sub>CCR_GXBR</sub> <sup>(121)</sup> | Receiver analog power supply (right side)           | 0.97                     | 1.0     | 1.03                     | V    |
|                                        |                                                     | 1.03                     | 1.05    | 1.07                     |      |
|                                        |                                                     | 0.82                     | 0.85    | 0.88                     |      |
| V <sub>CCT_GXBL</sub> <sup>(121)</sup> | Transmitter analog power supply (left side)         | 0.97                     | 1.0     | 1.03                     | V    |
|                                        |                                                     | 1.03                     | 1.05    | 1.07                     |      |
|                                        |                                                     | 0.82                     | 0.85    | 0.88                     |      |
| V <sub>CCT_GXBR</sub> <sup>(121)</sup> | Transmitter analog power supply (right side)        | 0.97                     | 1.0     | 1.03                     | V    |
|                                        |                                                     | 1.03                     | 1.05    | 1.07                     |      |
| V <sub>CCH_GXBL</sub>                  | Transmitter output buffer power supply (left side)  | 1.425                    | 1.5     | 1.575                    | V    |
| V <sub>CCH_GXBR</sub>                  | Transmitter output buffer power supply (right side) | 1.425                    | 1.5     | 1.575                    | V    |



<sup>&</sup>lt;sup>(118)</sup> This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

<sup>&</sup>lt;sup>(121)</sup> This supply must be connected to 1.0 V if the transceiver is configured at a data rate > 6.5 Gbps, and to 1.05 V if configured at a data rate > 10.3 Gbps when DFE is used. For data rate up to 6.5 Gbps, you can connect this supply to 0.85 V.

| Symbol | Description                                           | V <sub>CCIO</sub> (V) | Typical | Unit |
|--------|-------------------------------------------------------|-----------------------|---------|------|
|        |                                                       | 3.0                   | 0.0297  |      |
|        |                                                       | 2.5                   | 0.0344  |      |
| dR/dV  | OCT variation with voltage without re-calibration     | 1.8                   | 0.0499  | %/mV |
|        |                                                       | 1.5                   | 0.0744  |      |
|        |                                                       | 1.2                   | 0.1241  |      |
|        |                                                       | 3.0                   | 0.189   |      |
|        |                                                       | 2.5                   | 0.208   |      |
| dR/dT  | OCT variation with temperature without re-calibration | 1.8                   | 0.266   | %/°C |
|        |                                                       | 1.5                   | 0.273   |      |
|        |                                                       | 1.2                   | 0.317   |      |

# Pin Capacitance

# Table 2-13: Pin Capacitance for Arria V GZ Devices

| Symbol             | Description                                                      | Maximum | Unit |
|--------------------|------------------------------------------------------------------|---------|------|
| C <sub>IOTB</sub>  | Input capacitance on the top and bottom I/O pins                 | 6       | pF   |
| C <sub>IOLR</sub>  | Input capacitance on the left and right I/O pins                 | 6       | pF   |
| C <sub>OUTFB</sub> | Input capacitance on dual-purpose clock output and feedback pins | 6       | pF   |



| Symbol/Description                          | Conditions                | Transceiver Speed Grade 2 |     |       | Transceiver Speed Grade 3 |     |         | - Unit |
|---------------------------------------------|---------------------------|---------------------------|-----|-------|---------------------------|-----|---------|--------|
| Symbol/Description                          | Conditions                | Min                       | Тур | Max   | Min                       | Тур | Max     | Onic   |
| Supported data rate range                   | VCO post-divider<br>L = 2 | 8000                      |     | 12500 | 8000                      | _   | 10312.5 | Mbps   |
|                                             | L = 4                     | 4000                      |     | 6600  | 4000                      |     | 6600    | Mbps   |
|                                             | $L = 8^{(155)}$           | 2000                      |     | 3300  | 2000                      | _   | 3300    | Mbps   |
| t <sub>pll_powerdown</sub> <sup>(156)</sup> | _                         | 1                         |     |       | 1                         |     |         | μs     |
| t <sub>pll_lock</sub> <sup>(157)</sup>      | _                         |                           |     | 10    | _                         |     | 10      | μs     |

#### **Related Information**

- Arria V Device Overview For more information about device ordering codes.
- Transceiver Clocking in Arria V Devices For more information about clocking ATX PLLs.
- **Dynamic Reconfiguration in Arria V Devices** For more information about reconfiguring ATX PLLs.

### **Fractional PLL**

### Table 2-28: Fractional PLL Specifications for Arria V GZ Devices

Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the *Arria V Device Overview*.



<sup>(155)</sup> This clock can be further divided by central or local clock dividers making it possible to use ATX PLL for data rates < 1 Gbps. For more information about ATX PLLs, refer to the Transceiver Clocking in Arria V Devices chapter and the Dynamic Reconfiguration in Arria V Devices chapter.

 $t_{pll_powerdown}$  is the PLL powerdown minimum pulse width.

<sup>(157)</sup>  $t_{pll \ lock}$  is the time required for the transmitter CMU/ATX PLL to lock to the input reference clock frequency after coming out of reset.

| Mode (164)<br>Speed Grade | Transceiver    | PMA Width                   | 20  | 20  | 16   | 16   | 10  | 10   | 8    | 8    |
|---------------------------|----------------|-----------------------------|-----|-----|------|------|-----|------|------|------|
|                           | PCS/Core Width | 40                          | 20  | 32  | 16   | 20   | 10  | 16   | 8    |      |
| Desister                  | 2              | C3, I3L<br>core speed grade | 9.9 | 9   | 7.92 | 7.2  | 4.9 | 4.,5 | 3.92 | 3.6  |
| Register                  | 3              | C4, I4<br>core speed grade  | 8.8 | 8.2 | 7.04 | 6.56 | 4.4 | 4.1  | 3.52 | 3.28 |

### **Related Information**

**Operating Conditions** on page 2-1

### **10G PCS Data Rate**

### Table 2-31: 10G PCS Approximate Maximum Data Rate (Gbps) for Arria V GZ Devices

|          | Transceiver Speed | PMA Width                   | 64      | 40      | 40    | 40      | 32       | 32    |
|----------|-------------------|-----------------------------|---------|---------|-------|---------|----------|-------|
|          | Grade             | PCS Width                   | 64      | 66/67   | 50    | 40      | 64/66/67 | 32    |
| FIFO     | 2                 | C3, I3L core speed<br>grade | 12.5    | 12.5    | 10.69 | 12.5    | 10.88    | 10.88 |
| FIFO     | 3                 | C4, I4 core speed<br>grade  | 10.3125 | 10.3125 | 10.69 | 10.3125 | 9.92     | 9.92  |
| Degister | 2                 | C3, I3L core speed<br>grade | 12.5    | 12.5    | 10.69 | 12.5    | 10.88    | 10.88 |
| Register | 3                 | C4, I4 core speed<br>grade  | 10.3125 | 10.3125 | 10.69 | 10.3125 | 9.92     | 9.92  |

<sup>&</sup>lt;sup>(164)</sup> The Phase Compensation FIFO can be configured in FIFO mode or register mode. In the FIFO mode, the pointers are not fixed, and the latency can vary. In the register mode the pointers are fixed for low latency.



<sup>&</sup>lt;sup>(165)</sup> The Phase Compensation FIFO can be configured in FIFO mode or register mode. In the FIFO mode, the pointers are not fixed, and the latency can vary. In the register mode the pointers are fixed for low latency.

AV-51002 2017.02.10

| Symbol                                                 | Parameter                                                                                              | Min  | Тур | Мах                                            | Unit      |
|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------|------|-----|------------------------------------------------|-----------|
| t <sub>INCCJ</sub> <sup>(171)</sup> , <sup>(172)</sup> | Input clock cycle-to-cycle jitter ( $f_{REF} \ge 100 \text{ MHz}$ )                                    | —    | _   | 0.15                                           | UI (p-p)  |
| 'INCCJ , , , , , ,                                     | Input clock cycle-to-cycle jitter ( $f_{REF} < 100 \text{ MHz}$ )                                      | -750 |     | +750                                           | ps (p-p)  |
| t <sub>outpj_dc</sub> <sup>(173)</sup>                 | Period Jitter for dedicated clock output in integer PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )              | _    | _   | 175                                            | ps (p-p)  |
| COUTPJ_DC                                              | Period Jitter for dedicated clock output in integer<br>PLL (f <sub>OUT</sub> < 100 Mhz)                | _    |     | 17.5                                           | mUI (p-p) |
| t <sub>FOUTPJ_DC</sub> <sup>(173)</sup>                | Period Jitter for dedicated clock output in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )           | _    |     | $250^{(176)}, \\ 175^{(174)}$                  | ps (p-p)  |
|                                                        | Period Jitter for dedicated clock output in fractional<br>PLL (f <sub>OUT</sub> < 100 MHz)             | _    | _   | $25^{(176)},$<br>17.5 <sup>(174)</sup>         | mUI (p-p) |
| t                                                      | Cycle-to-cycle Jitter for a dedicated clock output in integer PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )    | _    | _   | 175                                            | ps (p-p)  |
| t <sub>OUTCCJ_DC</sub> <sup>(173)</sup>                | Cycle-to-cycle Jitter for a dedicated clock output in integer PLL (f <sub>OUT</sub> < 100 MHz)         | _    |     | 17.5                                           | mUI (p-p) |
| t <sub>FOUTCCJ_DC</sub> <sup>(173)</sup>               | Cycle-to-cycle Jitter for a dedicated clock output in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ ) | —    |     | 250 <sup>(176)</sup> ,<br>175 <sup>(174)</sup> | ps (p-p)  |
|                                                        | Cycle-to-cycle Jitter for a dedicated clock output in fractional PLL ( $f_{OUT} < 100 \text{ MHz}$ )   |      |     | $25^{(176)}$ ,<br>17.5 <sup>(174)</sup>        | mUI (p-p) |

<sup>(171)</sup> A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source with jitter < 120 ps. <sup>(172)</sup> The  $f_{REF}$  is fIN/N specification applies when N = 1.

<sup>(174)</sup> This specification only covered fractional PLL for low bandwidth. The  $f_{VCO}$  for fractional value range 0.20–0.80 must be  $\geq$  1200 MHz.



<sup>(173)</sup> Peak-to-peak jitter with a probability level of 10<sup>-12</sup> (14 sigma, 99.999999999974404% confidence level). The output jitter specification applies to the intrinsic jitter of the PLL, when an input jitter of 30 ps is applied. The external memory interface clock output jitter specifications use a different measurement method and are available in the "Worst-Case DCD on Arria V GZ I/O Pins" table.

### **DLL Range Specifications**

#### Table 2-47: DLL Range Specifications for Arria V GZ Devices

Arria V GZ devices support memory interface frequencies lower than 300 MHz, although the reference clock that feeds the DLL must be at least 300 MHz. To support interfaces below 300 MHz, multiply the reference clock feeding the DLL to ensure the frequency is within the supported range of the DLL.

| Parameter                     | C3, I3L   | C4, I4    | Unit |
|-------------------------------|-----------|-----------|------|
| DLL operating frequency range | 300 - 890 | 300 - 890 | MHz  |

### **DQS Logic Block Specifications**

### Table 2-48: DQS Phase Offset Delay Per Setting for Arria V GZ Devices

The typical value equals the average of the minimum and maximum values.

The delay settings are linear with a cumulative delay variation of 40 ps for all speed grades. For example, when using a -3 speed grade and applying a 10-phase offset setting to a 90° phase shift at 400 MHz, the expected average cumulative delay is  $[625 \text{ ps} + (10 \times 11 \text{ ps}) \pm 20 \text{ ps}] = 735 \text{ ps} \pm 20 \text{ ps}$ .

| Speed Grade | Min | Мах | Unit |
|-------------|-----|-----|------|
| C3, I3L     | 8   | 15  | ps   |
| C4, I4      | 8   | 16  | ps   |

### Table 2-49: DQS Phase Shift Error Specification for DLL-Delayed Clock (t<sub>DQS\_PSERR</sub>) for Arria V GZ Devices

This error specification is the absolute maximum and minimum error. For example, skew on three DQS delay buffers in a -3 speed grade is  $\pm 84$  ps or  $\pm 42$  ps.

| Number of DQS Delay Buffers | C3, I3L | C4, I4 | Unit |
|-----------------------------|---------|--------|------|
| 1                           | 30      | 32     | ps   |
| 2                           | 60      | 64     | ps   |
| 3                           | 90      | 96     | ps   |

### Table 2-57: FPP Timing Parameters for Arria V GZ Devices When the DCLK-to-DATA[] Ratio is >1

Use these timing parameters when you use the decompression and design security features.

| Symbol                              | Parameter                                    | Minimum                                | Maximum     | Unit |
|-------------------------------------|----------------------------------------------|----------------------------------------|-------------|------|
| t <sub>CF2CD</sub>                  | nconfig low to conf_done low                 | -                                      | 600         | ns   |
| t <sub>CF2ST0</sub>                 | nconfig low to nstatus low                   | -                                      | 600         | ns   |
| t <sub>CFG</sub>                    | nCONFIG low pulse width                      | 2                                      | _           | μs   |
| t <sub>STATUS</sub>                 | nSTATUS low pulse width                      | 268                                    | 1,506 (210) | μs   |
| t <sub>CF2ST1</sub>                 | nCONFIG high to nSTATUS high                 | —                                      | 1,506 (211) | μs   |
| t <sub>CF2CK</sub> <sup>(212)</sup> | nCONFIG high to first rising edge on DCLK    | 1,506                                  |             | μs   |
| t <sub>ST2CK</sub> <sup>(212)</sup> | nSTATUS high to first rising edge of DCLK    | 2                                      | _           | μs   |
| t <sub>DSU</sub>                    | DATA[] setup time before rising edge on DCLK | 5.5                                    |             | ns   |
| t <sub>DH</sub>                     | DATA[] hold time after rising edge on DCLK   | N-1/f <sub>DCLK</sub> <sup>(213)</sup> | _           | S    |
| t <sub>CH</sub>                     | DCLK high time                               | $0.45 \times 1/f_{MAX}$                | _           | S    |
| t <sub>CL</sub>                     | DCLK low time                                | $0.45 \times 1/f_{MAX}$                | _           | S    |
| t <sub>CLK</sub>                    | DCLK period                                  | 1/f <sub>MAX</sub>                     |             | S    |
| £                                   | DCLK frequency (FPP ×8/×16)                  | —                                      | 125         | MHz  |
| $f_{MAX}$                           | DCLK frequency (FPP ×32)                     | -                                      | 100         | MHz  |
| t <sub>R</sub>                      | Input rise time                              | -                                      | 40          | ns   |
| t <sub>F</sub>                      | Input fall time                              | -                                      | 40          | ns   |
| t <sub>CD2UM</sub>                  | CONF_DONE high to user mode <sup>(214)</sup> | 175                                    | 437         | μs   |

<sup>(210)</sup> You can obtain this value if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width.

<sup>(211)</sup> You can obtain this value if you do not delay configuration by externally holding the nSTATUS low.

 $^{(212)}$  If nSTATUS is monitored, follow the  $t_{ST2CK}$  specification. If nSTATUS is not monitored, follow the  $t_{CF2CK}$  specification.

 $^{(213)}$  N is the DCLK-to-DATA ratio and  $f_{DCLK}$  is the DCLK frequency the system is operating.

<sup>(214)</sup> The minimum and maximum numbers apply only if you use the internal oscillator as the clock source for initializing the device.

Arria V GZ Device Datasheet

