# E·XFL

#### Intel - 5AGXMB1G4F35C4N Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 14151                                                      |
| Number of Logic Elements/Cells | 300000                                                     |
| Total RAM Bits                 | 17358848                                                   |
| Number of I/O                  | 544                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 1.07V ~ 1.13V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 1152-BBGA, FCBGA Exposed Pad                               |
| Supplier Device Package        | 1152-FBGA (35x35)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5agxmb1g4f35c4n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

AV-51002 2017.02.10

1-5

| Symbol                            | Description                                 | Condition          | Minimum <sup>(1)</sup> | Typical | Maximum <sup>(1)</sup> | Unit |
|-----------------------------------|---------------------------------------------|--------------------|------------------------|---------|------------------------|------|
| V                                 | Core veltage power supply                   | -C4, -I5, -C5, -C6 | 1.07                   | 1.1     | 1.13                   | V    |
| V <sub>CC</sub>                   | Core voltage power supply                   | -I3                | 1.12                   | 1.15    | 1.18                   | V    |
| V                                 | Periphery circuitry, PCIe hard IP block,    | -C4, -I5, -C5, -C6 | 1.07                   | 1.1     | 1.13                   | V    |
| V <sub>CCP</sub>                  | and transceiver PCS power supply            | -I3                | 1.12                   | 1.15    | 1.18                   | V    |
|                                   |                                             | 3.3 V              | 3.135                  | 3.3     | 3.465                  | V    |
| V                                 | Configuration nine neuron cumply            | 3.0 V              | 2.85                   | 3.0     | 3.15                   | V    |
| V <sub>CCPGM</sub>                | Configuration pins power supply             | 2.5 V              | 2.375                  | 2.5     | 2.625                  | V    |
|                                   |                                             | 1.8 V              | 1.71                   | 1.8     | 1.89                   | V    |
| V <sub>CC_AUX</sub>               | Auxiliary supply                            | —                  | 2.375                  | 2.5     | 2.625                  | V    |
| V <sub>CCBAT</sub> <sup>(2)</sup> | Battery back-up power supply                | _                  | 1.2                    | _       | 3.0                    | V    |
|                                   | (For design security volatile key register) |                    |                        |         |                        |      |
|                                   |                                             | 3.3 V              | 3.135                  | 3.3     | 3.465                  | V    |
| V <sub>CCPD</sub> <sup>(3)</sup>  | I/O pre-driver power supply                 | 3.0 V              | 2.85                   | 3.0     | 3.15                   | V    |
|                                   |                                             | 2.5 V              | 2.375                  | 2.5     | 2.625                  | V    |

<sup>(1)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

(2) If you do not use the design security feature in Arria V devices, connect V<sub>CCBAT</sub> to a 1.5-V, 2.5-V, or 3.0-V power supply. Arria V power-on reset (POR) circuitry monitors V<sub>CCBAT</sub>. Arria V devices do not exit POR if V<sub>CCBAT</sub> is not powered up.



<sup>&</sup>lt;sup>(3)</sup>  $V_{CCPD}$  must be 2.5 V when  $V_{CCIO}$  is 2.5, 1.8, 1.5, 1.35, 1.25, or 1.2 V.  $V_{CCPD}$  must be 3.0 V when  $V_{CCIO}$  is 3.0 V.  $V_{CCPD}$  must be 3.3 V when  $V_{CCIO}$  is 3.3 V.

| Symbol | Description                         | Condition | Minimum <sup>(7)</sup> | Typical | Maximum <sup>(7)</sup> | Unit |
|--------|-------------------------------------|-----------|------------------------|---------|------------------------|------|
|        | HPS<br>auxiliary<br>power<br>supply | _         | 2.375                  | 2.5     | 2.625                  | V    |

#### **Related Information**

**Recommended Operating Conditions** on page 1-4 Provides the steady-state voltage values for the FPGA portion of the device.

#### DC Characteristics

#### Supply Current and Power Consumption

Altera offers two ways to estimate power for your design-the Excel-based Early Power Estimator (EPE) and the Quartus® Prime PowerPlay Power Analyzer feature.

Use the Excel-based EPE before you start your design to estimate the supply current for your design. The EPE provides a magnitude estimate of the device power because these currents vary greatly with the resources you use.

The Quartus Prime PowerPlay Power Analyzer provides better quality estimates based on the specifics of the design after you complete place-androute. The PowerPlay Power Analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, when combined with detailed circuit models, yields very accurate power estimates.

#### **Related Information**

- PowerPlay Early Power Estimator User Guide Provides more information about power estimation tools.
- PowerPlay Power Analysis chapter, Quartus Prime Handbook Provides more information about power estimation tools.



<sup>&</sup>lt;sup>(7)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

#### Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications

| I/O Standard        | V <sub>II</sub> | <sub>-(DC)</sub> (V)     | V <sub>IH(D</sub>        | <sub>C)</sub> (V) | V <sub>IL(AC)</sub> (V)  | V <sub>IH(AC)</sub> (V)  | V <sub>OL</sub> (V)     | V <sub>OH</sub> (V)       | I <sub>OL</sub> <sup>(14)</sup> | I <sub>OH</sub> <sup>(14)</sup> (mA) |
|---------------------|-----------------|--------------------------|--------------------------|-------------------|--------------------------|--------------------------|-------------------------|---------------------------|---------------------------------|--------------------------------------|
| i/O Stanuaru        | Min             | Мах                      | Min                      | Мах               | Max                      | Min                      | Мах                     | Min                       | (mA)                            | IOH, (IIIIA)                         |
| SSTL-2<br>Class I   | -0.3            | V <sub>REF</sub> – 0.15  | V <sub>REF</sub> + 0.15  | $V_{CCIO} + 0.3$  | V <sub>REF</sub> – 0.31  | V <sub>REF</sub> + 0.31  | V <sub>TT</sub> – 0.608 | V <sub>TT</sub> + 0.608   | 8.1                             | -8.1                                 |
| SSTL-2<br>Class II  | -0.3            | V <sub>REF</sub> – 0.15  | V <sub>REF</sub> + 0.15  | $V_{CCIO} + 0.3$  | V <sub>REF</sub> – 0.31  | V <sub>REF</sub> + 0.31  | V <sub>TT</sub> – 0.81  | V <sub>TT</sub> + 0.81    | 16.2                            | -16.2                                |
| SSTL-18<br>Class I  | -0.3            | V <sub>REF</sub> - 0.125 | V <sub>REF</sub> + 0.125 | $V_{CCIO} + 0.3$  | V <sub>REF</sub> – 0.25  | V <sub>REF</sub> + 0.25  | V <sub>TT</sub> – 0.603 | V <sub>TT</sub> + 0.603   | 6.7                             | -6.7                                 |
| SSTL-18<br>Class II | -0.3            | V <sub>REF</sub> - 0.125 | V <sub>REF</sub> + 0.125 | $V_{CCIO} + 0.3$  | V <sub>REF</sub> – 0.25  | V <sub>REF</sub> + 0.25  | 0.28                    | V <sub>CCIO</sub> – 0.28  | 13.4                            | -13.4                                |
| SSTL-15<br>Class I  | _               | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | _                 | V <sub>REF</sub> – 0.175 | V <sub>REF</sub> + 0.175 | $0.2 \times V_{CCIO}$   | $0.8 \times V_{CCIO}$     | 8                               | -8                                   |
| SSTL-15<br>Class II | —               | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   |                   | V <sub>REF</sub> – 0.175 | V <sub>REF</sub> + 0.175 | $0.2 \times V_{CCIO}$   | $0.8 \times V_{CCIO}$     | 16                              | -16                                  |
| SSTL-135            | —               | $V_{REF}$ – 0.09         | $V_{REF} + 0.09$         |                   | V <sub>REF</sub> – 0.16  | $V_{REF} + 0.16$         | $0.2 \times V_{CCIO}$   | $0.8 \times V_{\rm CCIO}$ |                                 | —                                    |
| SSTL-125            | —               | $V_{REF} - 0.85$         | $V_{REF} + 0.85$         |                   | V <sub>REF</sub> – 0.15  | $V_{REF} + 0.15$         | $0.2 \times V_{CCIO}$   | $0.8 \times V_{CCIO}$     | —                               | —                                    |
| HSTL-18<br>Class I  |                 | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | _                 | V <sub>REF</sub> – 0.2   | V <sub>REF</sub> + 0.2   | 0.4                     | V <sub>CCIO</sub> – 0.4   | 8                               | -8                                   |
| HSTL-18<br>Class II |                 | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   |                   | V <sub>REF</sub> – 0.2   | V <sub>REF</sub> + 0.2   | 0.4                     | V <sub>CCIO</sub> – 0.4   | 16                              | -16                                  |
| HSTL-15<br>Class I  |                 | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   |                   | V <sub>REF</sub> – 0.2   | V <sub>REF</sub> + 0.2   | 0.4                     | V <sub>CCIO</sub> – 0.4   | 8                               | -8                                   |



<sup>&</sup>lt;sup>(14)</sup> To meet the I<sub>OL</sub> and I<sub>OH</sub> specifications, you must set the current strength settings accordingly. For example, to meet the SSTL15CI specification (8 mA), you should set the current strength settings to 8 mA. Setting at lower current strength may not meet the I<sub>OL</sub> and I<sub>OH</sub> specifications in the datasheet.

| I/O Standard        | V <sub>IL</sub> | <sub>.(DC)</sub> (V)    | V <sub>IH(DC)</sub> (V) |                          | V <sub>IL(AC)</sub> (V) | V <sub>IH(AC)</sub> (V) | V <sub>OL</sub> (V)    | V <sub>OH</sub> (V)     | I <sub>OL</sub> <sup>(14)</sup> | I <sub>OH</sub> <sup>(14)</sup> (mA) |
|---------------------|-----------------|-------------------------|-------------------------|--------------------------|-------------------------|-------------------------|------------------------|-------------------------|---------------------------------|--------------------------------------|
|                     | Min             | Max                     | Min                     | Max                      | Max                     | Min                     | Max                    | Min                     | (mA)                            | OH (יעייי)                           |
| HSTL-15<br>Class II | —               | V <sub>REF</sub> – 0.1  | $V_{REF} + 0.1$         | —                        | V <sub>REF</sub> – 0.2  | $V_{REF} + 0.2$         | 0.4                    | V <sub>CCIO</sub> – 0.4 | 16                              | -16                                  |
| HSTL-12<br>Class I  | -0.15           | V <sub>REF</sub> – 0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> – 0.15 | V <sub>REF</sub> + 0.15 | $0.25 \times V_{CCIO}$ | $0.75 \times V_{CCIO}$  | 8                               | -8                                   |
| HSTL-12<br>Class II | -0.15           | V <sub>REF</sub> – 0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> – 0.15 | V <sub>REF</sub> + 0.15 | $0.25 \times V_{CCIO}$ | $0.75 \times V_{CCIO}$  | 16                              | -16                                  |
| HSUL-12             | —               | V <sub>REF</sub> - 0.13 | V <sub>REF</sub> + 0.13 | _                        | V <sub>REF</sub> – 0.22 | $V_{REF} + 0.22$        | $0.1 \times V_{CCIO}$  | $0.9 \times V_{CCIO}$   |                                 | _                                    |

#### **Differential SSTL I/O Standards**

Table 1-17: Differential SSTL I/O Standards for Arria V Devices

| I/O Standard           |       | V <sub>CCIO</sub> (V) |       |      | <sub>ING(DC)</sub> (V) | V <sub>X(AC)</sub> (V)          |                      |                                 | V <sub>SV</sub>                               | <sub>VING(AC)</sub> (V)   |
|------------------------|-------|-----------------------|-------|------|------------------------|---------------------------------|----------------------|---------------------------------|-----------------------------------------------|---------------------------|
|                        | Min   | Тур                   | Max   | Min  | Мах                    | Min                             | Тур                  | Мах                             | Min                                           | Max                       |
| SSTL-2<br>Class I, II  | 2.375 | 2.5                   | 2.625 | 0.3  | $V_{CCIO} + 0.6$       | V <sub>CCIO</sub> /2 – 0.2      | _                    | V <sub>CCIO</sub> /2<br>+ 0.2   | 0.62                                          | $V_{CCIO} + 0.6$          |
| SSTL-18<br>Class I, II | 1.71  | 1.8                   | 1.89  | 0.25 | $V_{CCIO} + 0.6$       | V <sub>CCIO</sub> /2 –<br>0.175 | _                    | V <sub>CCIO</sub> /2<br>+ 0.175 | 0.5                                           | $V_{CCIO} + 0.6$          |
| SSTL-15<br>Class I, II | 1.425 | 1.5                   | 1.575 | 0.2  | (15)                   | V <sub>CCIO</sub> /2 –<br>0.15  | —                    | V <sub>CCIO</sub> /2<br>+ 0.15  | $2(V_{IH(AC)} - V_{REF})$                     | $2(V_{IL(AC)} - V_{REF})$ |
| SSTL-135               | 1.283 | 1.35                  | 1.45  | 0.18 | (15)                   | V <sub>CCIO</sub> /2 –<br>0.15  | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2<br>+ 0.15  | 2(V <sub>IH(AC)</sub> –<br>V <sub>REF</sub> ) | $2(V_{IL(AC)} - V_{REF})$ |

<sup>&</sup>lt;sup>(14)</sup> To meet the I<sub>OL</sub> and I<sub>OH</sub> specifications, you must set the current strength settings accordingly. For example, to meet the SSTL15CI specification (8 mA), you should set the current strength settings to 8 mA. Setting at lower current strength may not meet the I<sub>OL</sub> and I<sub>OH</sub> specifications in the datasheet.



 $<sup>^{(15)}</sup>$  The maximum value for  $V_{SWING(DC)}$  is not defined. However, each single-ended signal needs to be within the respective single-ended limits ( $V_{IH(DC)}$  and  $V_{IL(DC)}$ ).

| Symbol/Description                          | Condition                                                     | Т                                                                                                                                                                                                                                                                       | ransceiver Speed Gr | ade 3 | Unit |  |
|---------------------------------------------|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------|------|--|
| Symbol/Description                          | Condition                                                     | Min                                                                                                                                                                                                                                                                     | Тур                 | Мах   | Ont  |  |
| t <sub>LTD_manual</sub> <sup>(51)</sup>     | —                                                             | 4                                                                                                                                                                                                                                                                       | —                   | _     | μs   |  |
| t <sub>LTR_LTD_manual</sub> <sup>(52)</sup> | _                                                             | 15                                                                                                                                                                                                                                                                      | —                   | _     | μs   |  |
| Programmable ppm detector <sup>(53)</sup>   | _                                                             | ±62.5, 100, 125, 200, 250, 300, 500, and 1000 ppm                                                                                                                                                                                                                       |                     |       |      |  |
| Run length                                  | —                                                             | _                                                                                                                                                                                                                                                                       | _                   | 200   | UI   |  |
| Programmable equalization AC and DC gain    | AC gain setting = 0 to $3^{(54)}$<br>DC gain setting = 0 to 1 | Refer to CTLE Response at Data Rates > 3.25 Gbps across Supported AC Gain<br>and DC Gain for Arria V GX, GT, SX, and ST Devices and CTLE Response at<br>Data Rates ≤ 3.25 Gbps across Supported AC Gain and DC Gain for Arria V<br>GX, GT, SX, and ST Devices diagrams. |                     |       |      |  |

#### Table 1-29: Transmitter Specifications for Arria V GT and ST Devices

| Symbol/Description              | Condition                       | Tran  | Unit |         |      |  |
|---------------------------------|---------------------------------|-------|------|---------|------|--|
| Symbol/Description              | Condition                       | Min   | Тур  | Max     |      |  |
| Supported I/O standards         | 1.5 V PCML                      |       |      |         |      |  |
| Data rate (6-Gbps transceiver)  | —                               | 611   |      | 6553.6  | Mbps |  |
| Data rate (10-Gbps transceiver) | _                               | 0.611 |      | 10.3125 | Gbps |  |
| V <sub>OCM</sub> (AC coupled)   | —                               |       | 650  |         | mV   |  |
| V <sub>OCM</sub> (DC coupled)   | $\leq$ 3.2 Gbps <sup>(48)</sup> | 670   | 700  | 730     | mV   |  |

<sup>(53)</sup> The rate match FIFO supports only up to  $\pm 300$  ppm.

<sup>(54)</sup> The Quartus Prime software allows AC gain setting = 3 for design with data rate between 611 Mbps and 1.25 Gbps only.



 $<sup>^{(51)}</sup>$  t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode.

<sup>(52)</sup> t<sub>LTR\_LTD\_manual</sub> is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode.

| 1-44 | PLL Specifications |
|------|--------------------|
|------|--------------------|

| Symbol                           | Parameter                                                           | Condition      | Min | Тур | Max                 | Unit |
|----------------------------------|---------------------------------------------------------------------|----------------|-----|-----|---------------------|------|
|                                  |                                                                     | -3 speed grade | 5   | _   | 800 <sup>(61)</sup> | MHz  |
| f <sub>IN</sub>                  | Input clock frequency                                               | -4 speed grade | 5   | _   | 800 <sup>(61)</sup> | MHz  |
| IIN                              | input clock frequency                                               | -5 speed grade | 5   | _   | 750 <sup>(61)</sup> | MHz  |
|                                  |                                                                     | -6 speed grade | 5   | _   | 625 <sup>(61)</sup> | MHz  |
| f <sub>INPFD</sub>               | Integer input clock frequency to the phase frequency detector (PFD) |                | 5   | _   | 325                 | MHz  |
| f <sub>FINPFD</sub>              | Fractional input clock frequency to the PFD                         | _              | 50  | _   | 160                 | MHz  |
|                                  |                                                                     | -3 speed grade | 600 | _   | 1600                | MHz  |
| f <sub>VCO</sub> <sup>(62)</sup> | PLL voltage-controlled oscillator                                   | -4 speed grade | 600 | _   | 1600                | MHz  |
| IVCO                             | (VCO) operating range                                               | -5 speed grade | 600 | _   | 1600                | MHz  |
|                                  |                                                                     | -6 speed grade | 600 | _   | 1300                | MHz  |
| t <sub>EINDUTY</sub>             | Input clock or external feedback clock input duty cycle             | _              | 40  | _   | 60                  | %    |
|                                  |                                                                     | -3 speed grade | _   | _   | 500 <sup>(63)</sup> | MHz  |
| f                                | Output frequency for internal global or                             | -4 speed grade | _   | _   | 500 <sup>(63)</sup> | MHz  |
| f <sub>out</sub>                 | regional clock                                                      | -5 speed grade | _   | -   | 500 <sup>(63)</sup> | MHz  |
|                                  |                                                                     | -6 speed grade | _   | _   | 400 <sup>(63)</sup> | MHz  |



<sup>&</sup>lt;sup>(61)</sup> This specification is limited in the Quartus Prime software by the I/O maximum frequency. The maximum I/O frequency is different for each I/O standard.

<sup>&</sup>lt;sup>(62)</sup> The VCO frequency reported by the Quartus Prime software takes into consideration the VCO post-scale counter K value. Therefore, if the counter K has a value of 2, the frequency reported can be lower than the  $f_{VCO}$  specification.

<sup>&</sup>lt;sup>(63)</sup> This specification is limited by the lower of the two: I/O  $f_{MAX}$  or  $F_{OUT}$  of the PLL.

#### LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specifications





#### Table 1-42: LVDS Soft-CDR/DPA Sinusoidal Jitter Mask Values for a Data Rate Equal to 1.25 Gbps

| Jitter Freq | uency (Hz) | Sinusoidal Jitter (UI) |
|-------------|------------|------------------------|
| F1          | 10,000     | 25.000                 |
| F2          | 17,565     | 25.000                 |
| F3          | 1,493,000  | 0.350                  |
| F4          | 50,000,000 | 0.350                  |



#### Figure 1-15: MDIO Timing Diagram



## I<sup>2</sup>C Timing Characteristics

### Table 1-59: I<sup>2</sup>C Timing Requirements for Arria V Devices

| Symbol                | Description                                       | Standar | d Mode | Fast | Mode | Unit |
|-----------------------|---------------------------------------------------|---------|--------|------|------|------|
| Symbol                | Description                                       | Min     | Max    | Min  | Max  | Onic |
| T <sub>clk</sub>      | Serial clock (SCL) clock period                   | 10      | —      | 2.5  | _    | μs   |
| T <sub>clkhigh</sub>  | SCL high time                                     | 4.7     | —      | 0.6  |      | μs   |
| T <sub>clklow</sub>   | SCL low time                                      | 4       | _      | 1.3  |      | μs   |
| T <sub>s</sub>        | Setup time for serial data line (SDA) data to SCL | 0.25    | —      | 0.1  | —    | μs   |
| T <sub>h</sub>        | Hold time for SCL to SDA data                     | 0       | 3.45   | 0    | 0.9  | μs   |
| T <sub>d</sub>        | SCL to SDA output data delay                      | —       | 0.2    | _    | 0.2  | μs   |
| T <sub>su_start</sub> | Setup time for a repeated start condition         | 4.7     | _      | 0.6  | _    | μs   |
| T <sub>hd_start</sub> | Hold time for a repeated start condition          | 4       | —      | 0.6  | _    | μs   |
| T <sub>su_stop</sub>  | Setup time for a stop condition                   | 4       | —      | 0.6  | —    | μs   |



## **FPP Configuration Timing**

#### DCLK-to-DATA[] Ratio (r) for FPP Configuration

Fast passive parallel (FPP) configuration requires a different DCLK-to-DATA[] ratio when you turn on encryption or the compression feature.

Depending on the DCLK-to-DATA[] ratio, the host must send a DCLK frequency that is r times the DATA[] rate in byte per second (Bps) or word per second (Wps). For example, in FPP  $\times 16$  where the *r* is 2, the DCLK frequency must be 2 times the DATA[] rate in Wps.

#### Table 1-65: DCLK-to-DATA[] Ratio for Arria V Devices

| Configuration Scheme | Encryption | Compression | DCLK-to-DATA[] Ratio (r) |
|----------------------|------------|-------------|--------------------------|
|                      | Off        | Off         | 1                        |
| FPP (8-bit wide)     | On         | Off         | 1                        |
| rrr (o-on wide)      | Off        | On          | 2                        |
|                      | On         | On          | 2                        |
|                      | Off        | Off         | 1                        |
| FPP (16-bit wide)    | On         | Off         | 2                        |
| rrr (10-on wide)     | Off        | On          | 4                        |
|                      | On         | On          | 4                        |

#### FPP Configuration Timing when DCLK-to-DATA[] = 1

When you enable decompression or the design security feature, the DCLK-to-DATA[] ratio varies for FPP ×8 and FPP ×16. For the respective DCLKto-DATA[] ratio, refer to the DCLK-to-DATA[] Ratio for Arria V Devices table.

#### Table 1-66: FPP Timing Parameters When DCLK-to-DATA[] Ratio is 1 for Arria V Devices

| Symbol              | Parameter                    | Minimum | Maximum | Unit |
|---------------------|------------------------------|---------|---------|------|
| t <sub>CF2CD</sub>  | nCONFIG low to CONF_DONE low | _       | 600     | ns   |
| t <sub>CF2ST0</sub> | nCONFIG low to nSTATUS low   |         | 600     | ns   |
| t <sub>CFG</sub>    | nCONFIG low pulse width      | 2       | _       | μs   |

#### Arria V GX, GT, SX, and ST Device Datasheet



| Term                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Definition                        |                       |  |  |  |
|-------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-----------------------|--|--|--|
|                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Definition                        |                       |  |  |  |
| Single-ended voltage referenced I/O<br>standard | The JEDEC standard for the SSTL and HSTL I/O defines both the AC and DC input signal val<br>values indicate the voltage levels at which the receiver must meet its timing specifications. The<br>indicate the voltage levels at which the final logic state of the receiver is unambiguously define<br>receiver input has crossed the AC value, the receiver changes to the new logic state.<br>The new logic state is then maintained as long as the input stays beyond the DC threshold. The<br>is intended to provide predictable receiver timing in the presence of input waveform ringing.<br>Single-Ended Voltage Referenced I/O Standard |                                   |                       |  |  |  |
|                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                   | V <sub>CCI0</sub>     |  |  |  |
|                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                   |                       |  |  |  |
|                                                 | V <sub>0H</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                   | V <sub>IH(AC)</sub>   |  |  |  |
|                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                   | VIH(DC)               |  |  |  |
|                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | V REF                             | / V <sub>IL(DC)</sub> |  |  |  |
|                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | /                                 | /<br>V il(AC )        |  |  |  |
|                                                 | V <sub>0L</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                   |                       |  |  |  |
|                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                   | V <sub>SS</sub>       |  |  |  |
| t <sub>C</sub>                                  | High-speed receiver/transmitter input and output clock period.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                   |                       |  |  |  |
| TCCS (channel-to-channel-skew)                  | The timing difference between the fastest and slowest output edges, including the $t_{CO}$ variation and clock skew, across channels driven by the same PLL. The clock is included in the TCCS measurement (refer to the Timing Diagram figure under SW in this table).                                                                                                                                                                                                                                                                                                                                                                         |                                   |                       |  |  |  |
| t <sub>DUTY</sub>                               | High-speed I/O block—Duty cycl                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | e on high-speed transmitter outpu | t clock.              |  |  |  |



#### 1-98 Document Revision History

| Date          | Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| July 2014     | 3.8     | <ul> <li>Added a note in Table 3, Table 4, and Table 5: The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.</li> <li>Updated V<sub>CC_HPS</sub> specification in Table 5.</li> <li>Added a note in Table 19: Differential inputs are powered by V<sub>CCPD</sub> which requires 2.5 V.</li> <li>Updated "Minimum differential eye opening at the receiver serial input pins" specification in Table 20 and Table 21.</li> <li>Updated description in "HPS PLL Specifications" section.</li> <li>Updated VCO range maximum specification in Table 39.</li> <li>Updated T<sub>h</sub> and T<sub>h</sub> specifications in Table 45.</li> <li>Added T<sub>h</sub> specification in Table 47 and Figure 13.</li> <li>Updated a note in Figure 20, Figure 21, and Figure 23 as follows: Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required.</li> <li>Removed "Remote update only in AS mode" specification in Table 58.</li> <li>Added DCLK device initialization clock source specification in Table 60.</li> <li>Added description in "Configuration Files" section: The IOCSR .rbf size is specifically for the Configuration via Protocol (CvP) feature.</li> <li>Removed f<sub>MAX_RU_CLK</sub> specification in Table 63.</li> </ul> |
| February 2014 | 3.7     | <ul> <li>Updated V<sub>CCRSTCLK_HPS</sub> maximum specification in Table 1.</li> <li>Added V<sub>CC_AUX_SHARED</sub> specification in Table 1.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| December 2013 | 3.6     | <ul> <li>Added "HPS PLL Specifications".</li> <li>Added Table 24, Table 39, and Table 40.</li> <li>Updated Table 1, Table 3, Table 5, Table 19, Table 20, Table 21, Table 38, Table 41, Table 42, Table 43, Table 44, Table 45, Table 46, Table 47, Table 48, Table 49, Table 50, Table 51, Table 55, Table 56, and Table 59.</li> <li>Updated Figure 7, Figure 13, Figure 15, Figure 16, and Figure 19.</li> <li>Removed table: GPIO Pulse Width for Arria V Devices.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |



#### 1-100 Document Revision History

| Date          | Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| November 2012 | 3.0     | <ul> <li>Updated Table 2, Table 4, Table 9, Table 14, Table 16, Table 17, Table 20, Table 21, Table 25, Table 29, Table 36, Table 56, Table 57, and Table 60.</li> <li>Removed table: Transceiver Block Jitter Specifications for Arria V Devices.</li> <li>Added HPS information: <ul> <li>Added "HPS Specifications" section.</li> <li>Added Table 38, Table 39, Table 40, Table 41, Table 42, Table 43, Table 44, Table 45, Table 46, Table 47, Table 48, Table 49, and Table 50.</li> <li>Added Figure 7, Figure 8, Figure 9, Figure 10, Figure 11, Figure 12, Figure 13, Figure 14, Figure 15, Figure 16, Figure 17, Figure 18, and Figure 19.</li> <li>Updated Table 3 and Table 5.</li> </ul> </li> </ul> |
| October 2012  | 2.4     | <ul> <li>Updated Arria V GX V<sub>CCR_GXBL/R</sub>, V<sub>CCT_GXBL/R</sub>, and V<sub>CCL_GXBL/R</sub> minimum and maximum values, and data rate in Table 4.</li> <li>Added receiver V<sub>ICM</sub> (AC coupled) and V<sub>ICM</sub> (DC coupled) values, and transmitter V<sub>OCM</sub> (AC coupled) and V<sub>OCM</sub> (DC coupled) values in Table 20 and Table 21.</li> </ul>                                                                                                                                                                                                                                                                                                                             |
| August 2012   | 2.3     | Updated the SERDES factor condition in Table 30.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| July 2012     | 2.2     | <ul> <li>Updated the maximum voltage for V<sub>I</sub> (DC input voltage) in Table 1.</li> <li>Updated Table 20 to include the Arria V GX -I3 speed grade.</li> <li>Updated the minimum value of the fixedclk clock frequency in Table 20 and Table 21.</li> <li>Updated the SERDES factor condition in Table 30.</li> <li>Updated Table 50 to include the IOE programmable delay settings for the Arria V GX -I3 speed grade.</li> </ul>                                                                                                                                                                                                                                                                        |
| June 2012     | 2.1     | Updated $V_{CCR\_GXBL/R}$ , $V_{CCT\_GXBL/R}$ , and $V_{CCL\_GXBL/R}$ values in Table 4.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |



#### **Related Information**

- PowerPlay Early Power Estimator User Guide For more information about the EPE tool.
- **PowerPlay Power Analysis** ٠ For more information about PowerPlay power analysis.

#### **Power Consumption**

Altera offers two ways to estimate power consumption for a design-the Excel-based Early Power Estimator and the Quartus II PowerPlay Power Analyzer feature.

Note: You typically use the interactive Excel-based Early Power Estimator before designing the FPGA to get a magnitude estimate of the device power. The Quartus II PowerPlay Power Analyzer provides better quality estimates based on the specifics of the design after you complete place-and-route. The PowerPlay Power Analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, when combined with detailed circuit models, yields very accurate power estimates.

#### **Related Information**

- PowerPlay Early Power Estimator User Guide For more information about the EPE tool.
- PowerPlay Power Analysis For more information about PowerPlay power analysis.

#### I/O Pin Leakage Current

#### Table 2-8: I/O Pin Leakage Current for Arria V GZ Devices

If  $V_O = V_{CCIO}$  to  $V_{CCIOMax}$ , 100 µA of leakage current per I/O is expected.

| Symbol          | Description           | Conditions                     | Min | Тур | Max | Unit |
|-----------------|-----------------------|--------------------------------|-----|-----|-----|------|
| II              | Input pin             | $V_{I} = 0 V$ to $V_{CCIOMAX}$ | -30 |     | 30  | μΑ   |
| I <sub>OZ</sub> | Tri-stated I/O<br>pin | $V_{O} = 0 V$ to $V_{CCIOMAX}$ | -30 | —   | 30  | μΑ   |



t<sub>ARESET</sub>

| Symbol                                | Parameter                                                                                                       | Min | Тур | Max | Unit |
|---------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| f <sub>OUT</sub> <sup>(169)</sup>     | Output frequency for an internal global or regional clock (C3, I3L speed grade)                                 | —   | —   | 650 | MHz  |
| IOUT                                  | Output frequency for an internal global or regional clock (C4, I4 speed grade)                                  | —   | _   | 580 | MHz  |
| f <sub>OUT_EXT</sub> <sup>(169)</sup> | Output frequency for an external clock output (C3, I3L speed grade)                                             | _   | _   | 667 | MHz  |
| IOUT_EXT                              | Output frequency for an external clock output (C4, I4 speed grade)                                              | _   | _   | 533 | MHz  |
| toutduty                              | Duty cycle for a dedicated external clock output (when set to 50%)                                              | 45  | 50  | 55  | %    |
| t <sub>FCOMP</sub>                    | External feedback clock compensation time                                                                       | _   |     | 10  | ns   |
| f <sub>dyconfigclk</sub>              | Dynamic configuration clock for mgmt_clk and scanclk                                                            | _   | _   | 100 | MHz  |
| t <sub>LOCK</sub>                     | Time required to lock from the end-of-device configuration or deassertion of areset                             | _   | _   | 1   | ms   |
| t <sub>DLOCK</sub>                    | Time required to lock dynamically (after switchover<br>or reconfiguring any non-post-scale counters/<br>delays) | _   | _   | 1   | ms   |
|                                       | PLL closed-loop low bandwidth                                                                                   | _   | 0.3 |     | MHz  |
| $f_{CLBW}$                            | PLL closed-loop medium bandwidth                                                                                | _   | 1.5 |     | MHz  |
|                                       | PLL closed-loop high bandwidth (170)                                                                            | _   | 4   |     | MHz  |
| t <sub>PLL_PSERR</sub>                | Accuracy of PLL phase shift                                                                                     | —   | —   | ±50 | ps   |

10

\_\_\_\_

\_

Minimum pulse width on the areset signal





ns

 $<sup>^{(169)}</sup>$  This specification is limited by the lower of the two: I/O  $f_{MAX}$  or  $f_{OUT}$  of the PLL.

<sup>&</sup>lt;sup>(170)</sup> High bandwidth PLL settings are not supported in external feedback mode.

| Symbol                                                                                                                             | Conditions                                                                | C3, I3L |     |       | C4, I4 |     |       | Unit |
|------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|---------|-----|-------|--------|-----|-------|------|
| Symbol                                                                                                                             | Conditions                                                                | Min     | Тур | Мах   | Min    | Тур | Max   | Unit |
|                                                                                                                                    | SERDES factor J = 3 to 10<br>(182), (183)                                 | (184)   | _   | 1250  | (184)  | _   | 1050  | Mbps |
| True Differential I/O<br>Standards - f <sub>HSDR</sub> (data rate)                                                                 | SERDES factor $J \ge 4$<br>LVDS TX with DPA<br>(185), (186), (187), (188) | (184)   |     | 1600  | (184)  |     | 1250  | Mbps |
|                                                                                                                                    | SERDES factor J = 2,<br>uses DDR Registers                                | (184)   |     | (189) | (184)  |     | (189) | Mbps |
|                                                                                                                                    | SERDES factor J = 1,<br>uses SDR Register                                 | (184)   | _   | (189) | (184)  |     | (189) | Mbps |
| Emulated Differential I/O<br>Standards with Three<br>External Output Resistor<br>Networks - f <sub>HSDR</sub> (data rate)<br>(190) | SERDES factor J = 4 to 10 <sup>(191)</sup>                                | (184)   |     | 840   | (184)  |     | 840   | Mbps |

<sup>&</sup>lt;sup>(182)</sup> If the receiver with DPA enabled and transmitter are using shared PLLs, the minimum data rate is 150 Mbps.

- <sup>(185)</sup> Arria V GZ RX LVDS will need DPA. For Arria V GZ TX LVDS, the receiver side component must have DPA.
- Requires package skew compensation with PCB trace length. (186)
- (187)Do not mix single-ended I/O buffer within LVDS I/O bank.
- Chip-to-chip communication only with a maximum load of 5 pF. (188)
- <sup>(189)</sup> The maximum ideal data rate is the SERDES factor (J) x the PLL maximum output frequency (fOUT) provided you can close the design timing and the signal integrity simulation is clean.
- <sup>(190)</sup> You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew margin, transmitter channel-to-channel skew, and receiver sampling margin to determine leftover timing margin.
- <sup>(191)</sup> When using True LVDS RX channels for emulated LVDS TX channel, only serialization factors 1 and 2 are supported.



<sup>&</sup>lt;sup>(183)</sup> The  $F_{MAX}$  specification is based on the fast clock used for serial data. The interface  $F_{MAX}$  is also dependent on the parallel clock domain which is design dependent and requires timing analysis.

<sup>&</sup>lt;sup>(184)</sup> The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate.

| Symbol                                                    | Conditions                                                                | C3, I3L |     |       | C4, I4 |     |       | Unit |
|-----------------------------------------------------------|---------------------------------------------------------------------------|---------|-----|-------|--------|-----|-------|------|
| Symbol                                                    | Conditions                                                                | Min     | Тур | Мах   | Min    | Тур | Max   | Onic |
|                                                           | SERDES factor $J = 3$ to 10<br>(192), (193), (194), (195), (196), (197)   | 150     | _   | 1250  | 150    |     | 1050  | Mbps |
| True Differential I/O<br>Standards - f <sub>HSDRDPA</sub> | SERDES factor $J \ge 4$<br>LVDS RX with DPA<br>(193), (195), (196), (197) | 150     |     | 1600  | 150    |     | 1250  | Mbps |
| (data rate)                                               | SERDES factor J = 2,<br>uses DDR Registers                                | (198)   | _   | (199) | (198)  | _   | (199) | Mbps |
|                                                           | SERDES factor J = 1,<br>uses SDR Register                                 | (198)   |     | (199) | (198)  |     | (199) | Mbps |
|                                                           | SERDES factor $J = 3$ to 10                                               | (198)   | —   | (200) | (198)  | _   | (200) | Mbps |
| f <sub>HSDR</sub> (data rate)                             | SERDES factor J = 2,<br>uses DDR Registers                                | (198)   | —   | (199) | (198)  |     | (199) | Mbps |
|                                                           | SERDES factor J = 1,<br>uses SDR Register                                 | (198)   | _   | (199) | (198)  | _   | (199) | Mbps |

 $^{(192)}$  The  $F_{MAX}$  specification is based on the fast clock used for serial data. The interface  $F_{MAX}$  is also dependent on the parallel clock domain which is design dependent and requires timing analysis.

<sup>(193)</sup> Arria V GZ RX LVDS will need DPA. For Arria V GZ TX LVDS, the receiver side component must have DPA.

<sup>(194)</sup> Arria V GZ LVDS serialization and de-serialization factor needs to be x4 and above.

<sup>(195)</sup> Requires package skew compensation with PCB trace length.

<sup>(196)</sup> Do not mix single-ended I/O buffer within LVDS I/O bank.

<sup>(197)</sup> Chip-to-chip communication only with a maximum load of 5 pF.

<sup>(198)</sup> The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate.

<sup>(199)</sup> The maximum ideal data rate is the SERDES factor (J) x the PLL maximum output frequency (fOUT) provided you can close the design timing and the signal integrity simulation is clean.

<sup>(200)</sup> You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported.



#### Table 2-52: Worst-Case DCD on Arria V GZ I/O Pins

The DCD numbers do not cover the core clock network.

| Symbol            | С   | 3, I3L | C   | Unit |     |
|-------------------|-----|--------|-----|------|-----|
| Зуший             | Min | Мах    | Min | Мах  | Ont |
| Output Duty Cycle | 45  | 55     | 45  | 55   | %   |

# **Configuration Specification**

## **POR Specifications**

#### Table 2-53: Fast and Standard POR Delay Specification for Arria V GZ Devices

Select the POR delay based on the MSEL setting as described in the "Configuration Schemes for Arria V Devices" table in the *Configuration, Design Security, and Remote System Upgrades in Arria V Devices* chapter.

| POR Delay | Minimum (ms) | Maximum (ms) |
|-----------|--------------|--------------|
| Fast      | 4            | 12 (202)     |
| Standard  | 100          | 300          |

**Related Information** 

Configuration, Design Security, and Remote System Upgrades in Arria V Devices



<sup>&</sup>lt;sup>(202)</sup> The maximum pulse width of the fast POR delay is 12 ms, providing enough time for the PCIe hard IP to initialize after the POR trip.

## **JTAG Configuration Specifications**

| Symbol                  | Description                              | Min       | Max      | Unit |
|-------------------------|------------------------------------------|-----------|----------|------|
| t <sub>JCP</sub>        | TCK clock period                         | 30        |          | ns   |
| t <sub>JCP</sub>        | TCK clock period                         | 167 (203) |          | ns   |
| t <sub>JCH</sub>        | TCK clock high time                      | 14        |          | ns   |
| t <sub>JCL</sub>        | TCK clock low time                       | 14        |          | ns   |
| t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time                 | 2         | _        | ns   |
| t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time                 | 3         |          | ns   |
| t <sub>JPH</sub>        | JTAG port hold time                      | 5         | _        | ns   |
| t <sub>JPCO</sub>       | JTAG port clock to output                |           | 11 (204) | ns   |
| $t_{JPZX}$              | JTAG port high impedance to valid output |           | 14 (204) | ns   |
| t <sub>JPXZ</sub>       | JTAG port valid output to high impedance | —         | 14 (204) | ns   |

## Fast Passive Parallel (FPP) Configuration Timing

#### DCLK-to-DATA[] Ratio (r) for FPP Configuration

FPP configuration requires a different DCLK-to-DATA[] ratio when you turn on encryption or the compression feature.

Arria V GZ Device Datasheet



<sup>&</sup>lt;sup>(203)</sup> The minimum TCK clock period is 167 ns if VCCBAT is within the range 1.2V-1.5V when you perform the volatile key programming.

<sup>(204)</sup> A 1-ns adder is required for each  $V_{CCIO}$  voltage step down from 3.0 V. For example,  $t_{IPCO} = 12$  ns if  $V_{CCIO}$  of the TDO I/O bank = 2.5 V, or 13 ns if it equals 1.8 V.

#### Table 2-57: FPP Timing Parameters for Arria V GZ Devices When the DCLK-to-DATA[] Ratio is >1

Use these timing parameters when you use the decompression and design security features.

| Symbol                              | Parameter                                    | Minimum                                | Maximum     | Unit |
|-------------------------------------|----------------------------------------------|----------------------------------------|-------------|------|
| t <sub>CF2CD</sub>                  | nconfig low to conf_done low                 | -                                      | 600         | ns   |
| t <sub>CF2ST0</sub>                 | nconfig low to nstatus low                   | -                                      | 600         | ns   |
| t <sub>CFG</sub>                    | nCONFIG low pulse width                      | 2                                      | _           | μs   |
| t <sub>STATUS</sub>                 | nSTATUS low pulse width                      | 268                                    | 1,506 (210) | μs   |
| t <sub>CF2ST1</sub>                 | nCONFIG high to nSTATUS high                 | —                                      | 1,506 (211) | μs   |
| t <sub>CF2CK</sub> <sup>(212)</sup> | nCONFIG high to first rising edge on DCLK    | 1,506                                  | _           | μs   |
| t <sub>ST2CK</sub> <sup>(212)</sup> | nSTATUS high to first rising edge of DCLK    | 2                                      | _           | μs   |
| t <sub>DSU</sub>                    | DATA[] setup time before rising edge on DCLK | 5.5                                    | _           | ns   |
| t <sub>DH</sub>                     | DATA[] hold time after rising edge on DCLK   | N-1/f <sub>DCLK</sub> <sup>(213)</sup> | _           | S    |
| t <sub>CH</sub>                     | DCLK high time                               | $0.45 	imes 1/f_{MAX}$                 | _           | S    |
| t <sub>CL</sub>                     | DCLK low time                                | $0.45 \times 1/f_{MAX}$                | _           | S    |
| t <sub>CLK</sub>                    | DCLK period                                  | 1/f <sub>MAX</sub>                     | _           | S    |
| f <sub>MAX</sub>                    | DCLK frequency (FPP ×8/×16)                  | -                                      | 125         | MHz  |
|                                     | DCLK frequency (FPP ×32)                     | —                                      | 100         | MHz  |
| t <sub>R</sub>                      | Input rise time                              | -                                      | 40          | ns   |
| t <sub>F</sub>                      | Input fall time                              | -                                      | 40          | ns   |
| t <sub>CD2UM</sub>                  | CONF_DONE high to user mode <sup>(214)</sup> | 175                                    | 437         | μs   |

<sup>(210)</sup> You can obtain this value if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width.

<sup>(211)</sup> You can obtain this value if you do not delay configuration by externally holding the nSTATUS low.

 $^{(212)}$  If nSTATUS is monitored, follow the  $t_{ST2CK}$  specification. If nSTATUS is not monitored, follow the  $t_{CF2CK}$  specification.

 $^{(213)}$  N is the DCLK-to-DATA ratio and  $f_{DCLK}$  is the DCLK frequency the system is operating.

<sup>(214)</sup> The minimum and maximum numbers apply only if you use the internal oscillator as the clock source for initializing the device.

Arria V GZ Device Datasheet



# Glossary

#### Table 2-68: Glossary



