Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 14151 | | Number of Logic Elements/Cells | 300000 | | Total RAM Bits | 17358848 | | Number of I/O | 704 | | Number of Gates | - | | Voltage - Supply | 1.07V ~ 1.13V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 1517-BBGA | | Supplier Device Package | 1517-FBGA (40x40) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/5agxmb1g6f40c6n | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong | Operating Conditions | 2-1 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | Operating Conditions Switching Characteristics Transceiver Performance Specifications Core Performance Specifications Periphery Performance Configuration Specification POR Specifications TAC Configuration Specifications | 2-21 | | Transceiver Performance Specifications | 2-21 | | Core Performance Specifications | 2-37 | | Periphery Performance | 2-44 | | Configuration Specification | 2-56 | | POR Specifications | 2-56 | | JTAG Configuration Specifications | 2-57 | | Fast Passive Parallel (FPP) Configuration Timing | 2-57 | | Active Serial Configuration Timing | 2-65 | | Active Serial Configuration Timing Passive Serial Configuration Timing | 2-67 | | Initialization | 2-69 | | Initialization | 2-69 | | Remote System Upgrades Circuitry Timing Specification | 2-70 | | User Watchdog Internal Oscillator Frequency Specification | 2-71 | | User Watchdog Internal Oscillator Frequency Specification | 2-71 | | Programmable IOE Delay | 2-72 | | Programmable Output Buffer Delay | 272. | | Glossary | 2-73 | | Document Revision History | 2-78 | | | | | Symbol | Description | Condition | Minimum <sup>(7)</sup> | Typical | Maximum <sup>(7)</sup> | Unit | |---------------------------|--------------------------------------------------------------|-----------------------|------------------------|---------|------------------------|------| | | HPS I/O | 3.3 V | 3.135 | 3.3 | 3.465 | V | | V <sub>CCPD_HPS</sub> (8) | pre-driver<br>power | 3.0 V | 2.85 | 3.0 | 3.15 | V | | | supply | 2.5 V | 2.375 | 2.5 | 2.625 | V | | | | 3.3 V | 3.135 | 3.3 | 3.465 | V | | | | 3.0 V | 2.85 | 3.0 | 3.15 | V | | | HPS I/O | 2.5 V | 2.375 | 2.5 | 2.625 | V | | V <sub>CCIO_HPS</sub> | buffers<br>power | 1.8 V | 1.71 | 1.8 | 1.89 | V | | | supply | 1.5 V | 1.425 | 1.5 | 1.575 | V | | | - | 1.35 V <sup>(9)</sup> | 1.283 | 1.35 | 1.418 | V | | | | 1.2 V | 1.14 | 1.2 | 1.26 | V | | | HPS reset | 3.3 V | 3.135 | 3.3 | 3.465 | V | | V | and clock | 3.0 V | 2.85 | 3.0 | 3.15 | V | | V <sub>CCRSTCLK_HPS</sub> | input pins power | 2.5 V | 2.375 | 2.5 | 2.625 | V | | | supply | 1.8 V | 1.71 | 1.8 | 1.89 | V | | V <sub>CCPLL_HPS</sub> | HPS PLL<br>analog<br>voltage<br>regulator<br>power<br>supply | _ | 2.375 | 2.5 | 2.625 | V | Arria V GX, GT, SX, and ST Device Datasheet <sup>&</sup>lt;sup>(7)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements. $V_{CCPD\_HPS} \text{ must be 2.5 V when } V_{CCIO\_HPS} \text{ is 2.5, 1.8, 1.5, or 1.2 V.} V_{CCPD\_HPS} \text{ must be 3.0 V when } V_{CCIO\_HPS} \text{ is 3.0 V.} V_{CCPD\_HPS} \text{ must be 3.3 V when } V_{CCIO\_HPS} \text{ is 3.3 V.}$ $<sup>^{(9)}~\</sup>rm V_{CCIO\_HPS}$ 1.35 V is supported for HPS row I/O bank only. #### I/O Pin Leakage Current Table 1-6: I/O Pin Leakage Current for Arria V Devices | Symbol | Description | Condition | Min | Тур | Max | Unit | |------------------|--------------------|---------------------------------------|-----|-----|-----|------| | $I_{\mathrm{I}}$ | Input pin | $V_{I} = 0 V \text{ to } V_{CCIOMAX}$ | -30 | _ | 30 | μΑ | | $I_{OZ}$ | Tri-stated I/O pin | $V_O = 0 V \text{ to } V_{CCIOMAX}$ | -30 | _ | 30 | μΑ | ### **Bus Hold Specifications** #### Table 1-7: Bus Hold Parameters for Arria V Devices The bus-hold trip points are based on calculated input voltages from the JEDEC standard. | | | | | V <sub>CCIO</sub> (V) | | | | | | | | | | | | |---------------------------------------------|-------------------|-----------------------------------------------|-----|-----------------------|-----|------|-----|------|-----|------|-----|------|-----|------|------| | Parameter | Symbol | Condition | 1 | .2 | 1 | .5 | 1 | .8 | 2 | .5 | 3 | .0 | 3. | .3 | Unit | | | | | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | | | Bus-hold,<br>low,<br>sustaining<br>current | I <sub>SUSL</sub> | $V_{IN} > V_{IL}$ (max) | 8 | _ | 12 | | 30 | | 50 | _ | 70 | _ | 70 | _ | μA | | Bus-hold,<br>high,<br>sustaining<br>current | I <sub>SUSH</sub> | $V_{IN} < V_{IH}$ (min) | -8 | _ | -12 | _ | -30 | _ | -50 | _ | -70 | _ | -70 | _ | μA | | Bus-hold,<br>low,<br>overdrive<br>current | I <sub>ODL</sub> | 0 V < V <sub>IN</sub><br>< V <sub>CCIO</sub> | _ | 125 | _ | 175 | _ | 200 | _ | 300 | _ | 500 | _ | 500 | μA | | Bus-hold,<br>high,<br>overdrive<br>current | I <sub>ODH</sub> | 0 V <v<sub>IN<br/><v<sub>CCIO</v<sub></v<sub> | _ | -125 | _ | -175 | _ | -200 | _ | -300 | _ | -500 | _ | -500 | μA | Arria V GX, GT, SX, and ST Device Datasheet | Symbol | Description | Condition (V) | Ca | су | Unit | | |--------------------------------------|----------------------------------------------------------------------------------------------------------|---------------------------------------------|------------|------------|------------|-------| | Зупівої | Description | Condition (v) | −I3, −C4 | −I5, −C5 | -C6 | Offic | | 60- $\Omega$ and 120- $\Omega$ $R_T$ | Internal parallel termination with calibration (60- $\Omega$ and 120- $\Omega$ setting) | $V_{CCIO} = 1.2$ | -10 to +40 | -10 to +40 | -10 to +40 | % | | 25-Ω R <sub>S_left_shift</sub> | Internal left shift series termination with calibration (25- $\Omega$ R <sub>S_left_shift</sub> setting) | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 | ±15 | ±15 | ±15 | % | #### **OCT Without Calibration Resistance Tolerance Specifications** ### Table 1-9: OCT Without Calibration Resistance Tolerance Specifications for Arria V Devices This table lists the Arria V OCT without calibration resistance tolerance to PVT changes. | Symbol | Description | Condition (V) | Re | sistanceToleran | ice | Unit | |----------------------|------------------------------------------------------------------------|------------------------------|----------|-----------------|-----|-------| | Зуппоот | Description | Condition (v) | −I3, −C4 | −I5, −C5 | -C6 | Offic | | 25-Ω $R_S$ | Internal series termination without calibration (25- $\Omega$ setting) | $V_{\text{CCIO}} = 3.0, 2.5$ | ±30 | ±40 | ±40 | % | | 25-Ω $R_S$ | Internal series termination without calibration (25- $\Omega$ setting) | $V_{\text{CCIO}} = 1.8, 1.5$ | ±30 | ±40 | ±40 | % | | 25-Ω $R_S$ | Internal series termination without calibration (25- $\Omega$ setting) | 0010 | | ±50 | ±50 | % | | 50-Ω R <sub>S</sub> | Internal series termination without calibration (50- $\Omega$ setting) | $V_{\text{CCIO}} = 3.0, 2.5$ | ±30 | ±40 | ±40 | % | | 50-Ω R <sub>S</sub> | Internal series termination without calibration (50- $\Omega$ setting) | $V_{\text{CCIO}} = 1.8, 1.5$ | ±30 | ±40 | ±40 | % | | 50-Ω R <sub>S</sub> | Internal series termination without calibration (50- $\Omega$ setting) | $V_{CCIO} = 1.2$ | ±35 | ±50 | ±50 | % | | 100-Ω R <sub>D</sub> | Internal differential termination (100- $\Omega$ setting) | $V_{\text{CCIO}} = 2.5$ | ±25 | ±40 | ±40 | % | Arria V GX, GT, SX, and ST Device Datasheet | Combal/Daggrintian | Condition | Transc | eiver Speed G | rade 4 | Transc | eiver Speed G | irade 6 | Unit | |------------------------------------------------------------------------------------|---------------------------|--------|-----------------------------------------------|--------|--------|----------------------------------|---------|------| | Symbol/Description | Condition | Min | Тур | Max | Min | Тур | Max | Onit | | Minimum differential eye opening at the receiver serial input pins <sup>(30)</sup> | _ | 100 | _ | _ | 100 | _ | _ | mV | | V <sub>ICM</sub> (AC coupled) | _ | _ | 0.7/0.75/<br>0.8 <sup>(31)</sup> | _ | _ | 0.7/0.75/<br>0.8 <sup>(31)</sup> | _ | mV | | V <sub>ICM</sub> (DC coupled) | ≤ 3.2Gbps <sup>(32)</sup> | 670 | 700 | 730 | 670 | 700 | 730 | mV | | | 85- $\Omega$ setting | _ | 85 | _ | _ | 85 | _ | Ω | | Differential on-chip | 100- $Ω$ setting | _ | 100 | _ | _ | 100 | _ | Ω | | termination resistors | 120- $Ω$ setting | _ | 120 | _ | _ | 120 | _ | Ω | | | 150- $\Omega$ setting | _ | 150 | _ | _ | 150 | _ | Ω | | t <sub>LTR</sub> <sup>(33)</sup> | _ | _ | _ | 10 | _ | _ | 10 | μs | | t <sub>LTD</sub> <sup>(34)</sup> | _ | 4 | _ | _ | 4 | _ | _ | μs | | t <sub>LTD_manual</sub> (35) | _ | 4 | _ | _ | 4 | _ | _ | μs | | t <sub>LTR_LTD_manual</sub> (36) | _ | 15 | _ | _ | 15 | _ | _ | μs | | Programmable ppm detector <sup>(37)</sup> | _ | | ±62.5, 100, 125, 200, 250, 300, 500, and 1000 | | | | | ppm | <sup>(30)</sup> The differential eye opening specification at the receiver input pins assumes that you have disabled the **Receiver Equalization** feature. If you enable the **Receiver Equalization** feature, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level. Altera Corporation Arria V GX, GT, SX, and ST Device Datasheet The AC coupled $V_{ICM} = 700$ mV for Arria V GX and SX in PCIe mode only. The AC coupled $V_{ICM} = 750$ mV for Arria V GT and ST in PCIe mode only. <sup>(32)</sup> For standard protocol compliance, use AC coupling. $<sup>^{(33)}</sup>$ $t_{LTR}$ is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset. <sup>(34)</sup> t<sub>LTD</sub> is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high. t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode. $t_{LTR\_LTD\_manual}$ is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode. ### Typical TX $V_{\text{OD}}$ Setting for Arria V Transceiver Channels with termination of 100 $\Omega$ Table 1-32: Typical TX $V_{\text{OD}}$ Setting for Arria V Transceiver Channels with termination of 100 $\Omega$ | Symbol | V <sub>OD</sub> Setting <sup>(58)</sup> | V <sub>OD</sub> Value (mV) | V <sub>OD</sub> Setting <sup>(58)</sup> | V <sub>OD</sub> Value (mV) | |------------------------------------------------------|-----------------------------------------|----------------------------|-----------------------------------------|----------------------------| | | 6 <sup>(59)</sup> | 120 | 34 | 680 | | | 7 <sup>(59)</sup> | 140 | 35 | 700 | | | 8 <sup>(59)</sup> | 160 | 36 | 720 | | | 9 | 180 | 37 | 740 | | | 10 | 200 | 38 | 760 | | | 11 | 220 | 39 | 780 | | | 12 | 240 | 40 | 800 | | | 13 | 260 | 41 | 820 | | | 14 | 280 | 42 | 840 | | V <sub>OD</sub> differential peak-to-peak<br>typical | 15 | 300 | 43 | 860 | | -,, r · · · | 16 | 320 | 44 | 880 | | | 17 | 340 | 45 | 900 | | | 18 | 360 | 46 | 920 | | | 19 | 380 | 47 | 940 | | | 20 | 400 | 48 | 960 | | | 21 | 420 | 49 | 980 | | | 22 | 440 | 50 | 1000 | | | 23 | 460 | 51 | 1020 | | | 24 | 480 | 52 | 1040 | <sup>(58)</sup> Convert these values to their binary equivalent form if you are using the dynamic reconfiguration mode for PMA analog controls. <sup>(59)</sup> Only valid for data rates $\leq$ 5 Gbps. | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-----------------------------|----------------------------------------------------------------------------------------------------------|-------------------------------|-------------|-----|---------------------|----------| | | | −3 speed grade | _ | _ | 670(63) | MHz | | f | Output frequency for external clock | -4 speed grade | _ | _ | 670 <sup>(63)</sup> | MHz | | $f_{OUT\_EXT}$ | output | −5 speed grade | _ | _ | 622(63) | MHz | | | | −6 speed grade | | _ | 500(63) | MHz | | t <sub>OUTDUTY</sub> | Duty cycle for external clock output (when set to 50%) | _ | 45 | 50 | 55 | % | | t <sub>FCOMP</sub> | External feedback clock compensation time | _ | _ | _ | 10 | ns | | t <sub>DYCONFIGCLK</sub> | Dynamic configuration clock for mgmt_clk and scanclk | _ | _ | _ | 100 | MHz | | t <sub>LOCK</sub> | Time required to lock from end-of-<br>device configuration or deassertion of<br>areset | _ | _ | _ | 1 | ms | | t <sub>DLOCK</sub> | Time required to lock dynamically (after switchover or reconfiguring any non-post-scale counters/delays) | _ | _ | _ | 1 | ms | | | | Low | _ | 0.3 | _ | MHz | | $f_{CLBW}$ | PLL closed-loop bandwidth | Medium | _ | 1.5 | _ | MHz | | | | High <sup>(64)</sup> | _ | 4 | _ | MHz | | t <sub>PLL_PSERR</sub> | Accuracy of PLL phase shift | _ | _ | _ | ±50 | ps | | t <sub>ARESET</sub> | Minimum pulse width on the areset signal | _ | 10 | _ | _ | ns | | <b>4</b> (65)(66) | Input aloaly grale to grade iitter | $F_{REF} \ge 100 \text{ MHz}$ | _ | _ | 0.15 | UI (p-p) | | t <sub>INCCJ</sub> (65)(66) | Input clock cycle-to-cycle jitter | F <sub>REF</sub> < 100 MHz | <del></del> | _ | ±750 | ps (p-p) | $<sup>^{(64)}</sup>$ High bandwidth PLL settings are not supported in external feedback mode. <sup>(65)</sup> A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source with jitter < 120 ps. <sup>(66)</sup> $F_{REF}$ is $f_{IN}/N$ , specification applies when N = 1. Table 1-38: Memory Block Performance Specifications for Arria V Devices | Memory | Mode - | Resourc | es Used | | Performance | | Unit | |---------------|--------------------------------------------------------------------------------------------------|---------|---------|----------|-------------|--------------|-------| | Welliory | Mode | ALUTs | Memory | −I3, −C4 | −l5, −C5 | - <b>C</b> 6 | Offic | | | Single port, all supported widths | 0 | 1 | 500 | 450 | 400 | MHz | | | Simple dual-port, all supported widths | 0 | 1 | 500 | 450 | 400 | MHz | | | Simple dual-port with read and write at the same address | 0 | 1 | 400 | 350 | 300 | MHz | | | ROM, all supported width | _ | _ | 500 | 450 | 400 | MHz | | | Single-port, all supported widths | 0 | 1 | 400 | 350 | 285 | MHz | | | Simple dual-port, all supported widths | 0 | 1 | 400 | 350 | 285 | MHz | | M10K<br>Block | Simple dual-port with the read-during-write option set to <b>Old Data</b> , all supported widths | 0 | 1 | 315 | 275 | 240 | MHz | | | True dual port, all supported widths | 0 | 1 | 400 | 350 | 285 | MHz | | | ROM, all supported widths | 0 | 1 | 400 | 350 | 285 | MHz | ### **Internal Temperature Sensing Diode Specifications** Table 1-39: Internal Temperature Sensing Diode Specifications for Arria V Devices | Temperature Range | Accuracy | Offset Calibrated<br>Option | Sampling Rate | Conversion<br>Time | Resolution | Minimum Resolution with no<br>Missing Codes | |-------------------|----------|-----------------------------|---------------|--------------------|------------|---------------------------------------------| | −40 to 100°C | ±8°C | No | 1 MHz | < 100 ms | 8 bits | 8 bits | ### **Periphery Performance** This section describes the periphery performance, high-speed I/O, and external memory interface. Actual achievable frequency depends on design and system specific factors. Ensure proper timing closure in your design and perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system. Arria V GX, GT, SX, and ST Device Datasheet | Symbol | Condition | | −l3, −C4 | | | −l5, −C5 | | -C6 | | | Unit | |----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|------|----------|------|------|----------|------|------|-----|------|------| | Зупірої | Condition | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Onit | | | SERDES factor $J \ge 8^{(76)(78)}$ , LVDS TX with RX DPA | (77) | _ | 1600 | (77) | _ | 1500 | (77) | _ | 1250 | Mbps | | | SERDES factor J = 1<br>to 2, Uses DDR<br>Registers | (77) | _ | (79) | (77) | _ | (79) | (77) | _ | (79) | Mbps | | Emulated Differential I/<br>O Standards with Three<br>External Output Resistor<br>Network - f <sub>HSDR</sub> (data<br>rate) <sup>(80)</sup> | SERDES factor J = 4<br>to 10 <sup>(81)</sup> | (77) | _ | 945 | (77) | _ | 945 | (77) | _ | 945 | Mbps | | Emulated Differential I/<br>O Standards with One<br>External Output Resistor<br>Network - f <sub>HSDR</sub> (data<br>rate) <sup>(80)</sup> | SERDES factor J = 4<br>to 10 <sup>(81)</sup> | (77) | _ | 200 | (77) | _ | 200 | (77) | _ | 200 | Mbps | | t <sub>x Jitter</sub> -True Differential<br>I/O Standards | Total Jitter for Data<br>Rate 600 Mbps – 1.25<br>Gbps | _ | _ | 160 | _ | _ | 160 | _ | _ | 160 | ps | | 1/O Standards | Total Jitter for Data<br>Rate < 600 Mbps | _ | _ | 0.1 | _ | _ | 0.1 | _ | _ | 0.1 | UI | Arria V GX, GT, SX, and ST Device Datasheet $<sup>^{(78)}\,</sup>$ The $V_{CC}$ and $V_{CCP}$ must be on a separate power layer and a maximum load of 5 pF for chip-to-chip interface. <sup>(79)</sup> The maximum ideal data rate is the SERDES factor (J) x the PLL maximum output frequency (f<sub>OUT</sub>), provided you can close the design timing and the signal integrity simulation is clean. You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew margin, transmitter channel-to-channel skew, and receiver sampling margin to determine the leftover timing margin. <sup>(81)</sup> When using True LVDS RX channels for emulated LVDS TX channel, only serialization factors 1 and 2 are supported. Altera Corporation Arria V GX, GT, SX, and ST Device Datasheet #### **Related Information** - PowerPlay Early Power Estimator User Guide For more information about the EPE tool. - PowerPlay Power Analysis For more information about PowerPlay power analysis. #### **Power Consumption** Altera offers two ways to estimate power consumption for a design—the Excel-based Early Power Estimator and the Quartus II PowerPlay Power Analyzer feature. **Note:** You typically use the interactive Excel-based Early Power Estimator before designing the FPGA to get a magnitude estimate of the device power. The Quartus II PowerPlay Power Analyzer provides better quality estimates based on the specifics of the design after you complete place-and-route. The PowerPlay Power Analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, when combined with detailed circuit models, yields very accurate power estimates. #### **Related Information** - PowerPlay Early Power Estimator User Guide For more information about the EPE tool. - PowerPlay Power Analysis For more information about PowerPlay power analysis. ### I/O Pin Leakage Current ### Table 2-8: I/O Pin Leakage Current for Arria V GZ Devices If $V_O = V_{CCIO}$ to $V_{CCIOMax}$ , 100 $\mu A$ of leakage current per I/O is expected. | Symbol | Description | Conditions | Min | Тур | Max | Unit | |------------------|-----------------------|---------------------------------------|-----|-----|-----|------| | $I_{\mathrm{I}}$ | Input pin | $V_{I} = 0 V \text{ to } V_{CCIOMAX}$ | -30 | _ | 30 | μΑ | | $I_{OZ}$ | Tri-stated I/O<br>pin | $V_O = 0 V \text{ to } V_{CCIOMAX}$ | -30 | _ | 30 | μΑ | | Symbol | Description | Conditions | Calibration Ac | curacy | Unit | |-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|----------------|---------------|-------| | Syllibol | Description | Conditions | C3, I3L | C4, I4 | Offic | | 25- $\Omega$ R <sub>S</sub> | Internal series termination with calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 V | ±15 | ±15 | % | | 50-Ω R <sub>S</sub> | Internal series termination with calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 V | ±15 | ±15 | % | | 34- $\Omega$ and 40- $\Omega$ R <sub>S</sub> | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35, 1.25, 1.2 V | ±15 | ±15 | % | | 48-Ω, 60-Ω, 80-Ω, and 240-Ω $R_S$ | Internal series termination with calibration (48- $\Omega$ , 60- $\Omega$ , 80- $\Omega$ , and 240- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 V | ±15 | ±15 | % | | 50- $\Omega$ R <sub>T</sub> | Internal parallel termination with calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 2.5, 1.8, 1.5, 1.2 V | -10 to +40 | -10 to +40 | % | | 20-Ω, 30-Ω, 40-Ω, 60-Ω, and 120-Ω $R_T$ | Internal parallel termination with calibration ( $20-\Omega$ , $30-\Omega$ , $40-\Omega$ , $60-\Omega$ , and $120-\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35, 1.25 V | -10 to +40 | -10 to<br>+40 | % | | 60- $\Omega$ and 120- $\Omega$ R <sub>T</sub> | Internal parallel termination with calibration (60- $\Omega$ and 120- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 | -10 to +40 | -10 to +40 | % | | 25-Ω $R_{S\_left\_shift}$ | Internal left shift series termination with calibration (25- $\Omega$ R <sub>S_left_shift</sub> setting) | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 V | ±15 | ±15 | % | ### Table 2-11: OCT Without Calibration Resistance Tolerance Specifications for Arria V GZ Devices | Symbol | Doscription | Conditions | Resistance | - Unit | | |---------------------------------------------|------------------------------------------------------------------------|-----------------------------------|------------|--------|--------| | Symbol Description | | Conditions | C3, I3L | | C4, I4 | | 25- $\Omega$ R, 50- $\Omega$ R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0 and 2.5 V | ±40 | ±40 | % | ## **Switching Characteristics** ### **Transceiver Performance Specifications** #### **Reference Clock** #### Table 2-22: Reference Clock Specifications for Arria V GZ Devices Speed grades shown refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the *Arria V Device Overview*. | Symbol/Description | Conditions | Transceiver Speed Grade 2 | | | Transceiver Speed Grade 3 | | | Unit | |----------------------------------------------------------------------------|-------------------------------|-------------------------------------------------------------------------------------------|-----|-----|---------------------------|-----|-----|-------| | Symbol/Description | Conditions | Min | Тур | Max | Min | Тур | Max | Offic | | Reference Clock | | | | | | | | | | Supported I/O Standards | Dedicated reference clock pin | clock 1.2-V PCML, 1.4-V PCML, 1.5-V PCML, 2.5-V PCML, Differential LVPECL, LVDS, and HCSL | | | | | | | | RX reference clock pin 1.4-V PCML, 1.5-V PCML, 2.5-V PCML, LVPECL, and LVD | | | | 'DS | | | | | | Input Reference Clock<br>Frequency<br>(CMU PLL) (137) | _ | 40 | _ | 710 | 40 | _ | 710 | MHz | | Input Reference Clock<br>Frequency<br>(ATX PLL) <sup>(137)</sup> | _ | 100 | _ | 710 | 100 | _ | 710 | MHz | $<sup>^{(137)}</sup>$ The input reference clock frequency options depend on the data rate and the device speed grade. | Symbol/Description | Conditions - | Transc | eiver Speed | Grade 2 | Transce | eiver Speed | Grade 3 | Unit | | |--------------------------------------------|------------------------------------------------|--------|-------------|---------|-------------------|-------------|---------|------|--| | Symbol/Description | Conditions | Min | Тур | Max | Min | Тур | Max | Onit | | | Rise time | Measure at ±60 mV of differential signal (138) | _ | _ | 400 | _ | _ | 400 | 200 | | | Fall time | Measure at ±60 mV of differential signal (138) | _ | _ | 400 | _ | _ | 400 | ps | | | Duty cycle | _ | 45 | _ | 55 | 45 | _ | 55 | % | | | Spread-spectrum modulating clock frequency | PCI Express ®(PCIe) | 30 | _ | 33 | 30 | _ | 33 | kHz | | | Spread-spectrum downspread | PCIe | _ | 0 to | _ | _ | 0 to | _ | % | | | | | | -0.5 | | | -0.5 | | | | | On-chip termination resistors | _ | _ | 100 | _ | _ | 100 | _ | Ω | | | Absolute V <sub>MAX</sub> | Dedicated reference clock pin | _ | _ | 1.6 | _ | _ | 1.6 | V | | | | RX reference clock pin | _ | _ | 1.2 | _ | _ | 1.2 | | | | Absolute V <sub>MIN</sub> | _ | -0.4 | _ | _ | -0.4 | _ | _ | V | | | Peak-to-peak differential input voltage | _ | 200 | _ | 1600 | 200 | _ | 1600 | mV | | | V <sub>ICM</sub> (AC coupled) | Dedicated reference clock pin | 10 | 00/900/850 | (139) | 10 | 00/900/850 | (139) | mV | | | - | RX reference clock pin | 1. | .0/0.9/0.85 | 140) | 1.0/0.9/0.85(140) | | | mV | | | V <sub>ICM</sub> (DC coupled) | HCSL I/O standard for PCIe reference clock | 250 | _ | 550 | 250 | _ | 550 | mV | | Refclk performance requires to meet transmitter refclk phase noise specification. The reference clock common mode voltage is equal to the $V_{CCR\_GXB}$ power supply level. <sup>(140)</sup> This supply follows VCCR\_GXB | Symbol | Conditions | | C3, I3L | | | C4, I4 | | Unit | |---------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-----|---------|-----|-----|--------|------|-------| | Syllibol | Conditions | Min | Тур | Max | Min | Тур | Max | Offic | | t <sub>x Jitter</sub> - True Differential I/O | Total Jitter for Data Rate<br>600 Mbps - 1.25 Gbps | _ | _ | 160 | _ | _ | 160 | ps | | Standards | Total Jitter for Data Rate<br>< 600 Mbps | _ | _ | 0.1 | _ | | 0.1 | UI | | t <sub>x Jitter</sub> - Emulated Differential<br>I/O Standards with Three | Total Jitter for Data Rate<br>600 Mbps - 1.25 Gbps | _ | _ | 300 | _ | _ | 325 | ps | | External Output Resistor<br>Network | Total Jitter for Data Rate<br>< 600 Mbps | _ | _ | 0.2 | _ | | 0.25 | UI | | $t_{ m DUTY}$ | Transmitter output clock duty cycle for both True and Emulated Differential I/O Standards | 45 | 50 | 55 | 45 | 50 | 55 | % | | | True Differential I/O Standards | _ | _ | 200 | _ | _ | 200 | ps | | $t_{RISE} \& t_{FALL}$ | Emulated Differential I/O<br>Standards with three external<br>output resistor networks | _ | _ | 250 | _ | _ | 300 | ps | | | True Differential I/O Standards | _ | _ | 150 | _ | _ | 150 | ps | | TCCS | Emulated Differential I/O<br>Standards | _ | _ | 300 | _ | _ | 300 | ps | ### **Receiver High-Speed I/O Specifications** ### Table 2-41: Receiver High-Speed I/O Specifications for Arria V GZ Devices When J = 3 to 10, use the serializer/deserializer (SERDES) block. When J = 1 or 2, bypass the SERDES block. | Symbol | Conditions | | C3, I3L | | | C4, I4 | | - Unit | | |--------------------------------------------------------|--------------------------------------------------------------------|-------|---------|-------|-------|--------|-------|--------|--| | Зуппрог | Conditions | Min | Тур | Max | Min | Тур | Max | Offic | | | | SERDES factor J = 3 to 10 (192), (193), (194), (195), (196), (197) | 150 | _ | 1250 | 150 | | 1050 | Mbps | | | True Differential I/O Standards - f <sub>HSDRDPA</sub> | SERDES factor J ≥ 4 LVDS RX with DPA (193), (195), (196), (197) | 150 | _ | 1600 | 150 | _ | 1250 | Mbps | | | (data rate) | SERDES factor J = 2,<br>uses DDR Registers | (198) | _ | (199) | (198) | _ | (199) | Mbps | | | | SERDES factor J = 1,<br>uses SDR Register | (198) | _ | (199) | (198) | _ | (199) | Mbps | | | | SERDES factor J = 3 to 10 | (198) | _ | (200) | (198) | _ | (200) | Mbps | | | f <sub>HSDR</sub> (data rate) | SERDES factor J = 2,<br>uses DDR Registers | (198) | _ | (199) | (198) | _ | (199) | Mbps | | | | SERDES factor J = 1,<br>uses SDR Register | (198) | _ | (199) | (198) | _ | (199) | Mbps | | The $F_{MAX}$ specification is based on the fast clock used for serial data. The interface $F_{MAX}$ is also dependent on the parallel clock domain which is design dependent and requires timing analysis. <sup>(193)</sup> Arria V GZ RX LVDS will need DPA. For Arria V GZ TX LVDS, the receiver side component must have DPA. Arria V GZ LVDS serialization and de-serialization factor needs to be x4 and above. Requires package skew compensation with PCB trace length. Do not mix single-ended I/O buffer within LVDS I/O bank. Chip-to-chip communication only with a maximum load of 5 pF. <sup>(198)</sup> The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate. <sup>(199)</sup> The maximum ideal data rate is the SERDES factor (J) x the PLL maximum output frequency (fOUT) provided you can close the design timing and the signal integrity simulation is clean. You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported. | Standard | Training Pattern | Number of Data Transitions<br>in One Repetition of the<br>Training Pattern | Number of Repetitions per<br>256 Data Transitions <sup>(201)</sup> | Maximum | |--------------------|------------------|----------------------------------------------------------------------------|--------------------------------------------------------------------|----------------------| | Parallel Rapid I/O | 00001111 | 2 | 128 | 640 data transitions | | r araner Rapid 1/O | 10010000 | 4 | 64 | 640 data transitions | | Miscellaneous | 10101010 | 8 | 32 | 640 data transitions | | iviiscenameous | 01010101 | 8 | 32 | 640 data transitions | ### Soft CDR Mode High-Speed I/O Specifications ### Table 2-44: High-Speed I/O Specifications for Arria V GZ Devices When J = 3 to 10, use the serializer/deserializer (SERDES) block. When J = 1 or 2, bypass the SERDES block. | Symbol | Conditions | C3, I3L | | | | Unit | | | |------------------------|------------|---------|-----|-----|-----|------|-----|-------| | Syllibol | Conditions | Min | Тур | Max | Min | Тур | Max | Unit | | Soft-CDR ppm tolerance | _ | _ | _ | 300 | _ | _ | 300 | ± ppm | Altera Corporation Arria V GZ Device Datasheet $<sup>^{(201)}</sup>$ This is the number of repetitions for the stated training pattern to achieve the 256 data transitions. ### **Duty Cycle Distortion (DCD) Specifications** #### Table 2-52: Worst-Case DCD on Arria V GZ I/O Pins The DCD numbers do not cover the core clock network. | Symbol | С | 3, I3L | C | Unit | | |-------------------|-----|--------|-----|------|-------| | Symbol | Min | Max | Min | Max | Offic | | Output Duty Cycle | 45 | 55 | 45 | 55 | % | ### **Configuration Specification** ### **POR Specifications** #### Table 2-53: Fast and Standard POR Delay Specification for Arria V GZ Devices Select the POR delay based on the MSEL setting as described in the "Configuration Schemes for Arria V Devices" table in the *Configuration, Design Security, and Remote System Upgrades in Arria V Devices* chapter. | POR Delay | Minimum (ms) | Maximum (ms) | |-----------|--------------|--------------| | Fast | 4 | 12 (202) | | Standard | 100 | 300 | #### **Related Information** Configuration, Design Security, and Remote System Upgrades in Arria V Devices Altera Corporation Arria V GZ Device Datasheet <sup>(202)</sup> The maximum pulse width of the fast POR delay is 12 ms, providing enough time for the PCIe hard IP to initialize after the POR trip. **Note:** When you enable the decompression or design security feature, the DCLK-to-DATA[] ratio varies for FPP ×8, FPP ×16, and FPP ×32. For the respective DCLK-to-DATA[] ratio, refer to the "DCLK-to-DATA[] Ratio for Arria V GZ Devices" table. #### Table 2-56: FPP Timing Parameters for Arria V GZ Devices When the DCLK-to-DATA[] Ratio is 1 Use these timing parameters when the decompression and design security features are disabled. | Symbol | Parameter | Minimum | Maximum | Unit | |--------------------------|----------------------------------------------|-------------------------|-------------|------| | $t_{CF2CD}$ | nconfig low to conf_done low | _ | 600 | ns | | t <sub>CF2ST0</sub> | nconfig low to nstatus low | _ | 600 | ns | | $t_{CFG}$ | nconfig low pulse width | 2 | _ | μs | | $t_{STATUS}$ | nstatus low pulse width | 268 | 1,506 (205) | μs | | t <sub>CF2ST1</sub> | nconfig high to nstatus high | _ | 1,506 (206) | μs | | t <sub>CF2CK</sub> (207) | nconfig high to first rising edge on DCLK | 1,506 | _ | μs | | t <sub>ST2CK</sub> (2) | hstatus high to first rising edge of DCLK | 2 | _ | μs | | $t_{ m DSU}$ | DATA[] setup time before rising edge on DCLK | 5.5 | _ | ns | | $t_{\mathrm{DH}}$ | DATA[] hold time after rising edge on DCLK | 0 | _ | ns | | t <sub>CH</sub> | DCLK high time | $0.45 \times 1/f_{MAX}$ | _ | S | | $t_{CL}$ | DCLK low time | $0.45 \times 1/f_{MAX}$ | _ | s | | $t_{CLK}$ | DCLK period | 1/f <sub>MAX</sub> | _ | s | | $f_{MAX}$ | DCLK frequency (FPP ×8/×16) | _ | 125 | MHz | | | DCLK frequency (FPP ×32) | _ | 100 | MHz | | $t_{\rm CD2UM}$ | CONF_DONE high to user mode (208) | 175 | 437 | μs | <sup>(205)</sup> This value is applicable if you do not delay configuration by extending the nconfig or nstatus low pulse width. Altera Corporation Arria V GZ Device Datasheet <sup>(206)</sup> This value is applicable if you do not delay configuration by externally holding the nSTATUS low. <sup>(207)</sup> If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification. # Glossary Table 2-68: Glossary