Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 17110 | | Number of Logic Elements/Cells | 362000 | | Total RAM Bits | 19822592 | | Number of I/O | 544 | | Number of Gates | - | | Voltage - Supply | 1.07V ~ 1.13V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 1152-BBGA, FCBGA Exposed Pad | | Supplier Device Package | 1152-FBGA (35x35) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/5agxmb3g4f35i5n | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong | Operating Conditions | 2-1 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | Operating Conditions Switching Characteristics Transceiver Performance Specifications Core Performance Specifications Periphery Performance Configuration Specification POR Specifications | 2-21 | | Transceiver Performance Specifications | 2-21 | | Core Performance Specifications | 2-37 | | Periphery Performance | 2-44 | | Configuration Specification | 2-56 | | POR Specifications | 2-56 | | JTAG Configuration Specifications | 2-57 | | Fast Passive Parallel (FPP) Configuration Timing | 2-57 | | Active Serial Configuration Timing | 2-65 | | Active Serial Configuration Timing Passive Serial Configuration Timing | 2-67 | | Initialization | 2-69 | | Initialization | 2-69 | | Remote System Upgrades Circuitry Timing Specification | 2-70 | | User Watchdog Internal Oscillator Frequency Specification | 2-71 | | User Watchdog Internal Oscillator Frequency Specification | 2-71 | | Programmable IOE Delay | 2-72 | | Programmable Output Buffer Delay | 272. | | Glossary | 2-73 | | Document Revision History | 2-78 | | | | # **I/O Standard Specifications** Tables in this section list the input voltage ( $V_{IH}$ and $V_{IL}$ ), output voltage ( $V_{OH}$ and $V_{OL}$ ), and current drive characteristics ( $I_{OH}$ and $I_{OL}$ ) for various I/O standards supported by Arria V devices. You must perform timing closure analysis to determine the maximum achievable frequency for general purpose I/O standards. ### Single-Ended I/O Standards Table 1-14: Single-Ended I/O Standards for Arria V Devices | I/O Standard | V <sub>CCIO</sub> (V) | | V <sub>IL</sub> (V) | | V <sub>IH</sub> (V) | | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | I <sub>OL</sub> <sup>(13)</sup> | I <sub>OH</sub> <sup>(13)</sup> (mA) | | |-----------------|-----------------------|-----|---------------------|------|------------------------|------------------------|----------------------|------------------------|---------------------------------|--------------------------------------|----------------------------------| | 1/O Standard | Min | Тур | Max | Min | Max | Min | Max | Max | Min | (mA) | I <sub>OH</sub> <sup>(12</sup> ) | | 3.3-V<br>LVTTL | 3.135 | 3.3 | 3.465 | -0.3 | 0.8 | 1.7 | 3.6 | 0.45 | 2.4 | 4 | -4 | | 3.3-V<br>LVCMOS | 3.135 | 3.3 | 3.465 | -0.3 | 0.8 | 1.7 | 3.6 | 0.2 | V <sub>CCIO</sub> - 0.2 | 2 | -2 | | 3.0-V<br>LVTTL | 2.85 | 3 | 3.15 | -0.3 | 0.8 | 1.7 | 3.6 | 0.4 | 2.4 | 2 | -2 | | 3.0-V<br>LVCMOS | 2.85 | 3 | 3.15 | -0.3 | 0.8 | 1.7 | 3.6 | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | 3.0-V PCI | 2.85 | 3 | 3.15 | _ | $0.3 \times V_{CCIO}$ | $0.5 \times V_{CCIO}$ | $V_{\rm CCIO} + 0.3$ | $0.1 \times V_{CCIO}$ | $0.9 \times V_{CCIO}$ | 1.5 | -0.5 | | 3.0-V<br>PCI-X | 2.85 | 3 | 3.15 | _ | $0.35 \times V_{CCIO}$ | $0.5 \times V_{CCIO}$ | $V_{\rm CCIO} + 0.3$ | $0.1 \times V_{CCIO}$ | $0.9 \times V_{CCIO}$ | 1.5 | -0.5 | | 2.5 V | 2.375 | 2.5 | 2.625 | -0.3 | 0.7 | 1.7 | 3.6 | 0.4 | 2 | 1 | -1 | | 1.8 V | 1.71 | 1.8 | 1.89 | -0.3 | $0.35 \times V_{CCIO}$ | $0.65 \times V_{CCIO}$ | $V_{\rm CCIO} + 0.3$ | 0.45 | V <sub>CCIO</sub> - 0.45 | 2 | -2 | | 1.5 V | 1.425 | 1.5 | 1.575 | -0.3 | $0.35 \times V_{CCIO}$ | $0.65 \times V_{CCIO}$ | $V_{\rm CCIO} + 0.3$ | $0.25 \times V_{CCIO}$ | $0.75 \times V_{CCIO}$ | 2 | -2 | | 1.2 V | 1.14 | 1.2 | 1.26 | -0.3 | $0.35 \times V_{CCIO}$ | $0.65 \times V_{CCIO}$ | $V_{\rm CCIO} + 0.3$ | $0.25 \times V_{CCIO}$ | $0.75 \times V_{CCIO}$ | 2 | -2 | To meet the $I_{OL}$ and $I_{OH}$ specifications, you must set the current strength settings accordingly. For example, to meet the 3.3-V LVTTL specification (4 mA), you should set the current strength settings to 4 mA. Setting at lower current strength may not meet the $I_{OL}$ and $I_{OH}$ specifications in the datasheet. Arria V GX, GT, SX, and ST Device Datasheet **Altera Corporation** | Symbol | V <sub>OD</sub> Setting <sup>(58)</sup> | V <sub>OD</sub> Value (mV) | V <sub>OD</sub> Setting <sup>(58)</sup> | V <sub>OD</sub> Value (mV) | |--------|-----------------------------------------|----------------------------|-----------------------------------------|----------------------------| | | 25 | 500 | 53 | 1060 | | | 26 | 520 | 54 | 1080 | | | 27 | 540 | 55 | 1100 | | | 28 | 560 | 56 | 1120 | | | 29 | 580 | 57 | 1140 | | | 30 | 600 | 58 | 1160 | | | 31 | 620 | 59 | 1180 | | | 32 | 640 | 60 | 1200 | | | 33 | 660 | | | ### **Transmitter Pre-Emphasis Levels** The following table lists the simulation data on the transmitter pre-emphasis levels in dB for the first post tap under the following conditions: - Low-frequency data pattern—five 1s and five 0s - Data rate—2.5 Gbps The levels listed are a representation of possible pre-emphasis levels under the specified conditions only and the pre-emphasis levels may change with data pattern and data rate. Arria V devices only support 1st post tap pre-emphasis with the following conditions: - The 1st post tap pre-emphasis settings must satisfy $|B| + |C| \le 60$ where $|B| = V_{OD}$ setting with termination value, $R_{TERM} = 100 \Omega$ and |C| = 1st post tap pre-emphasis setting. - |B| |C| > 5 for data rates < 5 Gbps and |B| |C| > 8.25 for data rates > 5 Gbps. - $(V_{MAX}/V_{MIN} 1)\% < 600\%$ , where $V_{MAX} = |B| + |C|$ and $V_{MIN} = |B| |C|$ . Exception for PCIe Gen2 design: $V_{OD}$ setting = 43 and pre-emphasis setting = 19 are allowed for PCIe Gen2 design with transmit de-emphasis – 6dB setting (pipe\_txdeemp = 1'b0) using Altera PCIe Hard IP and PIPE IP cores. Arria V GX, GT, SX, and ST Device Datasheet <sup>(58)</sup> Convert these values to their binary equivalent form if you are using the dynamic reconfiguration mode for PMA analog controls. | Protocol | Sub-protocol | Data Rate (Mbps) | |--------------------------------------|-------------------|------------------| | | CPRI E6LV | 614.4 | | | CPRI E6HV | 614.4 | | | CPRI E6LVII | 614.4 | | | CPRI E12LV | 1,228.8 | | | CPRI E12HV | 1,228.8 | | | CPRI E12LVII | 1,228.8 | | Common Public Radio Interface (CPRI) | CPRI E24LV | 2,457.6 | | | CPRI E24LVII | 2,457.6 | | | CPRI E30LV | 3,072 | | | CPRI E30LVII | 3,072 | | | CPRI E48LVII | 4,915.2 | | | CPRI E60LVII | 6,144 | | | CPRI E96LVIII(60) | 9,830.4 | | Gbps Ethernet (GbE) | GbE 1250 | 1,250 | | | OBSAI 768 | 768 | | OBSAI | OBSAI 1536 | 1,536 | | OBSAI | OBSAI 3072 | 3,072 | | | OBSAI 6144 | 6,144 | | | SDI 270 SD | 270 | | Serial digital interface (SDI) | SDI 1485 HD | 1,485 | | | SDI 2970 3G | 2,970 | Altera Corporation Arria V GX, GT, SX, and ST Device Datasheet <sup>(60)</sup> You can achieve compliance with TX channel restriction of one HSSI channel per six-channel transceiver bank. ## **DPA Lock Time Specifications** Figure 1-4: Dynamic Phase Alignment (DPA) Lock Time Specifications with DPA PLL Calibration Enabled Table 1-41: DPA Lock Time Specifications for Arria V Devices The specifications are applicable to both commercial and industrial grades. The DPA lock time is for one channel. One data transition is defined as a 0-to-1 or 1-to-0 transition. | Standard | Training Pattern Number of Data Numbe Transitions in One 256 D Repetition of the Training Pattern | | Number of Repetitions per<br>256 Data Transitions <sup>(84)</sup> | Maximum Data Transition | |--------------------|---------------------------------------------------------------------------------------------------|---|-------------------------------------------------------------------|-------------------------| | SPI-4 | SPI-4 00000000011111111111 | | 128 | 640 | | Parallel Rapid I/O | 00001111 | 2 | 128 | 640 | | r araner Kapid 1/O | 10010000 | 4 | 64 | 640 | | Miscellaneous | 10101010 | 8 | 32 | 640 | | iviiscenaneous | 01010101 | 8 | 32 | 640 | <sup>(84)</sup> This is the number of repetitions for the stated training pattern to achieve the 256 data transitions. # LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specifications Figure 1-5: LVDS Soft-Clock Data Recovery (CDR)/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate Equal to 1.25 Gbps Table 1-42: LVDS Soft-CDR/DPA Sinusoidal Jitter Mask Values for a Data Rate Equal to 1.25 Gbps | Jitter Freq | uency (Hz) | Sinusoidal Jitter (UI) | |-------------|------------|------------------------| | F1 | 10,000 | 25.000 | | F2 | 17,565 | 25.000 | | F3 | 1,493,000 | 0.350 | | F4 | 50,000,000 | 0.350 | ### **HPS PLL Input Jitter** Use the following equation to determine the maximum input jitter (peak-to-peak) the HPS PLLs can tolerate. The divide value (N) is the value programmed into the denominator field of the VCO register for each PLL. The PLL input reference clock is divided by this value. The range of the denominator is 1 to 64. Maximum input jitter = Input clock period $\times$ Divide value (N) $\times$ 0.02 **Table 1-50: Examples of Maximum Input Jitter** | Input Reference Clock Period | Divide Value (N) | Maximum Jitter | Unit | |------------------------------|------------------|----------------|------| | 40 ns | 1 | 0.8 | ns | | 40 ns | 2 | 1.6 | ns | | 40 ns | 4 | 3.2 | ns | # **Quad SPI Flash Timing Characteristics** Table 1-51: Quad Serial Peripheral Interface (SPI) Flash Timing Requirements for Arria V Devices | Symbol | Description | Min | Тур | Max | Unit | |------------------------|----------------------------------------------------|------|--------------------------|------------------------------------------------------|------| | F <sub>clk</sub> | SCLK_OUT clock frequency (External clock) | _ | _ | 108 | MHz | | $T_{qspi\_clk}$ | QSPI_CLK clock period (Internal reference clock) | 2.32 | _ | _ | ns | | T <sub>dutycycle</sub> | SCLK_OUT duty cycle | 45 | _ | 55 | % | | $T_{dssfrst}$ | Output delay QSPI_SS valid before first clock edge | _ | 1/2 cycle of<br>SCLK_OUT | _ | ns | | $T_{dsslst}$ | Output delay QSPI_SS valid after last clock edge | -1 | _ | 1 | ns | | $T_{ m dio}$ | I/O data output delay | -1 | _ | 1 | ns | | T <sub>din_start</sub> | Input data valid start | _ | _ | $(2 + R_{delay}) \times T_{qspi\_clk} - 7.52^{(85)}$ | ns | Altera Corporation Arria V GX, GT, SX, and ST Device Datasheet # Figure 1-16: I<sup>2</sup>C Timing Diagram ## **NAND Timing Characteristics** ### Table 1-60: NAND ONFI 1.0 Timing Requirements for Arria V Devices The NAND controller supports Open NAND FLASH Interface (ONFI) 1.0 Mode 5 timing as well as legacy NAND devices. This table lists the requirements for ONFI 1.0 mode 5 timing. The HPS NAND controller can meet this timing by programming the C4 output of the main HPS PLL and timing registers provided in the NAND controller. | Symbol | Description | Min | Max | Unit | |-----------------------------------|-------------------------------------------------|-----|-------------|------| | $T_{wp}^{(89)}$ | Write enable pulse width | 10 | _ | ns | | T <sub>wh</sub> <sup>(89)</sup> | Write enable hold time | 7 | _ | ns | | $T_{rp}^{(89)}$ | Read enable pulse width | 10 | <del></del> | ns | | $T_{reh}^{(89)}$ | Read enable hold time | 7 | _ | ns | | $T_{clesu}^{(89)}$ | Command latch enable to write enable setup time | 10 | _ | ns | | T <sub>cleh</sub> <sup>(89)</sup> | Command latch enable to write enable hold time | 5 | _ | ns | | T <sub>cesu</sub> <sup>(89)</sup> | Chip enable to write enable setup time | 15 | _ | ns | | $T_{ceh}^{(89)}$ | Chip enable to write enable hold time | 5 | _ | ns | | T <sub>alesu</sub> (89) | Address latch enable to write enable setup time | 10 | _ | ns | | T <sub>aleh</sub> <sup>(89)</sup> | Address latch enable to write enable hold time | 5 | _ | ns | | $T_{dsu}^{(89)}$ | Data to write enable setup time | 10 | _ | ns | <sup>(89)</sup> Timing of the NAND interface is controlled through the NAND configuration registers. Arria V GX, GT, SX, and ST Device Datasheet | Symbol | Parameter | Minimum | Maximum | Unit | |------------------------------------|-----------------------------------------------------------|-----------------------------------------------|----------------------|--------| | t <sub>STATUS</sub> | nstatus low pulse width | 268 | 1506(94) | μs | | t <sub>CF2ST1</sub> | nconfig high to nstatus high | _ | 1506 <sup>(95)</sup> | μs | | t <sub>CF2CK</sub> <sup>(96)</sup> | nconfig high to first rising edge on DCLK | 1506 | _ | μs | | t <sub>ST2CK</sub> <sup>(96)</sup> | nstatus high to first rising edge of DCLK | 2 | _ | μs | | $t_{ m DSU}$ | DATA[] setup time before rising edge on DCLK | 5.5 | _ | ns | | t <sub>DH</sub> | DATA[] hold time after rising edge on DCLK | 0 | _ | ns | | t <sub>CH</sub> | DCLK high time | $0.45 \times 1/f_{MAX}$ | _ | s | | $t_{\mathrm{CL}}$ | DCLK low time | $0.45 \times 1/f_{MAX}$ | _ | S | | t <sub>CLK</sub> | DCLK period | 1/f <sub>MAX</sub> | _ | S | | $f_{MAX}$ | DCLK frequency (FPP ×8/ ×16) | _ | 125 | MHz | | t <sub>CD2UM</sub> | CONF_DONE high to user mode <sup>(97)</sup> | 175 | 437 | μs | | t <sub>CD2CU</sub> | CONF_DONE high to CLKUSR enabled | 4× maximum DCLK period | _ | _ | | t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | $t_{CD2CU} + (T_{init} \times CLKUSR period)$ | _ | _ | | $T_{init}$ | Number of clock cycles required for device initialization | 8,576 | _ | Cycles | #### **Related Information** ### **FPP Configuration Timing** Provides the FPP configuration timing waveforms. Arria V GX, GT, SX, and ST Device Datasheet <sup>(94)</sup> You can obtain this value if you do not delay configuration by extending the nconfig or the nstatus low pulse width. <sup>(95)</sup> You can obtain this value if you do not delay configuration by externally holding the nSTATUS low. $<sup>^{(96)}</sup>$ If nSTATUS is monitored, follow the $t_{ST2CK}$ specification. If nSTATUS is not monitored, follow the $t_{CF2CK}$ specification. <sup>(97)</sup> The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device. The Quartus Prime Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete place-and-route. #### **Related Information** Arria V I/O Timing Spreadsheet Provides the Arria V Excel-based I/O timing spreadsheet. # **Programmable IOE Delay** Table 1-76: I/O element (IOE) Programmable Delay for Arria V Devices | | Available Minimum | | Fast Model | | Slow Model | | | | Unit | | |----|-------------------|-------------------------|------------|------------|------------|-------|-------|--------------|-------|-------| | | Settings | Offset <sup>(113)</sup> | Industrial | Commercial | -C4 | -C5 | -C6 | - <b>I</b> 3 | -I5 | Offic | | D1 | 32 | 0 | 0.508 | 0.517 | 0.870 | 1.063 | 1.063 | 0.872 | 1.057 | ns | | D3 | 8 | 0 | 1.763 | 1.795 | 2.999 | 3.496 | 3.571 | 3.031 | 3.643 | ns | | D4 | 32 | 0 | 0.508 | 0.518 | 0.869 | 1.063 | 1.063 | 1.063 | 1.057 | ns | | D5 | 32 | 0 | 0.508 | 0.517 | 0.870 | 1.063 | 1.063 | 0.872 | 1.057 | ns | # **Programmable Output Buffer Delay** # Table 1-77: Programmable Output Buffer Delay for Arria V Devices This table lists the delay chain settings that control the rising and falling edge delays of the output buffer. You can set the programmable output buffer delay in the Quartus Prime software by setting the **Output Buffer Delay Control** assignment to either positive, negative, or both edges, with the specific values stated here (in ps) for the **Output Buffer Delay** assignment. You can set this value in the Quartus Prime software by selecting **D1**, **D3**, **D4**, and **D5** in the **Assignment Name** column of **Assignment Editor**. <sup>(113)</sup> Minimum offset does not include the intrinsic delay. | Term | Definition | |----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | t <sub>FALL</sub> | Signal high-to-low transition time (80–20%) | | t <sub>INCCJ</sub> | Cycle-to-cycle jitter tolerance on the PLL clock input | | t <sub>OUTPJ_IO</sub> | Period jitter on the GPIO driven by a PLL | | t <sub>OUTPJ_DC</sub> | Period jitter on the dedicated clock output driven by a PLL | | $t_{RISE}$ | Signal low-to-high transition time (20–80%) | | Timing Unit Interval (TUI) | The timing budget allowed for skew, propagation delays, and the data sampling window. (TUI = $1/(\text{Receiver Input Clock Frequency Multiplication Factor}) = t_C/w)$ | | V <sub>CM(DC)</sub> | DC common mode input voltage. | | V <sub>ICM</sub> | Input common mode voltage—The common mode of the differential signal at the receiver. | | $V_{\mathrm{ID}}$ | Input differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver. | | V <sub>DIF(AC)</sub> | AC differential input voltage—Minimum AC input differential voltage required for switching. | | V <sub>DIF(DC)</sub> | DC differential input voltage— Minimum DC input differential voltage required for switching. | | $V_{\mathrm{IH}}$ | Voltage input high—The minimum positive voltage applied to the input which is accepted by the device as a logic high. | | V <sub>IH(AC)</sub> | High-level AC input voltage | | V <sub>IH(DC)</sub> | High-level DC input voltage | | $ m V_{IL}$ | Voltage input low—The maximum positive voltage applied to the input which is accepted by the device as a logic low. | | V <sub>IL(AC)</sub> | Low-level AC input voltage | | V <sub>IL(DC)</sub> | Low-level DC input voltage | | V <sub>OCM</sub> | Output common mode voltage—The common mode of the differential signal at the transmitter. | | $V_{OD}$ | Output differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission line at the transmitter. | | V <sub>SWING</sub> | Differential input voltage | | $V_{X}$ | Input differential cross point voltage | Arria V GX, GT, SX, and ST Device Datasheet Altera Corporation ### **Bus Hold Specifications** Table 2-9: Bus Hold Parameters for Arria V GZ Devices | | | | | | | | V <sub>C</sub> | CIO | | | | | | |------------------------------|-------------------|-----------------------------------------------------------|-------|------|-------|------|----------------|------------|-------|------------|-------|------|------| | Parameter | Symbol | Conditions | 1.2 | 2 V | 1.5 | 5 V | 1.8 | 8 <b>V</b> | 2. | 5 <b>V</b> | 3.0 | V | Unit | | | | | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | | | Low<br>sustaining<br>current | $I_{SUSL}$ | $V_{IN} > V_{IL}$ (maximum) | 22.5 | _ | 25.0 | _ | 30.0 | _ | 50.0 | _ | 70.0 | _ | μΑ | | High sustaining current | I <sub>SUSH</sub> | $V_{IN} < V_{IH}$ (minimum) | -22.5 | _ | -25.0 | _ | -30.0 | _ | -50.0 | _ | -70.0 | _ | μА | | Low<br>overdrive<br>current | $I_{ODL}$ | $\begin{array}{c} 0 V < V_{IN} < \\ V_{CCIO} \end{array}$ | _ | 120 | _ | 160 | _ | 200 | _ | 300 | _ | 500 | μΑ | | High<br>overdrive<br>current | $I_{ODH}$ | 0V < V <sub>IN</sub> < V <sub>CCIO</sub> | _ | -120 | _ | -160 | _ | -200 | _ | -300 | _ | -500 | μА | | Bus-hold<br>trip point | V <sub>TRIP</sub> | _ | 0.45 | 0.95 | 0.50 | 1.00 | 0.68 | 1.07 | 0.70 | 1.70 | 0.80 | 2.00 | V | # **On-Chip Termination (OCT) Specifications** If you enable OCT calibration, calibration is automatically performed at power-up for I/Os connected to the calibration block. # Table 2-10: OCT Calibration Accuracy Specifications for Arria V GZ Devices OCT calibration accuracy is valid at the time of calibration only. Altera Corporation Arria V GZ Device Datasheet | Symbol/Description | Conditions | Transceiver Speed Grade 2 Transceiver Speed Grade 3 | | | | | ed Grade 3 | Unit | | |--------------------------------------|------------------------------------------------------|-----------------------------------------------------|-----|-----|-----|-----|------------|-------|--| | symbol/ Description | Collations | Min | Тур | Max | Min | Тур | Max | Offic | | | | $V_{CCR\_GXB} = 0.85 \text{ V}$ full bandwidth | _ | 600 | _ | _ | 600 | _ | mV | | | $ m V_{ICM}$ (AC and DC coupled) | $V_{CCR\_GXB} = 0.85 V$<br>half bandwidth | _ | 600 | _ | _ | 600 | _ | mV | | | V <sub>ICM</sub> (AC and DC coupled) | $V_{CCR\_GXB} = 1.0 \text{ V}$ full bandwidth | _ | 700 | _ | _ | 700 | _ | mV | | | | $V_{CCR\_GXB} = 1.0 \text{ V}$<br>half bandwidth | _ | 700 | _ | _ | 700 | _ | mV | | | t <sub>LTR</sub> (149) | _ | _ | _ | 10 | _ | _ | 10 | μs | | | t <sub>LTD</sub> (150) | _ | 4 | _ | _ | 4 | _ | _ | μs | | | t <sub>LTD_manual</sub> (151) | _ | 4 | _ | _ | 4 | _ | _ | μs | | | t <sub>LTR_LTD_manual</sub> (152) | _ | 15 | _ | _ | 15 | _ | _ | μs | | | Programmable equalization (AC Gain) | Full bandwidth (6.25 GHz) Half bandwidth (3.125 GHz) | _ | _ | 16 | _ | _ | 16 | dB | | Altera Corporation Arria V GZ Device Datasheet $<sup>^{(149)}</sup>$ $t_{LTR}$ is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset. <sup>(150)</sup> t<sub>LTD</sub> is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high. $t_{LTD\_manual}$ is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode. $t_{LTR\_LTD\_manual}$ is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode. | Symbol | Parameter | Min | Тур | Max | Unit | |------------------------------|----------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | $ m f_{OUT}$ $^{(169)}$ | Output frequency for an internal global or regional clock (C3, I3L speed grade) | _ | _ | 650 | MHz | | TOUT | Output frequency for an internal global or regional clock (C4, I4 speed grade) | _ | _ | 580 | MHz | | $ m f_{OUT\_EXT}$ $^{(169)}$ | Output frequency for an external clock output (C3, I3L speed grade) | _ | _ | 667 | MHz | | TOUT_EXT | Output frequency for an external clock output (C4, I4 speed grade) | _ | _ | 533 | MHz | | t <sub>OUTDUTY</sub> | Duty cycle for a dedicated external clock output (when set to 50%) | 45 | 50 | 55 | % | | $t_{FCOMP}$ | External feedback clock compensation time | _ | _ | 10 | ns | | f <sub>DYCONFIGCLK</sub> | Dynamic configuration clock for mgmt_clk and scanclk | _ | _ | 100 | MHz | | t <sub>LOCK</sub> | Time required to lock from the end-of-device configuration or deassertion of areset | _ | _ | 1 | ms | | t <sub>DLOCK</sub> | Time required to lock dynamically (after switchover or reconfiguring any non-post-scale counters/delays) | _ | _ | 1 | ms | | | PLL closed-loop low bandwidth | _ | 0.3 | _ | MHz | | $f_{CLBW}$ | PLL closed-loop medium bandwidth | _ | 1.5 | _ | MHz | | | PLL closed-loop high bandwidth (170) | _ | 4 | _ | MHz | | t <sub>PLL_PSERR</sub> | Accuracy of PLL phase shift | _ | _ | ±50 | ps | | t <sub>ARESET</sub> | Minimum pulse width on the areset signal | 10 | _ | _ | ns | This specification is limited by the lower of the two: I/O $f_{MAX}$ or $f_{OUT}$ of the PLL. High bandwidth PLL settings are not supported in external feedback mode. | Symbol | Parameter | Min | Тур | Max | Unit | |---------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----|-----|------|-----------| | t <sub>OUTPJ_IO</sub> , (173), (175) | Period Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT} \ge 100 \text{ MHz}$ ) | _ | _ | 600 | ps (p-p) | | COUTPJ_IO , | Period Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT}$ < 100 MHz) | _ | _ | 60 | mUI (p-p) | | t <sub>FOUTPJ_IO</sub> (173), (175), (176) | Period Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ ) | _ | _ | 600 | ps (p-p) | | FOUTPJ_IO TO THE TENT | Period Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT}$ < 100 MHz) | _ | _ | 60 | mUI (p-p) | | t <sub>OUTCCJ_IO</sub> (173), (175) | Cycle-to-cycle Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT} \ge 100 \text{ MHz}$ ) | _ | _ | 600 | ps (p-p) | | OUTCCJ_IO * * * * | Cycle-to-cycle Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT}$ < 100 MHz) | _ | _ | 60 | mUI (p-p) | | t <sub>FOUTCCJ_IO</sub> (173), (175), (176) | Cycle-to-cycle Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ ) | _ | _ | 600 | ps (p-p) | | FOUTCCJ_IO * *, * *, * *, * * | Cycle-to-cycle Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT}$ < 100 MHz) | _ | _ | 60 | mUI (p-p) | | t <sub>CASC_OUTPJ_DC</sub> (173), (177) | Period Jitter for a dedicated clock output in cascaded PLLs ( $f_{OUT} \ge 100 \text{ MHz}$ ) | _ | _ | 175 | ps (p-p) | | | Period Jitter for a dedicated clock output in cascaded PLLS (f <sub>OUT</sub> < 100 MHz) | _ | _ | 17.5 | mUI (p-p) | | dK <sub>BIT</sub> | Bit number of Delta Sigma Modulator (DSM) | 8 | 24 | 32 | Bits | <sup>(175)</sup> The external memory interface clock output jitter specifications use a different measurement method, which is available in the "Memory Output Clock Jitter Specification for Arria V GZ Devices" table. a. Upstream PLL: $0.59 \text{Mhz} \leq \text{Upstream PLL BW} < 1 \text{ MHz}$ b. Downstream PLL: Downstream PLL BW > 2 MHz Altera Corporation Arria V GZ Device Datasheet This specification only covered fractional PLL for low bandwidth. The $f_{VCO}$ for fractional value range 0.05–0.95 must be $\geq$ 1000 MHz. <sup>(177)</sup> The cascaded PLL specification is only applicable with the following condition: | Symbol | Conditions | C3, I3L | | | | - Unit | | | |---------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|---------|-----|-----|-----|--------|------|-------| | Syllibol | Conditions | Min | Тур | Max | Min | Тур | Max | Offic | | t <sub>x Jitter</sub> - True Differential I/O | Total Jitter for Data Rate<br>600 Mbps - 1.25 Gbps | _ | _ | 160 | _ | _ | 160 | ps | | Standards | Total Jitter for Data Rate<br>< 600 Mbps | _ | _ | 0.1 | _ | | 0.1 | UI | | t <sub>x Jitter</sub> - Emulated Differential<br>I/O Standards with Three | Total Jitter for Data Rate<br>600 Mbps - 1.25 Gbps | _ | _ | 300 | _ | _ | 325 | ps | | External Output Resistor<br>Network | Total Jitter for Data Rate < 600 Mbps | _ | _ | 0.2 | _ | | 0.25 | UI | | $t_{ m DUTY}$ | Transmitter output clock duty<br>cycle for both True and Emulated<br>Differential I/O Standards | 45 | 50 | 55 | 45 | 50 | 55 | % | | | True Differential I/O Standards | _ | _ | 200 | _ | _ | 200 | ps | | $t_{RISE} \& t_{FALL}$ | Emulated Differential I/O<br>Standards with three external<br>output resistor networks | _ | _ | 250 | _ | _ | 300 | ps | | | True Differential I/O Standards | _ | _ | 150 | _ | _ | 150 | ps | | TCCS | Emulated Differential I/O<br>Standards | _ | _ | 300 | _ | _ | 300 | ps | # **Receiver High-Speed I/O Specifications** # Table 2-41: Receiver High-Speed I/O Specifications for Arria V GZ Devices When J = 3 to 10, use the serializer/deserializer (SERDES) block. When J = 1 or 2, bypass the SERDES block. | Symbol | Conditions | C3, I3L | | | C4, I4 | | | Unit | | |--------------------------------------------------------------------------|--------------------------------------------------------------------|---------|-----|-------|--------|-----|-------|-------|--| | Зуппрог | Conditions | Min | Тур | Max | Min | Тур | Max | Offic | | | | SERDES factor J = 3 to 10 (192), (193), (194), (195), (196), (197) | 150 | _ | 1250 | 150 | | 1050 | Mbps | | | True Differential I/O<br>Standards - f <sub>HSDRDPA</sub><br>(data rate) | SERDES factor J ≥ 4 LVDS RX with DPA (193), (195), (196), (197) | 150 | _ | 1600 | 150 | _ | 1250 | Mbps | | | | SERDES factor J = 2,<br>uses DDR Registers | (198) | _ | (199) | (198) | _ | (199) | Mbps | | | | SERDES factor J = 1,<br>uses SDR Register | (198) | _ | (199) | (198) | _ | (199) | Mbps | | | | SERDES factor J = 3 to 10 | (198) | _ | (200) | (198) | _ | (200) | Mbps | | | f <sub>HSDR</sub> (data rate) | SERDES factor J = 2,<br>uses DDR Registers | (198) | _ | (199) | (198) | _ | (199) | Mbps | | | | SERDES factor J = 1,<br>uses SDR Register | (198) | _ | (199) | (198) | _ | (199) | Mbps | | The $F_{MAX}$ specification is based on the fast clock used for serial data. The interface $F_{MAX}$ is also dependent on the parallel clock domain which is design dependent and requires timing analysis. <sup>(193)</sup> Arria V GZ RX LVDS will need DPA. For Arria V GZ TX LVDS, the receiver side component must have DPA. Arria V GZ LVDS serialization and de-serialization factor needs to be x4 and above. Requires package skew compensation with PCB trace length. Do not mix single-ended I/O buffer within LVDS I/O bank. Chip-to-chip communication only with a maximum load of 5 pF. <sup>(198)</sup> The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate. <sup>(199)</sup> The maximum ideal data rate is the SERDES factor (J) x the PLL maximum output frequency (fOUT) provided you can close the design timing and the signal integrity simulation is clean. You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported. Table 2-57: FPP Timing Parameters for Arria V GZ Devices When the DCLK-to-DATA[] Ratio is >1 Use these timing parameters when you use the decompression and design security features. | Symbol | Parameter | Minimum | Maximum | Unit | |-------------------------------------|----------------------------------------------|-----------------------------|-------------|------| | $t_{CF2CD}$ | nconfig low to conf_done low | _ | 600 | ns | | t <sub>CF2ST0</sub> | nconfig low to nstatus low | _ | 600 | ns | | t <sub>CFG</sub> | nconfig low pulse width | 2 | _ | μs | | t <sub>STATUS</sub> | nstatus low pulse width | 268 | 1,506 (210) | μs | | t <sub>CF2ST1</sub> | nconfig high to nstatus high | _ | 1,506 (211) | μs | | t <sub>CF2CK</sub> (212) | nconfig high to first rising edge on DCLK | 1,506 | _ | μs | | t <sub>ST2CK</sub> <sup>(212)</sup> | nstatus high to first rising edge of DCLK | 2 | _ | μs | | $t_{ m DSU}$ | DATA[] setup time before rising edge on DCLK | 5.5 | _ | ns | | t <sub>DH</sub> | DATA[] hold time after rising edge on DCLK | N-1/f <sub>DCLK</sub> (213) | _ | S | | t <sub>CH</sub> | DCLK high time | $0.45 \times 1/f_{MAX}$ | _ | S | | $t_{ m CL}$ | DCLK low time | $0.45 \times 1/f_{MAX}$ | _ | S | | $t_{ m CLK}$ | DCLK period | 1/f <sub>MAX</sub> | _ | S | | £ | DCLK frequency (FPP ×8/×16) | _ | 125 | MHz | | $f_{MAX}$ | DCLK frequency (FPP ×32) | _ | 100 | MHz | | t <sub>R</sub> | Input rise time | _ | 40 | ns | | $t_{\mathrm{F}}$ | Input fall time | _ | 40 | ns | | $t_{\mathrm{CD2UM}}$ | CONF_DONE high to user mode (214) | 175 | 437 | μs | <sup>(210)</sup> You can obtain this value if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width. <sup>(211)</sup> You can obtain this value if you do not delay configuration by externally holding the nSTATUS low. $<sup>^{(212)}</sup>$ If nSTATUS is monitored, follow the $t_{ST2CK}$ specification. If nSTATUS is not monitored, follow the $t_{CF2CK}$ specification. $<sup>^{(213)}</sup>$ N is the DCLK-to-DATA ratio and $f_{DCLK}$ is the DCLK frequency the system is operating. The minimum and maximum numbers apply only if you use the internal oscillator as the clock source for initializing the device. | Term | Definition | |------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | $t_{\rm C}$ | High-speed receiver and transmitter input and output clock period. | | TCCS (channel-to-<br>channel-skew) | The timing difference between the fastest and slowest output edges, including $t_{\rm CO}$ variation and clock skew, across channels driven by the same PLL. The clock is included in the TCCS measurement (refer to the Timing Diagram figure under SW in this table). | | $t_{ m DUTY}$ | High-speed I/O block—Duty cycle on the high-speed transmitter output clock. | | $t_{ m FALL}$ | Signal high-to-low transition time (80-20%) | | t <sub>INCCJ</sub> | Cycle-to-cycle jitter tolerance on the PLL clock input. | | t <sub>OUTPJ_IO</sub> | Period jitter on the general purpose I/O driven by a PLL. | | t <sub>OUTPJ_DC</sub> | Period jitter on the dedicated clock output driven by a PLL. | | t <sub>RISE</sub> | Signal low-to-high transition time (20-80%) | | Timing Unit Interval (TUI) | The timing budget allowed for skew, propagation delays, and the data sampling window. $(TUI = 1/(receiver input clock frequency multiplication factor) = t_C/w)$ | | V <sub>CM(DC)</sub> | DC common mode input voltage. | | $ ule{V_{ICM}}$ | Input common mode voltage—The common mode of the differential signal at the receiver. | | V <sub>ID</sub> | Input differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver. | | V <sub>DIF(AC)</sub> | AC differential input voltage—Minimum AC input differential voltage required for switching. | | V <sub>DIF(DC)</sub> | DC differential input voltage— Minimum DC input differential voltage required for switching. | | $\overline{ m V_{IH}}$ | Voltage input high—The minimum positive voltage applied to the input which is accepted by the device as a logic high. | | V <sub>IH(AC)</sub> | High-level AC input voltage | | V <sub>IH(DC)</sub> | High-level DC input voltage | | $ m V_{IL}$ | Voltage input low—The maximum positive voltage applied to the input which is accepted by the device as a logic low. | | V <sub>IL(AC)</sub> | Low-level AC input voltage | | V <sub>IL(DC)</sub> | Low-level DC input voltage | | Date | Version | Changes | |---------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | July 2014 | 3.8 | <ul> <li>Updated Table 21.</li> <li>Updated Table 22 V<sub>OCM</sub> (DC Coupled) condition.</li> <li>Updated the DCLK note to Figure 6, Figure 7, and Figure 9.</li> <li>Added note to Table 5 and Table 6.</li> <li>Added the DCLK specification to Table 50.</li> <li>Added note to Table 51.</li> <li>Updated the list of parameters in Table 53.</li> </ul> | | February 2014 | 3.7 | Updated Table 28. | | December 2013 | 3.6 | <ul> <li>Updated Table 2, Table 13, Table 18, Table 19, Table 22, Table 30, Table 33, Table 37, Table 38, Table 45, Table 46, Table 47, Table 56, Table 49.</li> <li>Updated "PLL Specifications".</li> </ul> | | August 2013 | 3.5 | Updated Table 28. | | August 2013 | 3.4 | <ul> <li>Removed Preliminary tags for Table 2, Table 4, Table 5, Table 14, Table 27, Table 28, Table 29, Table 31, Table 32, Table 43, Table 45, Table 46, Table 47, Table 48, Table 49, Table 50, and Table 54.</li> <li>Updated Table 2 and Table 28.</li> </ul> | | June 2013 | 3.3 | Updated Table 23, Table 28, Table 51, and Table 55. | | May 2013 | 3.2 | <ul> <li>Added Table 23.</li> <li>Updated Table 5, Table 22, Table 26, and Table 57.</li> <li>Updated Figure 6, Figure 7, Figure 8, and Figure 9.</li> </ul> | | March 2013 | 3.1 | <ul> <li>Updated Table 2, Table 6, Table 7, Table 8, Table 19, Table 22, Table 26, Table 29, Table 52.</li> <li>Updated "Maximum Allowed Overshoot and Undershoot Voltage".</li> </ul> | | December 2012 | 3.0 | Initial release. | Altera Corporation Arria V GZ Device Datasheet