# E·XFL

### Intel - 5AGXMB3G6F35C6N Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 17110                                                      |
| Number of Logic Elements/Cells | 362000                                                     |
| Total RAM Bits                 | 19822592                                                   |
| Number of I/O                  | 544                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 1.07V ~ 1.13V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 1152-BBGA, FCBGA Exposed Pad                               |
| Supplier Device Package        | 1152-FBGA (35x35)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5agxmb3g6f35c6n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

**Caution:** Conditions outside the range listed in the following table may cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse effects on the device.

### Table 1-1: Absolute Maximum Ratings for Arria V Devices

| Symbol                    | Description                                                                                                      | Minimum | Maximum | Unit |
|---------------------------|------------------------------------------------------------------------------------------------------------------|---------|---------|------|
| V <sub>CC</sub>           | Core voltage power supply                                                                                        | -0.50   | 1.43    | V    |
| V <sub>CCP</sub>          | Periphery circuitry, PCIe <sup>®</sup> hardIP block, and transceiver physical coding sublayer (PCS) power supply | -0.50   | 1.43    | V    |
| V <sub>CCPGM</sub>        | Configuration pins power supply                                                                                  | -0.50   | 3.90    | V    |
| V <sub>CC_AUX</sub>       | Auxiliary supply                                                                                                 | -0.50   | 3.25    | V    |
| V <sub>CCBAT</sub>        | Battery back-up power supply for design security volatile key register                                           | -0.50   | 3.90    | V    |
| V <sub>CCPD</sub>         | I/O pre-driver power supply                                                                                      | -0.50   | 3.90    | V    |
| V <sub>CCIO</sub>         | I/O power supply                                                                                                 | -0.50   | 3.90    | V    |
| V <sub>CCD_FPLL</sub>     | Phase-locked loop (PLL) digital power supply                                                                     | -0.50   | 1.80    | V    |
| V <sub>CCA_FPLL</sub>     | PLL analog power supply                                                                                          | -0.50   | 3.25    | V    |
| V <sub>CCA_GXB</sub>      | Transceiver high voltage power                                                                                   | -0.50   | 3.25    | V    |
| V <sub>CCH_GXB</sub>      | Transmitter output buffer power                                                                                  | -0.50   | 1.80    | V    |
| V <sub>CCR_GXB</sub>      | Receiver power                                                                                                   | -0.50   | 1.50    | V    |
| V <sub>CCT_GXB</sub>      | Transmitter power                                                                                                | -0.50   | 1.50    | V    |
| V <sub>CCL_GXB</sub>      | Transceiver clock network power                                                                                  | -0.50   | 1.50    | V    |
| VI                        | DC input voltage                                                                                                 | -0.50   | 3.80    | V    |
| V <sub>CC_HPS</sub>       | HPS core voltage and periphery circuitry power supply                                                            | -0.50   | 1.43    | V    |
| V <sub>CCPD_HPS</sub>     | HPS I/O pre-driver power supply                                                                                  | -0.50   | 3.90    | V    |
| V <sub>CCIO_HPS</sub>     | HPS I/O power supply                                                                                             | -0.50   | 3.90    | V    |
| V <sub>CCRSTCLK_HPS</sub> | HPS reset and clock input pins power supply                                                                      | -0.50   | 3.90    | V    |



| Symbol                           | Description                                | Condition    | Minimum <sup>(1)</sup> | Typical | Maximum <sup>(1)</sup> | Unit |
|----------------------------------|--------------------------------------------|--------------|------------------------|---------|------------------------|------|
|                                  |                                            | 3.3 V        | 3.135                  | 3.3     | 3.465                  | V    |
|                                  |                                            | 3.0 V        | 2.85                   | 3.0     | 3.15                   | V    |
|                                  |                                            | 2.5 V        | 2.375                  | 2.5     | 2.625                  | V    |
| V                                | I/O buffers power supply                   | 1.8 V        | 1.71                   | 1.8     | 1.89                   | V    |
| V <sub>CCIO</sub>                | 1/O builets power supply                   | 1.5 V        | 1.425                  | 1.5     | 1.575                  | V    |
|                                  |                                            | 1.35 V       | 1.283                  | 1.35    | 1.418                  | V    |
|                                  |                                            | 1.25 V       | 1.19                   | 1.25    | 1.31                   | V    |
|                                  |                                            | 1.2 V        | 1.14                   | 1.2     | 1.26                   | V    |
| V <sub>CCD_FPLL</sub>            | PLL digital voltage regulator power supply | _            | 1.425                  | 1.5     | 1.575                  | V    |
| V <sub>CCA_FPLL</sub>            | PLL analog voltage regulator power supply  | _            | 2.375                  | 2.5     | 2.625                  | V    |
| VI                               | DC input voltage                           | —            | -0.5                   |         | 3.6                    | V    |
| V <sub>O</sub>                   | Output voltage                             | —            | 0                      |         | V <sub>CCIO</sub>      | V    |
|                                  | Operating junction temperature             | Commercial   | 0                      |         | 85                     | °C   |
| TJ                               |                                            | Industrial   | -40                    |         | 100                    | °C   |
| <b>t</b> (4)                     | Power supply ramp time                     | Standard POR | 200 µs                 |         | 100 ms                 | _    |
| t <sub>RAMP</sub> <sup>(4)</sup> |                                            | Fast POR     | 200 µs                 |         | 4 ms                   |      |



<sup>&</sup>lt;sup>(1)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

<sup>&</sup>lt;sup>(4)</sup> This is also applicable to HPS power supply. For HPS power supply, refer to  $t_{RAMP}$  specifications for standard POR when HPS\_PORSEL = 0 and  $t_{RAMP}$  specifications for fast POR when HPS\_PORSEL = 1.

| Symbol/Description                                                                 | Condition          | Transceiver Speed Grade 4 |     | Transceiver Speed Grade 6 |     |     | Unit |      |
|------------------------------------------------------------------------------------|--------------------|---------------------------|-----|---------------------------|-----|-----|------|------|
|                                                                                    | Condition          | Min                       | Тур | Max                       | Min | Тур | Max  | Unit |
| Inter-transceiver block<br>transmitter channel-to-<br>channel skew <sup>(39)</sup> | ×N PMA bonded mode | _                         | _   | 500                       | _   | _   | 500  | ps   |

### Table 1-24: CMU PLL Specifications for Arria V GX and SX Devices

| Symbol/Description        | Transceiver Speed Grade 4 |        | Transceiver S | peed Grade 6 | Unit |  |
|---------------------------|---------------------------|--------|---------------|--------------|------|--|
|                           | Min                       | Мах    | Min           | Мах          | Onit |  |
| Supported data range      | 611                       | 6553.6 | 611           | 3125         | Mbps |  |
| fPLL supported data range | 611                       | 3125   | 611           | 3125         | Mbps |  |

### Table 1-25: Transceiver-FPGA Fabric Interface Specifications for Arria V GX and SX Devices

| Symbol/Description                  | Transceiver Spee | ed Grade 4 and 6 | Unit |  |
|-------------------------------------|------------------|------------------|------|--|
| Symbol/Description                  | Min              | Мах              | Unit |  |
| Interface speed (single-width mode) | 25               | 187.5            | MHz  |  |
| Interface speed (double-width mode) | 25               | 163.84           | MHz  |  |

### **Related Information**

- CTLE Response at Data Rates > 3.25 Gbps across Supported AC Gain and DC Gain on page 1-35
- CTLE Response at Data Rates  $\leq$  3.25 Gbps across Supported AC Gain and DC Gain on page 1-36
- Arria V GT, GX, ST, and SX Device Family Pin Connection Guidelines Provides more information about the power supply connection for different data rates.



<sup>&</sup>lt;sup>(39)</sup> This specification is only applicable to channels on one side of the device across two transceiver banks.

| Symbol/Description                          | Condition                                                     | Т                                                                                                                                                                                                                                                                       | Unit |     |     |  |
|---------------------------------------------|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----|--|
| Symbol/Description                          | Condition                                                     | Min                                                                                                                                                                                                                                                                     | Тур  | Мах | Ont |  |
| t <sub>LTD_manual</sub> <sup>(51)</sup>     | —                                                             | 4                                                                                                                                                                                                                                                                       | —    | _   | μs  |  |
| t <sub>LTR_LTD_manual</sub> <sup>(52)</sup> | _                                                             | 15                                                                                                                                                                                                                                                                      | —    | _   | μs  |  |
| Programmable ppm detector <sup>(53)</sup>   | _                                                             | ±62.5, 100                                                                                                                                                                                                                                                              | ppm  |     |     |  |
| Run length                                  | —                                                             | _                                                                                                                                                                                                                                                                       | _    | 200 | UI  |  |
| Programmable equalization AC and DC gain    | AC gain setting = 0 to $3^{(54)}$<br>DC gain setting = 0 to 1 | Refer to CTLE Response at Data Rates > 3.25 Gbps across Supported AC Gain<br>and DC Gain for Arria V GX, GT, SX, and ST Devices and CTLE Response at<br>Data Rates ≤ 3.25 Gbps across Supported AC Gain and DC Gain for Arria V<br>GX, GT, SX, and ST Devices diagrams. |      |     |     |  |

### Table 1-29: Transmitter Specifications for Arria V GT and ST Devices

| Symbol/Description              | Condition                       | Tran  | Unit |         |      |  |  |
|---------------------------------|---------------------------------|-------|------|---------|------|--|--|
|                                 | Condition                       | Min   | Тур  | Max     |      |  |  |
| Supported I/O standards         | 1.5 V PCML                      |       |      |         |      |  |  |
| Data rate (6-Gbps transceiver)  | —                               | 611   |      | 6553.6  | Mbps |  |  |
| Data rate (10-Gbps transceiver) | _                               | 0.611 |      | 10.3125 | Gbps |  |  |
| V <sub>OCM</sub> (AC coupled)   | —                               |       | 650  |         | mV   |  |  |
| V <sub>OCM</sub> (DC coupled)   | $\leq$ 3.2 Gbps <sup>(48)</sup> | 670   | 700  | 730     | mV   |  |  |

<sup>(53)</sup> The rate match FIFO supports only up to  $\pm 300$  ppm.

<sup>(54)</sup> The Quartus Prime software allows AC gain setting = 3 for design with data rate between 611 Mbps and 1.25 Gbps only.



 $<sup>^{(51)}</sup>$  t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode.

<sup>(52)</sup> t<sub>LTR\_LTD\_manual</sub> is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode.

| Symbol/Description                                                          | Condition                                                   | Tran | sceiver Speed Gra | Unit |     |
|-----------------------------------------------------------------------------|-------------------------------------------------------------|------|-------------------|------|-----|
| Symbol/Description                                                          | Condition                                                   | Min  | Тур               | Max  | Ont |
|                                                                             | 85-Ω setting                                                | —    | 85                | —    | Ω   |
| Differential on-chip termination                                            | 100- $\Omega$ setting                                       |      | 100               |      | Ω   |
| resistors                                                                   | 120-Ω setting                                               | —    | 120               | —    | Ω   |
|                                                                             | 150-Ω setting                                               |      | 150               |      | Ω   |
| Intra-differential pair skew                                                | TX $V_{CM}$ = 0.65 V (AC coupled)<br>and slew rate of 15 ps |      |                   | 15   | ps  |
| Intra-transceiver block transmitter channel-to-channel skew                 | ×6 PMA bonded mode                                          |      |                   | 180  | ps  |
| Inter-transceiver block transmitter channel-to-channel skew <sup>(55)</sup> | × <i>N</i> PMA bonded mode                                  |      |                   | 500  | ps  |

### Table 1-30: CMU PLL Specifications for Arria V GT and ST Devices

| Symbol/Description        | Transceiver S | peed Grade 3 | Unit |
|---------------------------|---------------|--------------|------|
| Symbol/Description        | Min           | Max          | Onit |
| Supported data range      | 0.611         | 10.3125      | Gbps |
| fPLL supported data range | 611           | 3125         | Mbps |

<sup>(55)</sup> This specification is only applicable to channels on one side of the device across two transceiver banks.



### Table 1-31: Transceiver-FPGA Fabric Interface Specifications for Arria V GT and ST Devices

| Symbol/Description                  | Transceiver S | peed Grade 3                                | Unit |  |
|-------------------------------------|---------------|---------------------------------------------|------|--|
| Symbol/Description                  | Min           | Мах                                         | Unit |  |
| Interface speed (PMA direct mode)   | 50            | 153.6 <sup>(56)</sup> , 161 <sup>(57)</sup> | MHz  |  |
| Interface speed (single-width mode) | 25            | 187.5                                       | MHz  |  |
| Interface speed (double-width mode) | 25            | 163.84                                      | MHz  |  |

**Related Information** 

- CTLE Response at Data Rates > 3.25 Gbps across Supported AC Gain and DC Gain on page 1-35
- CTLE Response at Data Rates ≤ 3.25 Gbps across Supported AC Gain and DC Gain on page 1-36



<sup>&</sup>lt;sup>(56)</sup> The maximum frequency when core transceiver local routing is selected.

<sup>&</sup>lt;sup>(57)</sup> The maximum frequency when core transceiver network routing (GCLK, RCLK, or PCLK) is selected.

### 1-40 Transceiver Compliance Specification

| Quartus Prime 1st                 | Quartus Prime V <sub>OD</sub> Setting |             |             |             |             |             |              |      |
|-----------------------------------|---------------------------------------|-------------|-------------|-------------|-------------|-------------|--------------|------|
| Post Tap Pre-<br>Emphasis Setting | 10 (200 mV)                           | 20 (400 mV) | 30 (600 mV) | 35 (700 mV) | 40 (800 mV) | 45 (900 mV) | 50 (1000 mV) | Unit |
| 16                                | _                                     | _           | 9.56        | 7.73        | 6.49        |             | _            | dB   |
| 17                                | _                                     | _           | 10.43       | 8.39        | 7.02        |             | _            | dB   |
| 18                                | _                                     |             | 11.23       | 9.03        | 7.52        |             | _            | dB   |
| 19                                | _                                     |             | 12.18       | 9.7         | 8.02        |             | _            | dB   |
| 20                                | _                                     | _           | 13.17       | 10.34       | 8.59        | _           | _            | dB   |
| 21                                | _                                     | _           | 14.2        | 11.1        | —           | _           | _            | dB   |
| 22                                | _                                     |             | 15.38       | 11.87       |             |             | _            | dB   |
| 23                                | _                                     | _           | —           | 12.67       | —           |             | _            | dB   |
| 24                                | _                                     |             |             | 13.48       | _           |             | _            | dB   |
| 25                                | _                                     |             |             | 14.37       | —           |             | _            | dB   |
| 26                                | _                                     | _           | _           | _           | _           | _           | _            | dB   |
| 27                                | _                                     |             |             |             | _           |             | _            | dB   |
| 28                                |                                       |             |             |             |             |             | _            | dB   |
| 29                                | _                                     |             |             |             | —           |             | _            | dB   |
| 30                                | _                                     |             |             |             | _           |             | _            | dB   |
| 31                                |                                       |             |             |             |             |             | —            | dB   |

#### **Related Information**

### SPICE Models for Altera Devices

Provides the Arria V HSSI HSPICE models.

### **Transceiver Compliance Specification**

The following table lists the physical medium attachment (PMA) specification compliance of all supported protocol for Arria V GX, GT, SX, and ST devices. For more information about the protocol parameter details and compliance specifications, contact your Altera Sales Representative.



| 1-44 | PLL Specifications |
|------|--------------------|
|------|--------------------|

| Symbol                           | Parameter                                                           | Condition      | Min | Тур | Max                 | Unit |
|----------------------------------|---------------------------------------------------------------------|----------------|-----|-----|---------------------|------|
|                                  |                                                                     | -3 speed grade | 5   | _   | 800 <sup>(61)</sup> | MHz  |
| f <sub>IN</sub>                  | Input clock frequency                                               | -4 speed grade | 5   | _   | 800 <sup>(61)</sup> | MHz  |
| IIN                              | input clock frequency                                               | -5 speed grade | 5   | _   | 750 <sup>(61)</sup> | MHz  |
|                                  |                                                                     | -6 speed grade | 5   | _   | 625 <sup>(61)</sup> | MHz  |
| f <sub>INPFD</sub>               | Integer input clock frequency to the phase frequency detector (PFD) |                | 5   | _   | 325                 | MHz  |
| f <sub>FINPFD</sub>              | Fractional input clock frequency to the PFD                         | _              | 50  | _   | 160                 | MHz  |
|                                  |                                                                     | -3 speed grade | 600 | _   | 1600                | MHz  |
| f <sub>VCO</sub> <sup>(62)</sup> | PLL voltage-controlled oscillator                                   | -4 speed grade | 600 | _   | 1600                | MHz  |
| IVCO                             | (VCO) operating range                                               | -5 speed grade | 600 | _   | 1600                | MHz  |
|                                  |                                                                     | -6 speed grade | 600 | _   | 1300                | MHz  |
| t <sub>EINDUTY</sub>             | Input clock or external feedback clock input duty cycle             | _              | 40  | _   | 60                  | %    |
|                                  |                                                                     | -3 speed grade | _   | _   | 500 <sup>(63)</sup> | MHz  |
| f                                | Output frequency for internal global or                             | -4 speed grade | _   | _   | 500 <sup>(63)</sup> | MHz  |
| f <sub>OUT</sub>                 | regional clock                                                      | -5 speed grade | _   | -   | 500 <sup>(63)</sup> | MHz  |
|                                  |                                                                     | -6 speed grade | _   | _   | 400 <sup>(63)</sup> | MHz  |



<sup>&</sup>lt;sup>(61)</sup> This specification is limited in the Quartus Prime software by the I/O maximum frequency. The maximum I/O frequency is different for each I/O standard.

<sup>&</sup>lt;sup>(62)</sup> The VCO frequency reported by the Quartus Prime software takes into consideration the VCO post-scale counter K value. Therefore, if the counter K has a value of 2, the frequency reported can be lower than the  $f_{VCO}$  specification.

<sup>&</sup>lt;sup>(63)</sup> This specification is limited by the lower of the two: I/O  $f_{MAX}$  or  $F_{OUT}$  of the PLL.

AV-51002 2017.02.10

| Symbol                                                                                                                                       | Condition                                                           |      | -I3, -C4 |      |      | -l5, -C5 |      |      | -C6 |      | Unit |
|----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|------|----------|------|------|----------|------|------|-----|------|------|
| Symbol                                                                                                                                       | Condition                                                           | Min  | Тур      | Max  | Min  | Тур      | Max  | Min  | Тур | Max  | Unit |
|                                                                                                                                              | SERDES factor J ≥<br>8 <sup>(76)(78)</sup> , LVDS TX with<br>RX DPA | (77) |          | 1600 | (77) |          | 1500 | (77) | _   | 1250 | Mbps |
|                                                                                                                                              | SERDES factor J = 1<br>to 2, Uses DDR<br>Registers                  | (77) |          | (79) | (77) |          | (79) | (77) | _   | (79) | Mbps |
| Emulated Differential I/<br>O Standards with Three<br>External Output Resistor<br>Network - f <sub>HSDR</sub> (data<br>rate) <sup>(80)</sup> | SERDES factor $J = 4$<br>to $10^{(81)}$                             | (77) |          | 945  | (77) |          | 945  | (77) |     | 945  | Mbps |
| Emulated Differential I/<br>O Standards with One<br>External Output Resistor<br>Network - f <sub>HSDR</sub> (data<br>rate) <sup>(80)</sup>   | SERDES factor $J = 4$<br>to $10^{(81)}$                             | (77) |          | 200  | (77) |          | 200  | (77) |     | 200  | Mbps |
| t <sub>x Jitter</sub> -True Differential<br>I/O Standards                                                                                    | Total Jitter for Data<br>Rate 600 Mbps – 1.25<br>Gbps               |      |          | 160  |      |          | 160  |      | _   | 160  | ps   |
|                                                                                                                                              | Total Jitter for Data<br>Rate < 600 Mbps                            |      |          | 0.1  | _    | _        | 0.1  | —    | _   | 0.1  | UI   |



 $<sup>^{(78)}</sup>$  The V<sub>CC</sub> and V<sub>CCP</sub> must be on a separate power layer and a maximum load of 5 pF for chip-to-chip interface.

<sup>&</sup>lt;sup>(79)</sup> The maximum ideal data rate is the SERDES factor (J) x the PLL maximum output frequency (f<sub>OUT</sub>), provided you can close the design timing and the signal integrity simulation is clean.

<sup>&</sup>lt;sup>(80)</sup> You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew margin, transmitter channel-to-channel skew, and receiver sampling margin to determine the leftover timing margin.

<sup>&</sup>lt;sup>(81)</sup> When using True LVDS RX channels for emulated LVDS TX channel, only serialization factors 1 and 2 are supported.

### 1-80 AS Configuration Timing

| Symbol              | Parameter                                                 | Minimum                                     | Maximum | Unit   |
|---------------------|-----------------------------------------------------------|---------------------------------------------|---------|--------|
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                          | 4 × maximum DCLк period                     | _       |        |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on         | $t_{CD2CU}$ + ( $T_{init}$ × CLKUSR period) |         | _      |
| T <sub>init</sub>   | Number of clock cycles required for device initialization | 8,576                                       |         | Cycles |

#### **Related Information**

### **FPP Configuration Timing**

Provides the FPP configuration timing waveforms.

### **AS Configuration Timing**

### Table 1-68: AS Timing Parameters for AS ×1 and ×4 Configurations in Arria V Devices

The minimum and maximum numbers apply to both the internal oscillator and CLKUSR when either one is used as the clock source for device configuration.

The  $t_{CF2CD}$ ,  $t_{CF2ST0}$ ,  $t_{CFG}$ ,  $t_{STATUS}$ , and  $t_{CF2ST1}$  timing parameters are identical to the timing parameters for passive serial (PS) mode listed in PS Timing Parameters for Arria V Devices table. You can obtain the  $t_{CF2ST1}$  value if you do not delay configuration by externally holding nSTATUS low.

| Symbol              | Parameter                                                 | Minimum                                     | Maximum | Unit   |
|---------------------|-----------------------------------------------------------|---------------------------------------------|---------|--------|
| t <sub>CO</sub>     | DCLK falling edge to the AS_DATA0/ASDO output             |                                             | 2       | ns     |
| t <sub>SU</sub>     | Data setup time before the falling edge on DCLK           | 1.5                                         | _       | ns     |
| t <sub>DH</sub>     | Data hold time after the falling edge on DCLK             | 0                                           |         | ns     |
| t <sub>CD2UM</sub>  | CONF_DONE high to user mode                               | 175                                         | 437     | μs     |
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                          | 4 × maximum DCLK period                     | _       | _      |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on         | $t_{CD2CU}$ + ( $T_{init}$ × Clkusr period) |         | _      |
| T <sub>init</sub>   | Number of clock cycles required for device initialization | 8,576                                       |         | Cycles |



| Variant    | Member Code | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) |
|------------|-------------|--------------------------------|------------------------|
|            | A1          | 71,015,712                     | 439,960                |
|            | A3          | 71,015,712                     | 439,960                |
|            | A5          | 101,740,800                    | 446,360                |
| Arria V GX | A7          | 101,740,800                    | 446,360                |
| Allia V GA | B1          | 137,785,088                    | 457,368                |
|            | B3          | 137,785,088                    | 457,368                |
|            | B5          | 185,915,808                    | 463,128                |
|            | B7          | 185,915,808                    | 463,128                |
|            | C3          | 71,015,712                     | 439,960                |
| Arria V GT | C7          | 101,740,800                    | 446,360                |
| Allia v GI | D3          | 137,785,088                    | 457,368                |
|            | D7          | 185,915,808                    | 463,128                |
| Arria V SX | B3          | 185,903,680                    | 450,968                |
| Allia v SA | B5          | 185,903,680                    | 450,968                |
| Arria V ST | D3          | 185,903,680                    | 450,968                |
| 7111a V 51 | D5          | 185,903,680                    | 450,968                |

### **Minimum Configuration Time Estimation**

### Table 1-73: Minimum Configuration Time Estimation for Arria V Devices

The estimated values are based on the configuration .rbf sizes in Uncompressed .rbf Sizes for Arria V Devices table.



| 1-88 Glossary       |                                  |             | AV-5100<br>2017.02.1 |
|---------------------|----------------------------------|-------------|----------------------|
| Symbol              | Parameter                        | Typical     | Unit                 |
| D <sub>OUTBUF</sub> | Rising and/or falling edge delay | 0 (default) | ps                   |
|                     |                                  | 50          | ps                   |
|                     |                                  | 100         | ps                   |
|                     |                                  | 150         | ps                   |

## Glossary

### Table 1-78: Glossary

| Term                       | Definition               |                                                                              |
|----------------------------|--------------------------|------------------------------------------------------------------------------|
| Differential I/O standards | Receiver Input Waveforms |                                                                              |
|                            | Single-Ended Waveform    | Positive Channel (p) = $V_{IH}$<br>Negative Channel (n) = $V_{IL}$<br>Ground |
|                            | Differential Waveform    | p - n = 0 V                                                                  |



### 1-94 Document Revision History

| Term            | Definition                              |  |  |
|-----------------|-----------------------------------------|--|--|
| V <sub>OX</sub> | Output differential cross point voltage |  |  |
| W               | High-speed I/O block—Clock boost factor |  |  |

### **Document Revision History**

| Date          | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| December 2016 | 2016.12.09 | <ul> <li>Updated V<sub>ICM</sub> (AC coupled) specifications in Receiver Specifications for Arria V GX and SX Devices table.</li> <li>Added maximum specification for T<sub>d</sub> in Management Data Input/Output (MDIO) Timing Requirements for Arria V Devices table.</li> <li>Updated T<sub>init</sub> specifications in the following tables: <ul> <li>FPP Timing Parameters When DCLK-to-DATA[] Ratio is 1 for Arria V Devices</li> <li>FPP Timing Parameters When DCLK-to-DATA[] Ratio is &gt;1 for Arria V Devices</li> <li>AS Timing Parameters for AS ×1 and ×4 Configurations in Arria V Devices</li> <li>PS Timing Parameters for Arria V Devices</li> </ul> </li> </ul> |
| June 2016     | 2016.06.10 | <ul> <li>Changed pin capacitance to maximum values.</li> <li>Updated SPI Master Timing Requirements for Arria V Devices table.</li> <li>Added T<sub>su</sub> and T<sub>h</sub> specifications.</li> <li>Removed T<sub>dinmax</sub> specifications.</li> <li>Updated SPI Master Timing Diagram.</li> <li>Updated T<sub>clk</sub> spec from maximum to minimum in I<sup>2</sup>C Timing Requirements for Arria V Devices table.</li> </ul>                                                                                                                                                                                                                                              |





| Date          | Version    | Changes                                                                                                                                                                                                                  |
|---------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| December 2015 | 2015.12.16 | <ul> <li>Updated Quad Serial Peripheral Interface (SPI) Flash Timing Requirements for Arria V Devices table.</li> <li>Updated F<sub>clk</sub>, T<sub>dutvcvcle</sub>, and T<sub>dssfrst</sub> specifications.</li> </ul> |
|               |            | • Added $T_{qspi_clk}$ , $T_{din_start}$ , and $T_{din_end}$ specifications.                                                                                                                                             |
|               |            | Removed T <sub>dinmax</sub> specifications.                                                                                                                                                                              |
|               |            | • Updated the minimum specification for T <sub>clk</sub> to 16.67 ns and removed the maximum specification in SPI Master Timing Requirements for Arria V Devices table.                                                  |
|               |            | • Updated Secure Digital (SD)/MultiMediaCard (MMC) Timing Requirements for Arria V Devices table.                                                                                                                        |
|               |            | • Updated T <sub>clk</sub> to T <sub>sdmmc_clk_out</sub> symbol.                                                                                                                                                         |
|               |            | • Updated T <sub>sdmmc_clk_out</sub> and T <sub>d</sub> specifications.                                                                                                                                                  |
|               |            | • Added $T_{sdmmc_clk}$ , $T_{su}$ , and $T_h$ specifications.                                                                                                                                                           |
|               |            | Removed T <sub>dinmax</sub> specifications.                                                                                                                                                                              |
|               |            | Updated the following diagrams:                                                                                                                                                                                          |
|               |            | Quad SPI Flash Timing Diagram                                                                                                                                                                                            |
|               |            | SD/MMC Timing Diagram                                                                                                                                                                                                    |
|               |            | • Updated configuration .rbf sizes for Arria V devices.                                                                                                                                                                  |
|               |            | Changed instances of <i>Quartus II</i> to <i>Quartus Prime</i> .                                                                                                                                                         |



#### 2-2 Absolute Maximum Ratings

Lower number refers to faster speed grade.

L = Low power devices.

| Transceiver Speed Grade | Core Speed Grade |     |     |     |  |
|-------------------------|------------------|-----|-----|-----|--|
| Transceiver Speeu Graue | C3               | C4  | I3L | 14  |  |
| 2                       | Yes              | _   | Yes | -   |  |
| 3                       |                  | Yes |     | Yes |  |

### **Absolute Maximum Ratings**

Absolute maximum ratings define the maximum operating conditions for Arria V GZ devices. The values are based on experiments conducted with the devices and theoretical modeling of breakdown and damage mechanisms. The functional operation of the device is not implied for these conditions.

**Caution:** Conditions other than those listed in the following table may cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse effects on the device.

### Table 2-2: Absolute Maximum Ratings for Arria V GZ Devices

| Symbol                | Description                                                            | Minimum | Maximum | Unit |
|-----------------------|------------------------------------------------------------------------|---------|---------|------|
| V <sub>CC</sub>       | Power supply for core voltage and periphery circuitry                  | -0.5    | 1.35    | V    |
| V <sub>CCPT</sub>     | Power supply for programmable power technology                         | -0.5    | 1.8     | V    |
| V <sub>CCPGM</sub>    | Power supply for configuration pins                                    | -0.5    | 3.9     | V    |
| V <sub>CC_AUX</sub>   | Auxiliary supply for the programmable power technology                 | -0.5    | 3.4     | V    |
| V <sub>CCBAT</sub>    | Battery back-up power supply for design security volatile key register | -0.5    | 3.9     | V    |
| V <sub>CCPD</sub>     | I/O pre-driver power supply                                            | -0.5    | 3.9     | V    |
| V <sub>CCIO</sub>     | I/O power supply                                                       | -0.5    | 3.9     | V    |
| V <sub>CCD_FPLL</sub> | PLL digital power supply                                               | -0.5    | 1.8     | V    |
| V <sub>CCA_FPLL</sub> | PLL analog power supply                                                | -0.5    | 3.4     | V    |



| Symbol               | Description                                                            | Conditions                 | Resistance Tolerance |     | - Unit |
|----------------------|------------------------------------------------------------------------|----------------------------|----------------------|-----|--------|
| Symbol               | Conditions                                                             | C3, I3L                    | C4, I4               |     |        |
| 25-Ω R <sub>S</sub>  | Internal series termination without calibration (25- $\Omega$ setting) | $V_{CCIO}$ = 1.8 and 1.5 V | ±40                  | ±40 | %      |
| 25-Ω R <sub>S</sub>  | Internal series termination without calibration (25- $\Omega$ setting) | $V_{CCIO} = 1.2 V$         | ±50                  | ±50 | %      |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | $V_{CCIO}$ = 1.8 and 1.5 V | ±40                  | ±40 | %      |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | $V_{CCIO} = 1.2 V$         | ±50                  | ±50 | %      |
| 100-Ω R <sub>D</sub> | Internal differential termination (100- $\Omega$ setting)              | $V_{CCIO} = 2.5 V$         | ±25                  | ±25 | %      |

### Figure 2-1: OCT Variation Without Re-Calibration for Arria V GZ Devices

$$\mathbf{R}_{\text{OCT}} = \mathbf{R}_{\text{SCAL}} \left( 1 + \left( \frac{dR}{dT} \times \bigtriangleup T \right) \pm \left( \frac{dR}{dV} \times \bigtriangleup V \right) \right)$$

Notes:

1. The  $R_{oct}$  value shows the range of OCT resistance with the variation of temperature and  $V_{ccio}$ . 2.  $R_{scAL}$  is the OCT resistance value at power-up. 3.  $\Delta T$  is the variation of temperature with respect to the temperature at power-up. 4.  $\Delta V$  is the variation of voltage with respect to the  $V_{ccio}$  at power-up. 5. dR/dT is the percentage change of  $R_{scAL}$  with temperature. 6. dR/dV is the percentage change of  $R_{scAL}$  with voltage

6. dR/dV is the percentage change of  $R_{SCAL}$  with voltage.

### Table 2-12: OCT Variation after Power-Up Calibration for Arria V GZ Devices

Valid for a V<sub>CCIO</sub> range of  $\pm$ 5% and a temperature range of 0° to 85°C.





### Table 2-52: Worst-Case DCD on Arria V GZ I/O Pins

The DCD numbers do not cover the core clock network.

| Symbol            | C3, I3L |     | C4, I4 |     | Unit |  |
|-------------------|---------|-----|--------|-----|------|--|
| Symbol            | Min     | Мах | Min    | Мах | Onit |  |
| Output Duty Cycle | 45      | 55  | 45     | 55  | %    |  |

### **Configuration Specification**

### **POR Specifications**

### Table 2-53: Fast and Standard POR Delay Specification for Arria V GZ Devices

Select the POR delay based on the MSEL setting as described in the "Configuration Schemes for Arria V Devices" table in the *Configuration, Design Security, and Remote System Upgrades in Arria V Devices* chapter.

| POR Delay | Minimum (ms) | Maximum (ms) |
|-----------|--------------|--------------|
| Fast      | 4            | 12 (202)     |
| Standard  | 100          | 300          |

**Related Information** 

Configuration, Design Security, and Remote System Upgrades in Arria V Devices

**Altera Corporation** 



<sup>&</sup>lt;sup>(202)</sup> The maximum pulse width of the fast POR delay is 12 ms, providing enough time for the PCIe hard IP to initialize after the POR trip.

| Symbol                  | Parameter                                         | Minimum                                                 | Maximum | Unit |
|-------------------------|---------------------------------------------------|---------------------------------------------------------|---------|------|
| t <sub>CD2CU</sub>      | CONF_DONE high to CLKUSR enabled                  | $4 \times maximum$                                      | —       | —    |
|                         |                                                   | DCLK period                                             |         |      |
| t <sub>CD2UM</sub><br>C | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> +<br>(8576 × CLKUSR period)<br>(209) | _       | _    |

#### **Related Information**

- DCLK-to-DATA[] Ratio (r) for FPP Configuration on page 2-57 ٠
- Configuration, Design Security, and Remote System Upgrades in Arria V Devices

Arria V GZ Device Datasheet

**Altera Corporation** 



<sup>&</sup>lt;sup>(208)</sup> The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device.

<sup>&</sup>lt;sup>(209)</sup> To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the "Initialization" section of the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter.

### Programmable IOE Delay

#### Fast Model Slow Model Available Parameter (228) Min Offset (229) Unit Settings Industrial Commercial C3 C4 I3L 14 D1 64 0 0.464 0.493 0.924 1.011 0.921 1.006 ns 0 D2 32 0.230 0.244 0.459 0.503 0.456 0.500 ns D3 8 0 1.699 2.992 3.192 1.587 3.047 3.257 ns 0 D4 64 0.464 0.492 0.924 1.011 0.920 1.006 ns D5 64 0 0.464 0.493 0.924 1.011 0.921 1.006 ns 0.499 D6 32 0 0.244 0.503 0.229 0.458 0.456 ns

### Table 2-66: IOE Programmable Delay for Arria V GZ Devices

### Programmable Output Buffer Delay

### Table 2-67: Programmable Output Buffer Delay for Arria V GZ Devices

You can set the programmable output buffer delay in the Quartus II software by setting the **Output Buffer Delay Control** assignment to either positive, negative, or both edges, with the specific values stated here (in ps) for the **Output Buffer Delay** assignment.

| Symbol              | Parameter                        | Typical     | Unit |
|---------------------|----------------------------------|-------------|------|
|                     |                                  | 0 (default) | ps   |
|                     | Rising and/or falling edge delay | 50          | ps   |
| D <sub>outbuf</sub> |                                  | 100         | ps   |
|                     |                                  | 150         | ps   |

<sup>&</sup>lt;sup>(228)</sup> You can set this value in the Quartus II software by selecting **D1**, **D2**, **D3**, **D4**, **D5**, and **D6** in the **Assignment Name** column of **Assignment Editor**.





<sup>&</sup>lt;sup>(229)</sup> Minimum offset does not include the intrinsic delay.

| Term                               | Definition                                                                                                                                                                                                                                                                 |
|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| t <sub>C</sub>                     | High-speed receiver and transmitter input and output clock period.                                                                                                                                                                                                         |
| TCCS (channel-to-<br>channel-skew) | The timing difference between the fastest and slowest output edges, including t <sub>CO</sub> variation and clock skew, across channels driven by the same PLL. The clock is included in the TCCS measurement (refer to the Timing Diagram figure under SW in this table). |
| t <sub>DUTY</sub>                  | High-speed I/O block—Duty cycle on the high-speed transmitter output clock.                                                                                                                                                                                                |
| t <sub>FALL</sub>                  | Signal high-to-low transition time (80-20%)                                                                                                                                                                                                                                |
| t <sub>INCCJ</sub>                 | Cycle-to-cycle jitter tolerance on the PLL clock input.                                                                                                                                                                                                                    |
| t <sub>OUTPJ_IO</sub>              | Period jitter on the general purpose I/O driven by a PLL.                                                                                                                                                                                                                  |
| t <sub>OUTPJ_DC</sub>              | Period jitter on the dedicated clock output driven by a PLL.                                                                                                                                                                                                               |
| t <sub>RISE</sub>                  | Signal low-to-high transition time (20-80%)                                                                                                                                                                                                                                |
| Timing Unit Interval<br>(TUI)      | The timing budget allowed for skew, propagation delays, and the data sampling window.<br>(TUI = $1/(\text{receiver input clock frequency multiplication factor}) = t_C/w)$                                                                                                 |
| V <sub>CM(DC)</sub>                | DC common mode input voltage.                                                                                                                                                                                                                                              |
| V <sub>ICM</sub>                   | Input common mode voltage—The common mode of the differential signal at the receiver.                                                                                                                                                                                      |
| V <sub>ID</sub>                    | Input differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver.                                                                                                               |
| V <sub>DIF(AC)</sub>               | AC differential input voltage—Minimum AC input differential voltage required for switching.                                                                                                                                                                                |
| V <sub>DIF(DC)</sub>               | DC differential input voltage— Minimum DC input differential voltage required for switching.                                                                                                                                                                               |
| V <sub>IH</sub>                    | Voltage input high—The minimum positive voltage applied to the input which is accepted by the device as a logic high.                                                                                                                                                      |
| V <sub>IH(AC)</sub>                | High-level AC input voltage                                                                                                                                                                                                                                                |
| V <sub>IH(DC)</sub>                | High-level DC input voltage                                                                                                                                                                                                                                                |
| V <sub>IL</sub>                    | Voltage input low—The maximum positive voltage applied to the input which is accepted by the device as a logic low.                                                                                                                                                        |
| V <sub>IL(AC)</sub>                | Low-level AC input voltage                                                                                                                                                                                                                                                 |
| V <sub>IL(DC)</sub>                | Low-level DC input voltage                                                                                                                                                                                                                                                 |

Altera Corporation

