# E·XFL

### Intel - 5AGXMB7G4F35C5N Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 23780                                                      |
| Number of Logic Elements/Cells | 504000                                                     |
| Total RAM Bits                 | 27695104                                                   |
| Number of I/O                  | 544                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 1.07V ~ 1.13V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 1152-BBGA, FCBGA Exposed Pad                               |
| Supplier Device Package        | 1152-FBGA (35x35)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5agxmb7g4f35c5n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Symbol                     | Description                    | Minimum | Maximum | Unit |
|----------------------------|--------------------------------|---------|---------|------|
| V <sub>CCPLL_HPS</sub>     | HPS PLL analog power supply    | -0.50   | 3.25    | V    |
| V <sub>CC_AUX_SHARED</sub> | HPS auxiliary power supply     | -0.50   | 3.25    | V    |
| I <sub>OUT</sub>           | DC output current per pin      | -25     | 40      | mA   |
| T <sub>J</sub>             | Operating junction temperature | -55     | 125     | °C   |
| T <sub>STG</sub>           | Storage temperature (no bias)  | -65     | 150     | °C   |

# Maximum Allowed Overshoot and Undershoot Voltage

During transitions, input signals may overshoot to the voltage listed in the following table and undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.

The maximum allowed overshoot duration is specified as a percentage of high time over the lifetime of the device. A DC signal is equivalent to 100% duty cycle.

For example, a signal that overshoots to 4.00 V can only be at 4.00 V for ~15% over the lifetime of the device; for a device lifetime of 10 years, this amounts to 1.5 years.

### Table 1-2: Maximum Allowed Overshoot During Transitions for Arria V Devices

This table lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage of device lifetime.

1-3



### Table 1-21: Transceiver Clocks Specifications for Arria V GX and SX Devices

| Symbol/Description                                                                | Condition            | Transceiver Speed Grade 4 |     |     | Transceiver Speed Grade 6 |     |     | Unit |  |
|-----------------------------------------------------------------------------------|----------------------|---------------------------|-----|-----|---------------------------|-----|-----|------|--|
|                                                                                   | Condition            | Min                       | Тур | Мах | Min                       | Тур | Max | Omt  |  |
| fixedclk clock frequency                                                          | PCIe Receiver Detect | —                         | 125 | —   | —                         | 125 | _   | MHz  |  |
| Transceiver Reconfigura-<br>tion Controller IP (mgmt_<br>clk_clk) clock frequency | —                    | 75                        | _   | 125 | 75                        | _   | 125 | MHz  |  |

# Table 1-22: Receiver Specifications for Arria V GX and SX Devices

| Sumbol/Doccription                                                                                              | Condition | Transceiver Speed Grade 4 |             |             |            | Transceiver Speed Grade 6 |      |      |  |
|-----------------------------------------------------------------------------------------------------------------|-----------|---------------------------|-------------|-------------|------------|---------------------------|------|------|--|
| Symbol/Description                                                                                              | Condition | Min                       | Тур         | Max         | Min        | Тур                       | Max  | Unit |  |
| Supported I/O standards                                                                                         |           | ]                         | 1.5 V PCML, | 2.5 V PCML, | LVPECL, an | d LVDS                    |      |      |  |
| Data rate <sup>(28)</sup>                                                                                       | _         | 611                       | _           | 6553.6      | 611        | _                         | 3125 | Mbps |  |
| Absolute $V_{MAX}$ for a receiver pin <sup>(29)</sup>                                                           | _         |                           | _           | 1.2         | _          | _                         | 1.2  | V    |  |
| Absolute V <sub>MIN</sub> for a receiver pin                                                                    | _         | -0.4                      | _           | _           | -0.4       | _                         | _    | V    |  |
| Maximum peak-to-peak<br>differential input voltage<br>V <sub>ID</sub> (diff p-p) before device<br>configuration | —         |                           |             | 1.6         |            |                           | 1.6  | V    |  |
| Maximum peak-to-peak<br>differential input voltage<br>V <sub>ID</sub> (diff p-p) after device<br>configuration  | _         |                           |             | 2.2         |            |                           | 2.2  | V    |  |



 <sup>&</sup>lt;sup>(28)</sup> To support data rates lower than the minimum specification through oversampling, use the CDR in LTR mode only.
 <sup>(29)</sup> The device cannot tolerate prolonged operation at this absolute maximum.

# Typical TX V<sub>OD</sub> Setting for Arria V Transceiver Channels with termination of 100 $\Omega$

| Table 1-32: Typical TX Vor | Setting for Arria V Transceive | r Channels with termination of 100 $\Omega$ |
|----------------------------|--------------------------------|---------------------------------------------|
|                            |                                |                                             |

| Symbol                                               | V <sub>OD</sub> Setting <sup>(58)</sup> | V <sub>OD</sub> Value (mV) | V <sub>OD</sub> Setting <sup>(58)</sup> | V <sub>OD</sub> Value (mV) |
|------------------------------------------------------|-----------------------------------------|----------------------------|-----------------------------------------|----------------------------|
|                                                      | 6 <sup>(59)</sup>                       | 120                        | 34                                      | 680                        |
|                                                      | 7 <sup>(59)</sup>                       | 140                        | 35                                      | 700                        |
|                                                      | 8(59)                                   | 160                        | 36                                      | 720                        |
|                                                      | 9                                       | 180                        | 37                                      | 740                        |
|                                                      | 10                                      | 200                        | 38                                      | 760                        |
|                                                      | 11                                      | 220                        | 39                                      | 780                        |
|                                                      | 12                                      | 240                        | 40                                      | 800                        |
|                                                      | 13                                      | 260                        | 41                                      | 820                        |
|                                                      | 14                                      | 280                        | 42                                      | 840                        |
| V <sub>OD</sub> differential peak-to-peak<br>typical | 15                                      | 300                        | 43                                      | 860                        |
| -) <b>F</b>                                          | 16                                      | 320                        | 44                                      | 880                        |
|                                                      | 17                                      | 340                        | 45                                      | 900                        |
|                                                      | 18                                      | 360                        | 46                                      | 920                        |
|                                                      | 19                                      | 380                        | 47                                      | 940                        |
|                                                      | 20                                      | 400                        | 48                                      | 960                        |
|                                                      | 21                                      | 420                        | 49                                      | 980                        |
|                                                      | 22                                      | 440                        | 50                                      | 1000                       |
|                                                      | 23                                      | 460                        | 51                                      | 1020                       |
|                                                      | 24                                      | 480                        | 52                                      | 1040                       |

<sup>(58)</sup> Convert these values to their binary equivalent form if you are using the dynamic reconfiguration mode for PMA analog controls.

<sup>(59)</sup> Only valid for data rates  $\leq$  5 Gbps.



| 1-44 | PLL Specifications |
|------|--------------------|
|------|--------------------|

| Symbol                           | Parameter                                                           | Condition      | Min | Тур | Max                 | Unit |
|----------------------------------|---------------------------------------------------------------------|----------------|-----|-----|---------------------|------|
|                                  |                                                                     | -3 speed grade | 5   | _   | 800 <sup>(61)</sup> | MHz  |
| f <sub>IN</sub>                  | Input clock frequency                                               | -4 speed grade | 5   | _   | 800 <sup>(61)</sup> | MHz  |
| IIN                              | input clock frequency                                               | -5 speed grade | 5   | _   | 750 <sup>(61)</sup> | MHz  |
|                                  |                                                                     | -6 speed grade | 5   | _   | 625 <sup>(61)</sup> | MHz  |
| f <sub>INPFD</sub>               | Integer input clock frequency to the phase frequency detector (PFD) |                | 5   | _   | 325                 | MHz  |
| f <sub>FINPFD</sub>              | Fractional input clock frequency to the PFD                         | _              | 50  | _   | 160                 | MHz  |
|                                  |                                                                     | -3 speed grade | 600 | _   | 1600                | MHz  |
| f <sub>VCO</sub> <sup>(62)</sup> | PLL voltage-controlled oscillator                                   | -4 speed grade | 600 | _   | 1600                | MHz  |
| IVCO                             | (VCO) operating range                                               | -5 speed grade | 600 | _   | 1600                | MHz  |
|                                  |                                                                     | -6 speed grade | 600 | _   | 1300                | MHz  |
| t <sub>EINDUTY</sub>             | Input clock or external feedback clock input duty cycle             | _              | 40  | _   | 60                  | %    |
|                                  |                                                                     | -3 speed grade | _   | _   | 500 <sup>(63)</sup> | MHz  |
| f                                | Output frequency for internal global or                             | -4 speed grade | _   | _   | 500 <sup>(63)</sup> | MHz  |
| f <sub>OUT</sub>                 | regional clock                                                      | -5 speed grade | _   | -   | 500 <sup>(63)</sup> | MHz  |
|                                  |                                                                     | -6 speed grade | _   | _   | 400 <sup>(63)</sup> | MHz  |



<sup>&</sup>lt;sup>(61)</sup> This specification is limited in the Quartus Prime software by the I/O maximum frequency. The maximum I/O frequency is different for each I/O standard.

<sup>&</sup>lt;sup>(62)</sup> The VCO frequency reported by the Quartus Prime software takes into consideration the VCO post-scale counter K value. Therefore, if the counter K has a value of 2, the frequency reported can be lower than the  $f_{VCO}$  specification.

<sup>&</sup>lt;sup>(63)</sup> This specification is limited by the lower of the two: I/O  $f_{MAX}$  or  $F_{OUT}$  of the PLL.

AV-51002 2017.02.10

| Symbol                                                                                                                                       | Condition                                                           |      | -I3, -C4 |      | –I5, –C5 |     |      | -C6  |     |      | Unit |
|----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|------|----------|------|----------|-----|------|------|-----|------|------|
| Symbol                                                                                                                                       | Condition                                                           | Min  | Тур      | Max  | Min      | Тур | Max  | Min  | Тур | Max  | Unit |
|                                                                                                                                              | SERDES factor J ≥<br>8 <sup>(76)(78)</sup> , LVDS TX with<br>RX DPA | (77) |          | 1600 | (77)     |     | 1500 | (77) | _   | 1250 | Mbps |
|                                                                                                                                              | SERDES factor J = 1<br>to 2, Uses DDR<br>Registers                  | (77) |          | (79) | (77)     |     | (79) | (77) | _   | (79) | Mbps |
| Emulated Differential I/<br>O Standards with Three<br>External Output Resistor<br>Network - f <sub>HSDR</sub> (data<br>rate) <sup>(80)</sup> | SERDES factor $J = 4$<br>to $10^{(81)}$                             | (77) |          | 945  | (77)     |     | 945  | (77) |     | 945  | Mbps |
| Emulated Differential I/<br>O Standards with One<br>External Output Resistor<br>Network - f <sub>HSDR</sub> (data<br>rate) <sup>(80)</sup>   | SERDES factor $J = 4$<br>to $10^{(81)}$                             | (77) |          | 200  | (77)     |     | 200  | (77) |     | 200  | Mbps |
| t <sub>x Jitter</sub> -True Differential<br>I/O Standards                                                                                    | Total Jitter for Data<br>Rate 600 Mbps – 1.25<br>Gbps               |      |          | 160  |          |     | 160  |      | _   | 160  | ps   |
|                                                                                                                                              | Total Jitter for Data<br>Rate < 600 Mbps                            |      |          | 0.1  | _        | _   | 0.1  | —    | _   | 0.1  | UI   |



 $<sup>^{(78)}</sup>$  The V<sub>CC</sub> and V<sub>CCP</sub> must be on a separate power layer and a maximum load of 5 pF for chip-to-chip interface.

<sup>&</sup>lt;sup>(79)</sup> The maximum ideal data rate is the SERDES factor (J) x the PLL maximum output frequency (f<sub>OUT</sub>), provided you can close the design timing and the signal integrity simulation is clean.

<sup>&</sup>lt;sup>(80)</sup> You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew margin, transmitter channel-to-channel skew, and receiver sampling margin to determine the leftover timing margin.

<sup>&</sup>lt;sup>(81)</sup> When using True LVDS RX channels for emulated LVDS TX channel, only serialization factors 1 and 2 are supported.

## **DPA Lock Time Specifications**

### Figure 1-4: Dynamic Phase Alignment (DPA) Lock Time Specifications with DPA PLL Calibration Enabled



### Table 1-41: DPA Lock Time Specifications for Arria V Devices

The specifications are applicable to both commercial and industrial grades. The DPA lock time is for one channel. One data transition is defined as a 0-to-1 or 1-to-0 transition.

| Standard           | Training Pattern    | Number of Data<br>Transitions in One<br>Repetition of the Training<br>Pattern | Number of Repetitions per<br>256 Data Transitions <sup>(84)</sup> | Maximum Data Transition |
|--------------------|---------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------|-------------------------|
| SPI-4              | 0000000001111111111 | 2                                                                             | 128                                                               | 640                     |
| Parallel Rapid I/O | 00001111            | 2                                                                             | 128                                                               | 640                     |
| r araner Rapid 1/0 | 10010000            | 4                                                                             | 64                                                                | 640                     |
| Miscellaneous      | 10101010            | 8                                                                             | 32                                                                | 640                     |
| wiscenaneous       | 01010101            | 8                                                                             | 32                                                                | 640                     |

<sup>(84)</sup> This is the number of repetitions for the stated training pattern to achieve the 256 data transitions.



### Figure 1-12: USB Timing Diagram



# Ethernet Media Access Controller (EMAC) Timing Characteristics

### Table 1-56: Reduced Gigabit Media Independent Interface (RGMII) TX Timing Requirements for Arria V Devices

| Symbol                        | Description                            | Min   | Тур | Max  | Unit |
|-------------------------------|----------------------------------------|-------|-----|------|------|
| T <sub>clk</sub> (1000Base-T) | TX_CLK clock period                    | _     | 8   | _    | ns   |
| T <sub>clk</sub> (100Base-T)  | TX_CLK clock period                    | —     | 40  |      | ns   |
| T <sub>clk</sub> (10Base-T)   | TX_CLK clock period                    | _     | 400 |      | ns   |
| T <sub>dutycycle</sub>        | TX_CLK duty cycle                      | 45    |     | 55   | %    |
| T <sub>d</sub>                | TX_CLK to TXD/TX_CTL output data delay | -0.85 |     | 0.15 | ns   |

### Figure 1-13: RGMII TX Timing Diagram





### Figure 1-20: NAND Data Read Timing Diagram



# **ARM Trace Timing Characteristics**

### Table 1-61: ARM Trace Timing Requirements for Arria V Devices

Most debugging tools have a mechanism to adjust the capture point of trace data.

| Description                     | Min  | Мах | Unit |
|---------------------------------|------|-----|------|
| CLK clock period                | 12.5 | —   | ns   |
| CLK maximum duty cycle          | 45   | 55  | %    |
| CLK to D0 –D7 output data delay | -1   | 1   | ns   |

# **UART Interface**

The maximum UART baud rate is 6.25 megasymbols per second.

## **GPIO Interface**

The minimum detectable general-purpose I/O (GPIO) pulse width is 2 µs. The pulse width is based on a debounce clock frequency of 1 MHz.



### **Related Information**

- PS Configuration Timing on page 1-81
- AS Configuration Timing

Provides the AS configuration timing waveform.

# **DCLK Frequency Specification in the AS Configuration Scheme**

### Table 1-69: DCLK Frequency Specification in the AS Configuration Scheme

This table lists the internal clock frequency specification for the AS configuration scheme. The DCLK frequency specification applies when you use the internal oscillator as the configuration clock source. The AS multi-device configuration scheme does not support DCLK frequency of 100 MHz.

| Parameter                                 | Minimum | Typical | Maximum | Unit |
|-------------------------------------------|---------|---------|---------|------|
|                                           | 5.3     | 7.9     | 12.5    | MHz  |
| DCLK frequency in AS configuration scheme | 10.6    | 15.7    | 25.0    | MHz  |
| Delk nequency in AS configuration scheme  | 21.3    | 31.4    | 50.0    | MHz  |
|                                           | 42.6    | 62.9    | 100.0   | MHz  |

# **PS Configuration Timing**

### Table 1-70: PS Timing Parameters for Arria V Devices

| Symbol              | Parameter                    | Minimum | Maximum               | Unit |
|---------------------|------------------------------|---------|-----------------------|------|
| t <sub>CF2CD</sub>  | nCONFIG low to CONF_DONE low | _       | 600                   | ns   |
| t <sub>CF2ST0</sub> | nconfig low to nstatus low   |         | 600                   | ns   |
| t <sub>CFG</sub>    | nCONFIG low pulse width      | 2       | _                     | μs   |
| t <sub>STATUS</sub> | nSTATUS low pulse width      | 268     | 1506 <sup>(103)</sup> | μs   |
| t <sub>CF2ST1</sub> | nCONFIG high to nSTATUS high | _       | 1506(104)             | μs   |

 $<sup>^{(103)}\,</sup>$  You can obtain this value if you do not delay configuration by extending the <code>nCONFIG</code> or <code>nSTATUS</code> low pulse width.



<sup>&</sup>lt;sup>(104)</sup> You can obtain this value if you do not delay configuration by externally holding nSTATUS low.





| Date          | Version    | Changes                                                                                                                                                                                                                  |
|---------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| December 2015 | 2015.12.16 | <ul> <li>Updated Quad Serial Peripheral Interface (SPI) Flash Timing Requirements for Arria V Devices table.</li> <li>Updated F<sub>clk</sub>, T<sub>dutvcvcle</sub>, and T<sub>dssfrst</sub> specifications.</li> </ul> |
|               |            | • Added $T_{qspi_clk}$ , $T_{din_start}$ , and $T_{din_end}$ specifications.                                                                                                                                             |
|               |            | Removed T <sub>dinmax</sub> specifications.                                                                                                                                                                              |
|               |            | • Updated the minimum specification for T <sub>clk</sub> to 16.67 ns and removed the maximum specification in SPI Master Timing Requirements for Arria V Devices table.                                                  |
|               |            | • Updated Secure Digital (SD)/MultiMediaCard (MMC) Timing Requirements for Arria V Devices table.                                                                                                                        |
|               |            | • Updated T <sub>clk</sub> to T <sub>sdmmc_clk_out</sub> symbol.                                                                                                                                                         |
|               |            | • Updated T <sub>sdmmc_clk_out</sub> and T <sub>d</sub> specifications.                                                                                                                                                  |
|               |            | • Added $T_{sdmmc_clk}$ , $T_{su}$ , and $T_h$ specifications.                                                                                                                                                           |
|               |            | Removed T <sub>dinmax</sub> specifications.                                                                                                                                                                              |
|               |            | Updated the following diagrams:                                                                                                                                                                                          |
|               |            | Quad SPI Flash Timing Diagram                                                                                                                                                                                            |
|               |            | SD/MMC Timing Diagram                                                                                                                                                                                                    |
|               |            | • Updated configuration .rbf sizes for Arria V devices.                                                                                                                                                                  |
|               |            | Changed instances of <i>Quartus II</i> to <i>Quartus Prime</i> .                                                                                                                                                         |



| Date        | Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| August 2013 | 3.5     | <ul><li>Removed "Pending silicon characterization" note in Table 29.</li><li>Updated Table 25.</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| August 2013 | 3.4     | <ul> <li>Removed Preliminary tags for Table 1, Table 2, Table 3, Table 4, Table 5, Table 6, Table 7, Table 9, Table 12, Table 13, Table 14, Table 15, Table 16, Table 17, Table 18, Table 19, Table 20, Table 21, Table 22, Table 23, Table 24, Table 25, Table 26, Table 27, Table 28, Table 29, Table 30, Table 31, Table 35, Table 36, Table 51, Table 53, Table 54, Table 55, Table 56, Table 57, Table 60, Table 62, and Table 64.</li> <li>Updated Table 1, Table 3, Table 11, Table 19, Table 20, Table 21, Table 22, Table 25, and Table 29.</li> </ul> |
| June 2013   | 3.3     | Updated Table 20, Table 21, Table 25, and Table 38.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| May 2013    | 3.2     | <ul> <li>Added Table 37.</li> <li>Updated Figure 8, Figure 9, Figure 20, Figure 22, and Figure 23.</li> <li>Updated Table 1, Table 5, Table 10, Table 13, Table 19, Table 20, Table 21, Table 23, Table 29, Table 39, Table 40, Table 46, Table 56, Table 57, Table 60, and Table 64.</li> <li>Updated industrial junction temperature range for -I3 speed grade in "PLL Specifications" section.</li> </ul>                                                                                                                                                    |
| March 2013  | 3.1     | <ul> <li>Added HPS reset information in the "HPS Specifications" section.</li> <li>Added Table 60.</li> <li>Updated Table 1, Table 3, Table 17, Table 20, Table 29, and Table 59.</li> <li>Updated Figure 21.</li> </ul>                                                                                                                                                                                                                                                                                                                                        |



| Symbol               | Description                                                            | Conditions                 | Resistance | Unit   |   |
|----------------------|------------------------------------------------------------------------|----------------------------|------------|--------|---|
| Symbol               | Description                                                            | Conditions                 | C3, I3L    | C4, I4 |   |
| 25-Ω R <sub>S</sub>  | Internal series termination without calibration (25- $\Omega$ setting) | $V_{CCIO}$ = 1.8 and 1.5 V | ±40        | ±40    | % |
| 25-Ω R <sub>S</sub>  | Internal series termination without calibration (25- $\Omega$ setting) | $V_{CCIO} = 1.2 V$         | ±50        | ±50    | % |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | $V_{CCIO}$ = 1.8 and 1.5 V | ±40        | ±40    | % |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | $V_{CCIO} = 1.2 V$         | ±50        | ±50    | % |
| 100-Ω R <sub>D</sub> | Internal differential termination (100- $\Omega$ setting)              | $V_{CCIO} = 2.5 V$         | ±25        | ±25    | % |

### Figure 2-1: OCT Variation Without Re-Calibration for Arria V GZ Devices

$$\mathbf{R}_{\text{OCT}} = \mathbf{R}_{\text{SCAL}} \left( 1 + \left( \frac{dR}{dT} \times \bigtriangleup T \right) \pm \left( \frac{dR}{dV} \times \bigtriangleup V \right) \right)$$

Notes:

1. The  $R_{oct}$  value shows the range of OCT resistance with the variation of temperature and  $V_{ccio}$ . 2.  $R_{scAL}$  is the OCT resistance value at power-up. 3.  $\Delta T$  is the variation of temperature with respect to the temperature at power-up. 4.  $\Delta V$  is the variation of voltage with respect to the  $V_{ccio}$  at power-up. 5. dR/dT is the percentage change of  $R_{scAL}$  with temperature. 6. dR/dV is the percentage change of  $R_{scAL}$  with voltage

6. dR/dV is the percentage change of  $R_{SCAL}$  with voltage.

### Table 2-12: OCT Variation after Power-Up Calibration for Arria V GZ Devices

Valid for a V<sub>CCIO</sub> range of  $\pm$ 5% and a temperature range of 0° to 85°C.





# **Core Performance Specifications**

# **Clock Tree Specifications**

### Table 2-33: Clock Tree Performance for Arria V GZ Devices

| Symbol                    | Perfor  | Unit   |      |
|---------------------------|---------|--------|------|
|                           | C3, I3L | C4, I4 | Onit |
| Global and Regional Clock | 650     | 580    | MHz  |
| Periphery Clock           | 500     | 500    | MHz  |

# **PLL Specifications**

# Table 2-34: PLL Specifications for Arria V GZ Devices

| Symbol                            | Parameter                                               | Min | Тур | Max  | Unit |
|-----------------------------------|---------------------------------------------------------|-----|-----|------|------|
| f <sub>IN</sub> <sup>(167)</sup>  | Input clock frequency (C3, I3L speed grade)             | 5   | _   | 800  | MHz  |
| IIN                               | Input clock frequency (C4, I4 speed grade)              | 5   | _   | 650  | MHz  |
| f <sub>INPFD</sub>                | Input frequency to the PFD                              | 5   |     | 325  | MHz  |
| f <sub>FINPFD</sub>               | Fractional Input clock frequency to the PFD             | 50  | _   | 160  | MHz  |
| f <sub>VCO</sub> <sup>(168)</sup> | PLL VCO operating range (C3, I3L speed grade)           | 600 |     | 1600 | MHz  |
| IVCO                              | PLL VCO operating range (C4, I4 speed grade)            | 600 | _   | 1300 | MHz  |
| t <sub>EINDUTY</sub>              | Input clock or external feedback clock input duty cycle | 40  |     | 60   | %    |

<sup>(167)</sup> This specification is limited in the Quartus II software by the I/O maximum frequency. The maximum I/O frequency is different for each I/O standard.

<sup>(168)</sup> The VCO frequency reported by the Quartus II software in the **PLL Usage Summary** section of the compilation report takes into consideration the VCO post-scale counter K value. Therefore, if the counter K has a value of 2, the frequency reported can be lower than the f<sub>VCO</sub> specification.

Arria V GZ Device Datasheet





### Non DPA Mode High-Speed I/O Specifications

### Table 2-46: High-Speed I/O Specifications for Arria V GZ Devices

When J = 3 to 10, use the serializer/deserializer (SERDES) block.

When J = 1 or 2, bypass the SERDES block.

| Symbol          | Conditions - | C3, I3L |     |     | C4, I4 |     |     | Unit |
|-----------------|--------------|---------|-----|-----|--------|-----|-----|------|
|                 |              | Min     | Тур | Max | Min    | Тур | Мах | Unit |
| Sampling Window | _            |         | _   | 300 |        |     | 300 | ps   |



Note: When you enable the decompression or design security feature, the DCLK-to-DATA[] ratio varies for FPP ×8, FPP ×16, and FPP ×32. For the respective DCLK-to-DATA[] ratio, refer to the "DCLK-to-DATA[] Ratio for Arria V GZ Devices" table.

### Table 2-56: FPP Timing Parameters for Arria V GZ Devices When the DCLK-to-DATA[] Ratio is 1

Use these timing parameters when the decompression and design security features are disabled.

| Symbol                            | Parameter                                    | Minimum                | Maximum     | Unit |
|-----------------------------------|----------------------------------------------|------------------------|-------------|------|
| t <sub>CF2CD</sub>                | nCONFIG low to CONF_DONE low                 | _                      | 600         | ns   |
| t <sub>CF2ST0</sub>               | nCONFIG low to nSTATUS low                   | _                      | 600         | ns   |
| t <sub>CFG</sub>                  | nCONFIG low pulse width                      | 2                      | _           | μs   |
| t <sub>STATUS</sub>               | nSTATUS low pulse width                      | 268                    | 1,506 (205) | μs   |
| t <sub>CF2ST1</sub>               | nCONFIG high to nSTATUS high                 | _                      | 1,506 (206) | μs   |
| t <sub>CF2CK</sub><br>(207)       | nCONFIG high to first rising edge on DCLK    | 1,506                  | _           | μs   |
| t <sub>ST2CK</sub> <sup>(20</sup> | Astatus high to first rising edge of DCLK    | 2                      |             | μs   |
| t <sub>DSU</sub>                  | DATA[] setup time before rising edge on DCLK | 5.5                    | _           | ns   |
| t <sub>DH</sub>                   | DATA[] hold time after rising edge on DCLK   | 0                      | _           | ns   |
| t <sub>CH</sub>                   | DCLK high time                               | $0.45 	imes 1/f_{MAX}$ | —           | s    |
| t <sub>CL</sub>                   | DCLK low time                                | $0.45 	imes 1/f_{MAX}$ | —           | s    |
| t <sub>CLK</sub>                  | DCLK period                                  | 1/f <sub>MAX</sub>     | —           | s    |
| f                                 | DCLK frequency (FPP ×8/×16)                  |                        | 125         | MHz  |
| $f_{MAX}$                         | DCLK frequency (FPP ×32)                     | —                      | 100         | MHz  |
| t <sub>CD2UM</sub>                | CONF_DONE high to user mode <sup>(208)</sup> | 175                    | 437         | μs   |

<sup>&</sup>lt;sup>(205)</sup> This value is applicable if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width.



<sup>&</sup>lt;sup>(206)</sup> This value is applicable if you do not delay configuration by externally holding the nSTATUS low.

<sup>&</sup>lt;sup>(207)</sup> If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification.

| Symbol                  | Parameter                                         | Minimum                                                 | Maximum | Unit |
|-------------------------|---------------------------------------------------|---------------------------------------------------------|---------|------|
| t <sub>CD2CU</sub>      | CONF_DONE high to CLKUSR enabled                  | $4 \times maximum$                                      | —       | —    |
|                         |                                                   | DCLK period                                             |         |      |
| t <sub>CD2UM</sub><br>C | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> +<br>(8576 × CLKUSR period)<br>(209) | _       | _    |

#### **Related Information**

- DCLK-to-DATA[] Ratio (r) for FPP Configuration on page 2-57 ٠
- Configuration, Design Security, and Remote System Upgrades in Arria V Devices

Arria V GZ Device Datasheet

**Altera Corporation** 



<sup>&</sup>lt;sup>(208)</sup> The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device.

<sup>&</sup>lt;sup>(209)</sup> To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the "Initialization" section of the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter.

# **Passive Serial Configuration Timing**

### Figure 2-10: PS Configuration Timing Waveform

Timing waveform for a passive serial (PS) configuration when using a MAX II device, MAX V device, or microprocessor as an external host.



#### Notes:

- 1. The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- 2. After power-up, the Arria V GZ device holds nSTATUS low for the time of the POR delay.
- 3. After power-up, before and during configuration, CONF\_DONE is low.
- 4. Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required.
- 5. DATA0 is available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings in the Device and Pins Option.
- 6. To ensure a successful configuration, send the entire configuration data to the Arria V GZ device. CONF\_DONE is released high after the Arria V GZ device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- 7. After the option bit to enable the INIT\_DONE pin is configured into the device, the INIT\_DONE goes low.



### 2-70 Remote System Upgrades Circuitry Timing Specification

### Table 2-62: Uncompressed .rbf Sizes for Arria V GZ Devices

| Variant    | Member Code | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) (223) |
|------------|-------------|--------------------------------|------------------------------|
| Arria V GZ | E1          | 137,598,880                    | 562,208                      |
|            | E3          | 137,598,880                    | 562,208                      |
|            | E5          | 213,798,880                    | 561,760                      |
|            | E7          | 213,798,880                    | 561,760                      |

### Table 2-63: Minimum Configuration Time Estimation for Arria V GZ Devices

| Variant    |             | Active Serial <sup>(224)</sup> |            |                         | Fast Passive Parallel <sup>(225)</sup> |            |                         |
|------------|-------------|--------------------------------|------------|-------------------------|----------------------------------------|------------|-------------------------|
|            | Member Code | Width                          | DCLK (MHz) | Min Config Time<br>(ms) | Width                                  | DCLK (MHz) | Min Config Time<br>(ms) |
| Arria V GZ | E1          | 4                              | 100        | 344                     | 32                                     | 100        | 43                      |
|            | E3          | 4                              | 100        | 344                     | 32                                     | 100        | 43                      |
|            | E5          | 4                              | 100        | 534                     | 32                                     | 100        | 67                      |
|            | E7          | 4                              | 100        | 534                     | 32                                     | 100        | 67                      |

# **Remote System Upgrades Circuitry Timing Specification**

### Table 2-64: Remote System Upgrade Circuitry Timing Specifications

| Parameter                                 | Minimum | Maximum | Unit |
|-------------------------------------------|---------|---------|------|
| t <sub>RU_nCONFIG</sub> <sup>(226)</sup>  | 250     | _       | ns   |
| t <sub>RU_nRSTIMER</sub> <sup>(227)</sup> | 250     | _       | ns   |

<sup>(223)</sup> The IOCSR **.rbf** size is specifically for the Configuration via Protocol (CvP) feature.

<sup>(224)</sup> DCLK frequency of 100 MHz using external CLKUSR.

(225) Max FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic.



| Term               | Definition                                                                                                                                                       |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>OCM</sub>   | Output common mode voltage—The common mode of the differential signal at the transmitter.                                                                        |
| V <sub>OD</sub>    | Output differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the transmitter. |
| V <sub>SWING</sub> | Differential input voltage                                                                                                                                       |
| V <sub>X</sub>     | Input differential cross point voltage                                                                                                                           |
| V <sub>OX</sub>    | Output differential cross point voltage                                                                                                                          |
| W                  | High-speed I/O block—clock boost factor                                                                                                                          |

# **Document Revision History**

| Date          | Version    | Changes                                                                                                                                                                      |
|---------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| February 2017 | 2017.02.10 | • Changed the minimum value for t <sub>CD2UMC</sub> in the "FPP Timing Parameters for Arria V GZ Devices When the DCLK-to-DATA[] Ratio is 1" table.                          |
|               |            | <ul> <li>Changed the minimum value for t<sub>CD2UMC</sub> in the "FPP Timing Parameters for Arria V GZ Devices When the<br/>DCLK-to-DATA[] Ratio is &gt;1" table.</li> </ul> |
|               |            | • Changed the minimum value for t <sub>CD2UMC</sub> in the "AS Timing Parameters for AS x1 and AS x4 Configurations in Arria V GZ Devices" table.                            |
|               |            | • Changed the minimum value for t <sub>CD2UMC</sub> in the "PS Timing Parameters for Arria V GZ Devices" table.                                                              |
|               |            | <ul> <li>Changed the minimum number of clock cycles value in the "Initialization Clock Source Option and the<br/>Maximum Frequency for Arria V GZ Devices" table.</li> </ul> |

