# E·XFL

### Intel - 5AGXMB7G4F40I5N Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 23780                                                      |
| Number of Logic Elements/Cells | 504000                                                     |
| Total RAM Bits                 | 27695104                                                   |
| Number of I/O                  | 704                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 1.07V ~ 1.13V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                         |
| Package / Case                 | 1517-BBGA                                                  |
| Supplier Device Package        | 1517-FBGA (40x40)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5agxmb7g4f40i5n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### **Transceiver Power Supply Operating Conditions**

| Table 1-4: Transceiver Power Supply Operating Conditions for Arria V Device | es |
|-----------------------------------------------------------------------------|----|
|-----------------------------------------------------------------------------|----|

| Symbol                | Description                                           | Minimum <sup>(5)</sup> | Typical                 | Maximum <sup>(5)</sup> | Unit |
|-----------------------|-------------------------------------------------------|------------------------|-------------------------|------------------------|------|
| V <sub>CCA_GXBL</sub> | Transceiver high voltage power (left side)            | 2.375                  | 2.500                   | 2.625                  | V    |
| V <sub>CCA_GXBR</sub> | Transceiver high voltage power (right side)           | 2.373                  | 2.300                   | 2.025                  | v    |
| V <sub>CCR_GXBL</sub> | GX and SX speed grades—receiver power (left side)     | 1.08/1.12              | 1.1/1.15 <sup>(6)</sup> | 1.14/1.18              | V    |
| V <sub>CCR_GXBR</sub> | GX and SX speed grades—receiver power (right side)    | 1.00/1.12              | 1.1/1.13                | 1.14/1.10              | v    |
| V <sub>CCR_GXBL</sub> | GT and ST speed grades—receiver power (left side)     | 1.17                   | 1.20                    | 1.23                   | V    |
| V <sub>CCR_GXBR</sub> | GT and ST speed grades—receiver power (right side)    | 1.17                   | 1.20                    | 1.23                   | v    |
| V <sub>CCT_GXBL</sub> | GX and SX speed grades—transmitter power (left side)  | 1.08/1.12              | 1.1/1.15 <sup>(6)</sup> | 1.14/1.18              | V    |
| V <sub>CCT_GXBR</sub> | GX and SX speed grades—transmitter power (right side) | 1.00/1.12              | 1.1/1.13                | 1.14/1.10              | v    |
| V <sub>CCT_GXBL</sub> | GT and ST speed grades—transmitter power (left side)  | 1.17                   | 1.20                    | 1.23                   | V    |
| V <sub>CCT_GXBR</sub> | GT and ST speed grades—transmitter power (right side) | 1.17                   | 1.20                    | 1.23                   | v    |
| V <sub>CCH_GXBL</sub> | Transmitter output buffer power (left side)           | 1.425                  | 1.500                   | 1.575                  | V    |
| V <sub>CCH_GXBR</sub> | Transmitter output buffer power (right side)          | 1.423                  | 1.300                   | 1.373                  | v    |

<sup>(5)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

<sup>(6)</sup> For data rate <=3.2 Gbps, connect V<sub>CCR\_GXBL/R</sub>, V<sub>CCT\_GXBL/R</sub>, or V<sub>CCL\_GXBL/R</sub> to either 1.1-V or 1.15-V power supply. For data rate >3.2 Gbps, connect V<sub>CCR\_GXBL/R</sub>, V<sub>CCT\_GXBL/R</sub>, or V<sub>CCL\_GXBL/R</sub> to a 1.15-V power supply. For details, refer to the Arria V GT, GX, ST, and SX Device Family Pin Connection Guidelines.



AV-51002 2017.02.10

| Symbol                               | Description                                                  | Condition             | Minimum <sup>(7)</sup> | Typical | Maximum <sup>(7)</sup> | Unit |
|--------------------------------------|--------------------------------------------------------------|-----------------------|------------------------|---------|------------------------|------|
|                                      | HPS I/O                                                      | 3.3 V                 | 3.135                  | 3.3     | 3.465                  | V    |
| V <sub>CCPD_HPS</sub> <sup>(8)</sup> | pre-driver<br>power                                          | 3.0 V                 | 2.85                   | 3.0     | 3.15                   | V    |
|                                      | supply                                                       | 2.5 V                 | 2.375                  | 2.5     | 2.625                  | V    |
|                                      |                                                              | 3.3 V                 | 3.135                  | 3.3     | 3.465                  | V    |
|                                      |                                                              | 3.0 V                 | 2.85                   | 3.0     | 3.15                   | V    |
|                                      | HPS I/O                                                      | 2.5 V                 | 2.375                  | 2.5     | 2.625                  | V    |
| V <sub>CCIO_HPS</sub>                | buffers<br>power                                             | 1.8 V                 | 1.71                   | 1.8     | 1.89                   | V    |
|                                      | supply                                                       | 1.5 V                 | 1.425                  | 1.5     | 1.575                  | V    |
|                                      |                                                              | 1.35 V <sup>(9)</sup> | 1.283                  | 1.35    | 1.418                  | V    |
|                                      |                                                              | 1.2 V                 | 1.14                   | 1.2     | 1.26                   | V    |
|                                      | HPS reset                                                    | 3.3 V                 | 3.135                  | 3.3     | 3.465                  | V    |
| X7                                   | and clock                                                    | 3.0 V                 | 2.85                   | 3.0     | 3.15                   | V    |
| V <sub>CCRSTCLK_HPS</sub>            | input pins<br>power                                          | 2.5 V                 | 2.375                  | 2.5     | 2.625                  | V    |
|                                      | supply                                                       | 1.8 V                 | 1.71                   | 1.8     | 1.89                   | V    |
| V <sub>CCPLL_HPS</sub>               | HPS PLL<br>analog<br>voltage<br>regulator<br>power<br>supply | _                     | 2.375                  | 2.5     | 2.625                  | V    |



<sup>&</sup>lt;sup>(7)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

<sup>&</sup>lt;sup>(8)</sup> V<sub>CCPD\_HPS</sub> must be 2.5 V when V<sub>CCIO\_HPS</sub> is 2.5, 1.8, 1.5, or 1.2 V. V<sub>CCPD\_HPS</sub> must be 3.0 V when V<sub>CCIO\_HPS</sub> is 3.0 V. V<sub>CCPD\_HPS</sub> must be 3.3 V when V<sub>CCIO\_HPS</sub> is 3.3 V.

 $<sup>^{(9)}\,</sup>$  V<sub>CCIO\_HPS</sub> 1.35 V is supported for HPS row I/O bank only.

| Symbol/Description                                                                       | Condition                     | Transceiver Speed Grade 4 |                                               |     | Transc | eiver Speed G                    | Unit |      |
|------------------------------------------------------------------------------------------|-------------------------------|---------------------------|-----------------------------------------------|-----|--------|----------------------------------|------|------|
|                                                                                          | Condition                     | Min                       | Тур                                           | Max | Min    | Тур                              | Max  | Onit |
| Minimum differential eye<br>opening at the receiver<br>serial input pins <sup>(30)</sup> | _                             | 100                       | _                                             | _   | 100    | _                                | _    | mV   |
| V <sub>ICM</sub> (AC coupled)                                                            | _                             | _                         | 0.7/0.75/<br>0.8 <sup>(31)</sup>              | _   | _      | 0.7/0.75/<br>0.8 <sup>(31)</sup> |      | mV   |
| V <sub>ICM</sub> (DC coupled)                                                            | $\leq 3.2 \text{Gbps}^{(32)}$ | 670                       | 700                                           | 730 | 670    | 700                              | 730  | mV   |
|                                                                                          | 85- $\Omega$ setting          |                           | 85                                            | —   |        | 85                               | _    | Ω    |
| Differential on-chip                                                                     | 100- $\Omega$ setting         |                           | 100                                           | _   |        | 100                              |      | Ω    |
| termination resistors                                                                    | 120-Ω setting                 |                           | 120                                           | —   |        | 120                              |      | Ω    |
|                                                                                          | 150-Ω setting                 |                           | 150                                           | _   |        | 150                              |      | Ω    |
| t <sub>LTR</sub> <sup>(33)</sup>                                                         |                               | _                         | _                                             | 10  | _      | _                                | 10   | μs   |
| $t_{LTD}^{(34)}$                                                                         | _                             | 4                         | _                                             | _   | 4      | _                                | _    | μs   |
| t <sub>LTD_manual</sub> <sup>(35)</sup>                                                  | _                             | 4                         | _                                             | —   | 4      | _                                | _    | μs   |
| t <sub>LTR_LTD_manual</sub> <sup>(36)</sup>                                              |                               | 15                        | _                                             |     | 15     |                                  |      | μs   |
| Programmable ppm<br>detector <sup>(37)</sup>                                             | _                             |                           | ±62.5, 100, 125, 200, 250, 300, 500, and 1000 |     |        |                                  |      | ppm  |

<sup>(30)</sup> The differential eye opening specification at the receiver input pins assumes that you have disabled the **Receiver Equalization** feature. If you enable the **Receiver Equalization** feature, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level.

(31) The AC coupled  $V_{ICM} = 700 \text{ mV}$  for Arria V GX and SX in PCIe mode only. The AC coupled  $V_{ICM} = 750 \text{ mV}$  for Arria V GT and ST in PCIe mode only.

<sup>(32)</sup> For standard protocol compliance, use AC coupling.

 $^{(33)}$  t<sub>LTR</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset.

 $^{(34)}$  t<sub>LTD</sub> is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high.

 $^{(35)}$  t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode.

 $t_{\text{LTR\_LTD\_manual}}$  is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode.



| Protocol                             | Sub-protocol                  | Data Rate (Mbps) |
|--------------------------------------|-------------------------------|------------------|
|                                      | CPRI E6LV                     | 614.4            |
|                                      | CPRI E6HV                     | 614.4            |
|                                      | CPRI E6LVII                   | 614.4            |
|                                      | CPRI E12LV                    | 1,228.8          |
|                                      | CPRI E12HV                    | 1,228.8          |
|                                      | CPRI E12LVII                  | 1,228.8          |
| Common Public Radio Interface (CPRI) | CPRI E24LV                    | 2,457.6          |
|                                      | CPRI E24LVII                  | 2,457.6          |
|                                      | CPRI E30LV                    | 3,072            |
|                                      | CPRI E30LVII                  | 3,072            |
|                                      | CPRI E48LVII                  | 4,915.2          |
|                                      | CPRI E60LVII                  | 6,144            |
|                                      | CPRI E96LVIII <sup>(60)</sup> | 9,830.4          |
| Gbps Ethernet (GbE)                  | GbE 1250                      | 1,250            |
|                                      | OBSAI 768                     | 768              |
| OBSAI                                | OBSAI 1536                    | 1,536            |
| OBSAI                                | OBSAI 3072                    | 3,072            |
|                                      | OBSAI 6144                    | 6,144            |
|                                      | SDI 270 SD                    | 270              |
| Serial digital interface (SDI)       | SDI 1485 HD                   | 1,485            |
|                                      | SDI 2970 3G                   | 2,970            |



<sup>&</sup>lt;sup>(60)</sup> You can achieve compliance with TX channel restriction of one HSSI channel per six-channel transceiver bank.

### **High-Speed I/O Specifications**

### Table 1-40: High-Speed I/O Specifications for Arria V Devices

When J = 3 to 10, use the serializer/deserializer (SERDES) block. When J = 1 or 2, bypass the SERDES block.

For LVDS applications, you must use the PLLs in integer PLL mode.

The Arria V devices support the following output standards using true LVDS output buffer types on all I/O banks.

- True RSDS output standard with data rates of up to 360 Mbps
- True mini-LVDS output standard with data rates of up to 400 Mbps

| Symbol                                        |                                                                       | Condition                                  |      |     | -I3, -C4 |      | –I5, –C5 |         | -C6  |     |                     | Unit |
|-----------------------------------------------|-----------------------------------------------------------------------|--------------------------------------------|------|-----|----------|------|----------|---------|------|-----|---------------------|------|
|                                               | Symbol                                                                | Condition                                  | Min  | Тур | Max      | Min  | Тур      | Мах     | Min  | Тур | Max                 | Onic |
| f <sub>HSCLK_in</sub> (inp<br>Differential I/ | out clock frequency) True<br>/O Standards                             | Clock boost factor W<br>= 1 to $40^{(72)}$ | 5    | _   | 800      | 5    | _        | 750     | 5    | _   | 625                 | MHz  |
| f <sub>HSCLK_in</sub> (inp<br>Single-Ended    | out clock frequency)<br>I I/O Standards <sup>(73)</sup>               | Clock boost factor W<br>= 1 to $40^{(72)}$ | 5    | _   | 625      | 5    | _        | 625     | 5    |     | 500                 | MHz  |
| f <sub>HSCLK_in</sub> (inp<br>Single-Ended    | out clock frequency)<br>I/O Standards <sup>(74)</sup>                 | Clock boost factor W<br>= 1 to $40^{(72)}$ | 5    | _   | 420      | 5    | _        | 420     | 5    | _   | 420                 | MHz  |
| f <sub>HSCLK_OUT</sub> (                      | output clock frequency)                                               |                                            | 5    | _   | 625(75)  | 5    | _        | 625(75) | 5    | _   | 500 <sup>(75)</sup> | MHz  |
| Transmitter                                   | True Differential I/O<br>Standards - f <sub>HSDR</sub> (data<br>rate) | SERDES factor J =3 to $10^{(76)}$          | (77) |     | 1250     | (77) |          | 1250    | (77) |     | 1050                | Mbps |

<sup>(73)</sup> This applies to DPA and soft-CDR modes only.





<sup>&</sup>lt;sup>(72)</sup> Clock boost factor (W) is the ratio between the input data rate and the input clock rate.

<sup>&</sup>lt;sup>(74)</sup> This applies to non-DPA mode only.

<sup>&</sup>lt;sup>(75)</sup> This is achieved by using the LVDS clock network.

 $<sup>^{(76)}</sup>$  The  $F_{max}$  specification is based on the fast clock used for serial data. The interface  $F_{max}$  is also dependent on the parallel clock domain which is design dependent and requires timing analysis.

<sup>&</sup>lt;sup>(77)</sup> The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate.

### **HPS PLL Input Jitter**

Use the following equation to determine the maximum input jitter (peak-to-peak) the HPS PLLs can tolerate. The divide value (N) is the value programmed into the denominator field of the VCO register for each PLL. The PLL input reference clock is divided by this value. The range of the denominator is 1 to 64.

Maximum input jitter = Input clock period × Divide value (N) × 0.02

### Table 1-50: Examples of Maximum Input Jitter

| Input Reference Clock Period | Divide Value (N) | Maximum Jitter | Unit |
|------------------------------|------------------|----------------|------|
| 40 ns                        | 1                | 0.8            | ns   |
| 40 ns                        | 2                | 1.6            | ns   |
| 40 ns                        | 4                | 3.2            | ns   |

### **Quad SPI Flash Timing Characteristics**

### Table 1-51: Quad Serial Peripheral Interface (SPI) Flash Timing Requirements for Arria V Devices

| Symbol                 | Description                                        | Min  | Тур                      | Мах                                                  | Unit |
|------------------------|----------------------------------------------------|------|--------------------------|------------------------------------------------------|------|
| F <sub>clk</sub>       | SCLK_OUT clock frequency (External clock)          | —    | _                        | 108                                                  | MHz  |
| T <sub>qspi_clk</sub>  | QSPI_CLK clock period (Internal reference clock)   | 2.32 | _                        |                                                      | ns   |
| T <sub>dutycycle</sub> | SCLK_OUT duty cycle                                | 45   |                          | 55                                                   | %    |
| T <sub>dssfrst</sub>   | Output delay QSPI_SS valid before first clock edge |      | 1/2 cycle of<br>SCLK_OUT |                                                      | ns   |
| T <sub>dsslst</sub>    | Output delay QSPI_SS valid after last clock edge   | -1   |                          | 1                                                    | ns   |
| T <sub>dio</sub>       | I/O data output delay                              | -1   |                          | 1                                                    | ns   |
| T <sub>din_start</sub> | Input data valid start                             |      |                          | $(2 + R_{delay}) \times T_{qspi\_clk} - 7.52^{(85)}$ | ns   |



### Figure 1-11: SD/MMC Timing Diagram



### **Related Information**

**Booting and Configuration Chapter, Arria V Hard Processor System Technical Reference Manual** Provides more information about CSEL pin settings in the SD/MMC Controller CSEL Pin Settings table.

### **USB Timing Characteristics**

PHYs that support LPM mode may not function properly with the USB controller due to a timing issue. It is recommended that designers use the MicroChip USB3300 PHY device that has been proven to be successful on the development board.

### Table 1-55: USB Timing Requirements for Arria V Devices

| Symbol           | Description                                  | Min | Тур   | Мах | Unit |
|------------------|----------------------------------------------|-----|-------|-----|------|
| T <sub>clk</sub> | USB CLK clock period                         | _   | 16.67 | _   | ns   |
| T <sub>d</sub>   | CLK to USB_STP/USB_DATA[7:0] output delay    | 4.4 | —     | 11  | ns   |
| T <sub>su</sub>  | Setup time for USB_DIR/USB_NXT/USB_DATA[7:0] | 2   | _     |     | ns   |
| T <sub>h</sub>   | Hold time for USB_DIR/USB_NXT/USB_DATA[7:0]  | 1   | —     |     | ns   |



### Figure 1-12: USB Timing Diagram



### Ethernet Media Access Controller (EMAC) Timing Characteristics

### Table 1-56: Reduced Gigabit Media Independent Interface (RGMII) TX Timing Requirements for Arria V Devices

| Symbol                        | Description                            | Min   | Тур | Max  | Unit |
|-------------------------------|----------------------------------------|-------|-----|------|------|
| T <sub>clk</sub> (1000Base-T) | TX_CLK clock period                    | _     | 8   | _    | ns   |
| T <sub>clk</sub> (100Base-T)  | TX_CLK clock period                    | —     | 40  |      | ns   |
| T <sub>clk</sub> (10Base-T)   | TX_CLK clock period                    | _     | 400 |      | ns   |
| T <sub>dutycycle</sub>        | TX_CLK duty cycle                      | 45    |     | 55   | %    |
| T <sub>d</sub>                | TX_CLK to TXD/TX_CTL output data delay | -0.85 |     | 0.15 | ns   |

### Figure 1-13: RGMII TX Timing Diagram





### 1-80 AS Configuration Timing

| Symbol              | Parameter                                                 | Minimum                                     | Maximum | Unit   |
|---------------------|-----------------------------------------------------------|---------------------------------------------|---------|--------|
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                          | 4 × maximum DCLк period                     | _       |        |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on         | $t_{CD2CU}$ + ( $T_{init}$ × CLKUSR period) |         | _      |
| T <sub>init</sub>   | Number of clock cycles required for device initialization | 8,576                                       |         | Cycles |

### **Related Information**

### **FPP Configuration Timing**

Provides the FPP configuration timing waveforms.

### **AS Configuration Timing**

### Table 1-68: AS Timing Parameters for AS ×1 and ×4 Configurations in Arria V Devices

The minimum and maximum numbers apply to both the internal oscillator and CLKUSR when either one is used as the clock source for device configuration.

The  $t_{CF2CD}$ ,  $t_{CF2ST0}$ ,  $t_{CFG}$ ,  $t_{STATUS}$ , and  $t_{CF2ST1}$  timing parameters are identical to the timing parameters for passive serial (PS) mode listed in PS Timing Parameters for Arria V Devices table. You can obtain the  $t_{CF2ST1}$  value if you do not delay configuration by externally holding nSTATUS low.

| Symbol              | Parameter                                                 | Minimum                                     | Maximum | Unit   |
|---------------------|-----------------------------------------------------------|---------------------------------------------|---------|--------|
| t <sub>CO</sub>     | DCLK falling edge to the AS_DATA0/ASDO output             |                                             | 2       | ns     |
| t <sub>SU</sub>     | Data setup time before the falling edge on DCLK           | 1.5                                         | _       | ns     |
| t <sub>DH</sub>     | Data hold time after the falling edge on DCLK             | 0                                           |         | ns     |
| t <sub>CD2UM</sub>  | CONF_DONE high to user mode                               | 175                                         | 437     | μs     |
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                          | 4 × maximum DCLK period                     | _       | _      |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on         | $t_{CD2CU}$ + ( $T_{init}$ × Clkusr period) |         | _      |
| T <sub>init</sub>   | Number of clock cycles required for device initialization | 8,576                                       |         | Cycles |



| Variant    | Member Code | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) |
|------------|-------------|--------------------------------|------------------------|
|            | A1          | 71,015,712                     | 439,960                |
|            | A3          | 71,015,712                     | 439,960                |
|            | A5          | 101,740,800                    | 446,360                |
| Arria V GX | A7          | 101,740,800                    | 446,360                |
| Allia V GA | B1          | 137,785,088                    | 457,368                |
|            | B3          | 137,785,088                    | 457,368                |
|            | B5          | 185,915,808                    | 463,128                |
|            | B7          | 185,915,808                    | 463,128                |
|            | C3          | 71,015,712                     | 439,960                |
| Arria V GT | C7          | 101,740,800                    | 446,360                |
| Allia v GI | D3          | 137,785,088                    | 457,368                |
|            | D7          | 185,915,808                    | 463,128                |
| Arria V SX | B3          | 185,903,680                    | 450,968                |
| Allia v SA | B5          | 185,903,680                    | 450,968                |
| Arria V ST | D3          | 185,903,680                    | 450,968                |
|            | D5          | 185,903,680                    | 450,968                |

## **Minimum Configuration Time Estimation**

### Table 1-73: Minimum Configuration Time Estimation for Arria V Devices

The estimated values are based on the configuration .rbf sizes in Uncompressed .rbf Sizes for Arria V Devices table.



| Term                       | Definition                                                                                                                                                            |
|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| t <sub>FALL</sub>          | Signal high-to-low transition time (80–20%)                                                                                                                           |
| t <sub>INCCJ</sub>         | Cycle-to-cycle jitter tolerance on the PLL clock input                                                                                                                |
| t <sub>OUTPJ_IO</sub>      | Period jitter on the GPIO driven by a PLL                                                                                                                             |
| t <sub>OUTPJ_DC</sub>      | Period jitter on the dedicated clock output driven by a PLL                                                                                                           |
| t <sub>RISE</sub>          | Signal low-to-high transition time (20–80%)                                                                                                                           |
| Timing Unit Interval (TUI) | The timing budget allowed for skew, propagation delays, and the data sampling window. (TUI = $1/$ (Receiver Input Clock Frequency Multiplication Factor) = $t_C/w$ )  |
| V <sub>CM(DC)</sub>        | DC common mode input voltage.                                                                                                                                         |
| V <sub>ICM</sub>           | Input common mode voltage—The common mode of the differential signal at the receiver.                                                                                 |
| V <sub>ID</sub>            | Input differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver.          |
| V <sub>DIF(AC)</sub>       | AC differential input voltage—Minimum AC input differential voltage required for switching.                                                                           |
| V <sub>DIF(DC)</sub>       | DC differential input voltage— Minimum DC input differential voltage required for switching.                                                                          |
| V <sub>IH</sub>            | Voltage input high—The minimum positive voltage applied to the input which is accepted by the device as a logic high.                                                 |
| V <sub>IH(AC)</sub>        | High-level AC input voltage                                                                                                                                           |
| V <sub>IH(DC)</sub>        | High-level DC input voltage                                                                                                                                           |
| V <sub>IL</sub>            | Voltage input low—The maximum positive voltage applied to the input which is accepted by the device as a logic low.                                                   |
| V <sub>IL(AC)</sub>        | Low-level AC input voltage                                                                                                                                            |
| V <sub>IL(DC)</sub>        | Low-level DC input voltage                                                                                                                                            |
| V <sub>OCM</sub>           | Output common mode voltage—The common mode of the differential signal at the transmitter.                                                                             |
| V <sub>OD</sub>            | Output differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission line at the transmitter. |
| V <sub>SWING</sub>         | Differential input voltage                                                                                                                                            |
| V <sub>X</sub>             | Input differential cross point voltage                                                                                                                                |

Arria V GX, GT, SX, and ST Device Datasheet

Altera Corporation

| Symbol           | Description                    | Minimum | Maximum | Unit |
|------------------|--------------------------------|---------|---------|------|
| V <sub>I</sub>   | DC input voltage               | -0.5    | 3.8     | V    |
| T <sub>J</sub>   | Operating junction temperature | -55     | 125     | °C   |
| T <sub>STG</sub> | Storage temperature (No bias)  | -65     | 150     | °C   |
| I <sub>OUT</sub> | DC output current per pin      | -25     | 40      | mA   |

### Table 2-3: Transceiver Power Supply Absolute Conditions for Arria V GZ Devices

| Symbol                | Description                                         | Minimum | Maximum | Unit |
|-----------------------|-----------------------------------------------------|---------|---------|------|
| V <sub>CCA_GXBL</sub> | Transceiver channel PLL power supply (left side)    | -0.5    | 3.75    | V    |
| V <sub>CCA_GXBR</sub> | Transceiver channel PLL power supply (right side)   | -0.5    | 3.75    | V    |
| V <sub>CCHIP_L</sub>  | Transceiver hard IP power supply (left side)        | -0.5    | 1.35    | V    |
| V <sub>CCHSSI_L</sub> | Transceiver PCS power supply (left side)            | -0.5    | 1.35    | V    |
| V <sub>CCHSSI_R</sub> | Transceiver PCS power supply (right side)           | -0.5    | 1.35    | V    |
| V <sub>CCR_GXBL</sub> | Receiver analog power supply (left side)            | -0.5    | 1.35    | V    |
| V <sub>CCR_GXBR</sub> | Receiver analog power supply (right side)           | -0.5    | 1.35    | V    |
| V <sub>CCT_GXBL</sub> | Transmitter analog power supply (left side)         | -0.5    | 1.35    | V    |
| V <sub>CCT_GXBR</sub> | Transmitter analog power supply (right side)        | -0.5    | 1.35    | V    |
| V <sub>CCH_GXBL</sub> | Transmitter output buffer power supply (left side)  | -0.5    | 1.8     | V    |
| V <sub>CCH_GXBR</sub> | Transmitter output buffer power supply (right side) | -0.5    | 1.8     | V    |

### Maximum Allowed Overshoot and Undershoot Voltage

During transitions, input signals may overshoot to the voltage shown in the following table. They may also undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.



| Symbol                                                       | V <sub>OD</sub> Setting | V <sub>OD</sub> Value (mV) | V <sub>OD</sub> Setting | V <sub>OD</sub> Value (mV) |
|--------------------------------------------------------------|-------------------------|----------------------------|-------------------------|----------------------------|
|                                                              | 15                      | 300                        | 47                      | 940                        |
|                                                              | 16                      | 320                        | 48                      | 960                        |
|                                                              | 17                      | 340                        | 49                      | 980                        |
|                                                              | 18                      | 360                        | 50                      | 1000                       |
|                                                              | 19                      | 380                        | 51                      | 1020                       |
|                                                              | 20                      | 400                        | 52                      | 1040                       |
|                                                              | 21                      | 420                        | 53                      | 1060                       |
|                                                              | 22                      | 440                        | 54                      | 1080                       |
| $\mathrm{V}_{\mathrm{OD}}$ differential peak to peak typical | 23                      | 460                        | 55                      | 1100                       |
|                                                              | 24                      | 480                        | 56                      | 1120                       |
|                                                              | 25                      | 500                        | 57                      | 1140                       |
|                                                              | 26                      | 520                        | 58                      | 1160                       |
|                                                              | 27                      | 540                        | 59                      | 1180                       |
|                                                              | 28                      | 560                        | 60                      | 1200                       |
|                                                              | 29                      | 580                        | 61                      | 1220                       |
|                                                              | 30                      | 600                        | 62                      | 1240                       |
|                                                              | 31                      | 620                        | 63                      | 1260                       |



| Symbol                                                                         | Parameter                                                                                                     | Min | Тур | Max  | Unit      |
|--------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----|-----|------|-----------|
| t <sub>OUTPJ_IO</sub> <sup>, (173)</sup> , <sup>(175)</sup>                    | Period Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )            | _   | _   | 600  | ps (p-p)  |
| COUTPJ_IO                                                                      | Period Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT} < 100 \text{ MHz}$ )              |     |     | 60   | mUI (p-p) |
| t <sub>FOUTPJ_IO</sub> <sup>(173)</sup> , <sup>(175)</sup> , <sup>(176)</sup>  | Period Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )         | _   | _   | 600  | ps (p-p)  |
| FOUTPJ_IO                                                                      | Period Jitter for a clock output on a regular I/O in fractional PLL (f <sub>OUT</sub> < 100 MHz)              |     | _   | 60   | mUI (p-p) |
| (172) (175)                                                                    | Cycle-to-cycle Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )    |     |     | 600  | ps (p-p)  |
| t <sub>OUTCCJ_IO</sub> <sup>(173)</sup> , <sup>(175)</sup>                     | Cycle-to-cycle Jitter for a clock output on a regular<br>I/O in integer PLL (f <sub>OUT</sub> < 100 MHz)      |     |     | 60   | mUI (p-p) |
| t <sub>FOUTCCJ_IO</sub> <sup>(173)</sup> , <sup>(175)</sup> , <sup>(176)</sup> | Cycle-to-cycle Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ ) | _   | _   | 600  | ps (p-p)  |
| <sup>L</sup> FOUTCCJ_IO                                                        | Cycle-to-cycle Jitter for a clock output on a regular<br>I/O in fractional PLL (f <sub>OUT</sub> < 100 MHz)   |     |     | 60   | mUI (p-p) |
| <b>t</b>                                                                       | Period Jitter for a dedicated clock output in cascaded PLLs ( $f_{OUT} \ge 100 \text{ MHz}$ )                 | _   | _   | 175  | ps (p-p)  |
| t <sub>CASC_OUTPJ_DC</sub> <sup>(173)</sup> , <sup>(177)</sup>                 | Period Jitter for a dedicated clock output in cascaded PLLS (f <sub>OUT</sub> < 100 MHz)                      |     | _   | 17.5 | mUI (p-p) |
| dK <sub>BIT</sub>                                                              | Bit number of Delta Sigma Modulator (DSM)                                                                     | 8   | 24  | 32   | Bits      |

<sup>(175)</sup> The external memory interface clock output jitter specifications use a different measurement method, which is available in the "Memory Output Clock Jitter Specification for Arria V GZ Devices" table.

<sup>(176)</sup> This specification only covered fractional PLL for low bandwidth. The  $f_{VCO}$  for fractional value range 0.05–0.95 must be  $\geq$  1000 MHz.

<sup>(177)</sup> The cascaded PLL specification is only applicable with the following condition:



a. Upstream PLL: 0.59Mhz ≤ Upstream PLL BW < 1 MHz

b. Downstream PLL: Downstream PLL BW > 2 MHz

### 2-42 Memory Block Specifications

| Mode                          | Performar | nce     |     | Unit |  |
|-------------------------------|-----------|---------|-----|------|--|
| imoue                         | C3, I3L   | C4      | 14  | Onit |  |
| One sum of two $27 \times 27$ | 380       | 300     | 290 | MHz  |  |
| One sum of two $36 \times 18$ | 380       | 300     |     | MHz  |  |
| One complex 18 × 18           | 400       | 350     |     | MHz  |  |
| One 36 × 36                   | 380       | 300     |     | MHz  |  |
| Modes using Three DSP Blocks  |           | •       |     |      |  |
| One complex 18 × 25           | 340       | 275 265 |     | MHz  |  |
| Modes using Four DSP Blocks   |           |         |     |      |  |
| One complex $27 \times 27$    | 350       | 310     |     | MHz  |  |

### **Memory Block Specifications**

### Table 2-36: Memory Block Performance Specifications for Arria V GZ Devices

To achieve the maximum memory block performance, use a memory block clock that comes through global clock routing from an on-chip PLL set to **50%** output duty cycle. Use the Quartus II software to report timing for this and other memory block clocking schemes.

When you use the error detection cyclical redundancy check (CRC) feature, there is no degradation in F<sub>MAX</sub>.

| Memory | Mode                              | Resources Used |        | Performance |     |     |     | Unit |
|--------|-----------------------------------|----------------|--------|-------------|-----|-----|-----|------|
|        | Moue                              | ALUTs          | Memory | C3          | C4  | I3L | 14  |      |
|        | Single port, all supported widths | 0              | 1      | 400         | 315 | 400 | 315 | MHz  |
| MLAB   | Simple dual-port, x32/x64 depth   | 0              | 1      | 400         | 315 | 400 | 315 | MHz  |
|        | Simple dual-port, x16 depth (178) | 0              | 1      | 533         | 400 | 533 | 400 | MHz  |
|        | ROM, all supported widths         | 0              | 1      | 500         | 450 | 500 | 450 | MHz  |

<sup>(178)</sup> The F<sub>MAX</sub> specification is only achievable with Fitter options, **MLAB Implementation In 16-Bit Deep Mode** enabled.



| Memory        | Mode                                                                                             | Resources Used |        | Performance |     |     |     | Unit |
|---------------|--------------------------------------------------------------------------------------------------|----------------|--------|-------------|-----|-----|-----|------|
|               | imoue                                                                                            | ALUTs          | Memory | C3          | C4  | I3L | 14  |      |
|               | Single-port, all supported widths                                                                | 0              | 1      | 650         | 550 | 500 | 450 | MHz  |
|               | Simple dual-port, all supported widths                                                           | 0              | 1      | 650         | 550 | 500 | 450 | MHz  |
|               | Simple dual-port with the read-during-write option set to <b>Old Data</b> , all supported widths | 0              | 1      | 455         | 400 | 455 | 400 | MHz  |
| M20K<br>Block | Simple dual-port with ECC enabled, $512 \times 32$                                               | 0              | 1      | 400         | 350 | 400 | 350 | MHz  |
| ыоск          | Simple dual-port with ECC and optional pipeline registers enabled, 512 × 32                      | 0              | 1      | 500         | 450 | 500 | 450 | MHz  |
|               | True dual port, all supported widths                                                             | 0              | 1      | 650         | 550 | 500 | 450 | MHz  |
|               | ROM, all supported widths                                                                        | 0              | 1      | 650         | 550 | 500 | 450 | MHz  |

### **Temperature Sensing Diode Specifications**

### Table 2-37: Internal Temperature Sensing Diode Specification

| Temperature Range | Accuracy | Offset Calibrated<br>Option | Sampling Rate  | Conversion Time | Resolution | Minimum Resolution<br>with no Missing<br>Codes |
|-------------------|----------|-----------------------------|----------------|-----------------|------------|------------------------------------------------|
| -40°C to 100°C    | ±8°C     | No                          | 1 MHz, 500 kHz | < 100 ms        | 8 bits     | 8 bits                                         |

### Table 2-38: External Temperature Sensing Diode Specifications for Arria V GZ Devices

| Description                              | Min | Тур | Max | Unit |
|------------------------------------------|-----|-----|-----|------|
| I <sub>bias</sub> , diode source current | 8   | —   | 200 | μΑ   |
| V <sub>bias,</sub> voltage across diode  | 0.3 | _   | 0.9 | V    |
| Series resistance                        |     |     | < 1 | Ω    |



AV-51002 2017.02.10

| Symbol                                                                                               | Conditions                                   | C3, I3L |     | C4, I4    |     |     | Unit      |      |
|------------------------------------------------------------------------------------------------------|----------------------------------------------|---------|-----|-----------|-----|-----|-----------|------|
|                                                                                                      |                                              | Min     | Тур | Мах       | Min | Тур | Max       | Onit |
| f <sub>HSCLK_in</sub> (input clock<br>frequency) True Differential<br>I/O Standards <sup>(179)</sup> | Clock boost factor<br>W = 1 to 40 $^{(180)}$ | 5       | _   | 625       | 5   |     | 525       | MHz  |
| f <sub>HSCLK_in</sub> (input clock<br>frequency) Single Ended I/O<br>Standards                       | Clock boost factor<br>W = 1 to 40 $^{(180)}$ | 5       |     | 625       | 5   | _   | 525       | MHz  |
| f <sub>HSCLK_in</sub> (input clock<br>frequency) Single Ended I/O<br>Standards                       | Clock boost factor<br>W = 1 to 40 $^{(180)}$ | 5       | _   | 420       | 5   |     | 420       | MHz  |
| f <sub>HSCLK_OUT</sub> (output clock<br>frequency)                                                   | _                                            | 5       | _   | 625 (181) | 5   | —   | 525 (181) | MHz  |

### Transmitter High-Speed I/O Specifications

### Table 2-40: Transmitter High-Speed I/O Specifications for Arria V GZ Devices

When J = 3 to 10, use the serializer/deserializer (SERDES) block.

When J = 1 or 2, bypass the SERDES block.



 $<sup>^{(179)}\,</sup>$  This only applies to DPA and soft-CDR modes.

<sup>&</sup>lt;sup>(180)</sup> Clock Boost Factor (W) is the ratio between the input data rate to the input clock rate.

<sup>&</sup>lt;sup>(181)</sup> This is achieved by using the LVDS clock network.

| Symbol                                                                   | Conditions                                                                | C3, I3L |     |       | C4, I4 |     |       | Unit |
|--------------------------------------------------------------------------|---------------------------------------------------------------------------|---------|-----|-------|--------|-----|-------|------|
|                                                                          |                                                                           | Min     | Тур | Мах   | Min    | Тур | Max   | Onic |
|                                                                          | SERDES factor $J = 3$ to 10<br>(192), (193), (194), (195), (196), (197)   | 150     | _   | 1250  | 150    |     | 1050  | Mbps |
| True Differential I/O<br>Standards - f <sub>HSDRDPA</sub><br>(data rate) | SERDES factor $J \ge 4$<br>LVDS RX with DPA<br>(193), (195), (196), (197) | 150     |     | 1600  | 150    |     | 1250  | Mbps |
| (data rate)                                                              | SERDES factor J = 2,<br>uses DDR Registers                                | (198)   |     | (199) | (198)  |     | (199) | Mbps |
|                                                                          | SERDES factor J = 1,<br>uses SDR Register                                 | (198)   |     | (199) | (198)  |     | (199) | Mbps |
|                                                                          | SERDES factor $J = 3$ to 10                                               | (198)   | —   | (200) | (198)  | _   | (200) | Mbps |
| f <sub>HSDR</sub> (data rate)                                            | SERDES factor J = 2,<br>uses DDR Registers                                | (198)   | —   | (199) | (198)  |     | (199) | Mbps |
|                                                                          | SERDES factor J = 1,<br>uses SDR Register                                 | (198)   | _   | (199) | (198)  |     | (199) | Mbps |

 $^{(192)}$  The  $F_{MAX}$  specification is based on the fast clock used for serial data. The interface  $F_{MAX}$  is also dependent on the parallel clock domain which is design dependent and requires timing analysis.

<sup>(193)</sup> Arria V GZ RX LVDS will need DPA. For Arria V GZ TX LVDS, the receiver side component must have DPA.

<sup>(194)</sup> Arria V GZ LVDS serialization and de-serialization factor needs to be x4 and above.

<sup>(195)</sup> Requires package skew compensation with PCB trace length.

<sup>(196)</sup> Do not mix single-ended I/O buffer within LVDS I/O bank.

<sup>(197)</sup> Chip-to-chip communication only with a maximum load of 5 pF.

<sup>(198)</sup> The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate.

<sup>(199)</sup> The maximum ideal data rate is the SERDES factor (J) x the PLL maximum output frequency (fOUT) provided you can close the design timing and the signal integrity simulation is clean.

<sup>(200)</sup> You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported.



### DPA Mode High-Speed I/O Specifications

### Table 2-42: High-Speed I/O Specifications for Arria V GZ Devices

When J = 3 to 10, use the serializer/deserializer (SERDES) block.

When J = 1 or 2, bypass the SERDES block.

| Symbol         | Conditions | C3, I3L |     |       | C4, I4 |     |       | Unit |
|----------------|------------|---------|-----|-------|--------|-----|-------|------|
|                |            | Min     | Тур | Мах   | Min    | Тур | Max   | Onic |
| DPA run length | —          | _       | _   | 10000 | _      |     | 10000 | UI   |

### Figure 2-3: DPA Lock Time Specification with DPA PLL Calibration Enabled



### Table 2-43: DPA Lock Time Specifications for Arria V GZ Devices

The DPA lock time is for one channel.

One data transition is defined as a 0-to-1 or 1-to-0 transition.

The DPA lock time stated in this table applies to both commercial and industrial grade.

| Standard | Training Pattern    | Number of Data Transitions<br>in One Repetition of the<br>Training Pattern | Number of Repetitions per 256 Data Transitions (201) | Maximum              |
|----------|---------------------|----------------------------------------------------------------------------|------------------------------------------------------|----------------------|
| SPI-4    | 0000000001111111111 | 2                                                                          | 128                                                  | 640 data transitions |



<sup>&</sup>lt;sup>(201)</sup> This is the number of repetitions for the stated training pattern to achieve the 256 data transitions.

### Programmable IOE Delay

#### Fast Model Slow Model Available Parameter (228) Min Offset (229) Unit Settings Industrial Commercial C3 C4 I3L 14 D1 64 0 0.464 0.493 0.924 1.011 0.921 1.006 ns 0 D2 32 0.230 0.244 0.459 0.503 0.456 0.500 ns D3 8 0 1.699 2.992 3.192 1.587 3.047 3.257 ns 0 D4 64 0.464 0.492 0.924 1.011 0.920 1.006 ns D5 64 0 0.464 0.493 0.924 1.011 0.921 1.006 ns 0.499 D6 32 0 0.244 0.503 0.229 0.458 0.456 ns

### Table 2-66: IOE Programmable Delay for Arria V GZ Devices

### Programmable Output Buffer Delay

### Table 2-67: Programmable Output Buffer Delay for Arria V GZ Devices

You can set the programmable output buffer delay in the Quartus II software by setting the **Output Buffer Delay Control** assignment to either positive, negative, or both edges, with the specific values stated here (in ps) for the **Output Buffer Delay** assignment.

| Symbol              | Parameter                        | Typical     | Unit |
|---------------------|----------------------------------|-------------|------|
|                     |                                  | 0 (default) | ps   |
|                     | Rising and/or falling edge delay | 50          | ps   |
| D <sub>outbuf</sub> | Kishig and/or failing edge delay | 100         | ps   |
|                     |                                  | 150         | ps   |

<sup>&</sup>lt;sup>(228)</sup> You can set this value in the Quartus II software by selecting **D1**, **D2**, **D3**, **D4**, **D5**, and **D6** in the **Assignment Name** column of **Assignment Editor**.





<sup>&</sup>lt;sup>(229)</sup> Minimum offset does not include the intrinsic delay.